# AOZ5166QI High-Current, High-Performance DrMOS Power Module ### **General Description** The AOZ5166QI is a high efficiency synchronous buck power stage module consisting of two asymmetrical MOSFETs and an integrated driver. The MOSFETs are individually optimized for operation in the synchronous buck configuration. The High-Side (HS) MOSFET has low capacitance and gate charge for fast switching with low duty cycle operation. The Low-Side (LS) MOSFET has ultra low $R_{\rm DS(ON)}$ to minimize conduction losses. The AOZ5166QI is intended for use with 5V (CMOS) and Tri-state input compatibility by using both the PWM and DISB# inputs for accurate control of the power MOSFET's switching activities. A number of features are provided making the AOZ5166QI a highly versatile power module. The boot supply diode is integrated in the driver. The LS MOSFET can be driven into diode emulation mode to provide asynchronous operation when required. The pinout is optimized for low parasitics, keeping their effects to the minimum. #### **Features** - Fully complies with Intel DrMOS Rev 4.0 specifications - 4.5V to 18V input voltage range - 4.5V to 5.5V driver supply range - Up to 60A output current - Up to 1MHz PWM operation - 5V PWM / Tri-state input compatible - Under-voltage lockout protection - Single pin control for diode - Emulation / CCM operation - 6mm x 6mm QFN-40L package #### **Applications** - Servers - VRMs for Motherboards - Point-of-Load DC/DC Converters - Memory and Graphic Cards - Video Gaming Consoles ## **Typical Application Circuit** ## **Ordering Information** | Part Number | Ambient Temperature Range | Package | Environmental | | |-------------|---------------------------|-------------|---------------|--| | AOZ5166QI | -40°C to +85°C | 6x6 QFN-40L | Green Product | | AOS Green Products use reduced levels of Halogens, and are also RoHS compliant. Please visit www.aosmd.com/media/AOSGreenPolicy.pdf for additional information. ## **Pin Configuration** Rev. 1.0 August 2017 **www.aosmd.com** Page 2 of 17 ## **Pin Description** | Pin Number | Pin Name | Pin Function | |------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SMOD | Pull Low to Enable Discontinuous Mode of Operation (DCM), Diode Emulation or Skip Mode | | 2 | VCIN | Control Supply Voltage Input (5V) for all MOSFET Driver Control functions.(NOT a LS MOSFET Gate Driver Supply Rail - see VDRV pin). Place a 1µF capacitor to CGND (Pin 5). | | 3 | VDRV | Power Supply Voltage Rail (5V) for the BOOT capacitor charging diode and LS MOSFET Driver. Nominal 5V. | | 4 | ВООТ | HS MOSFET Gate Driver Supply Rail (5V Nominal). Mount a 100nF ceramic capacitor across this pin and the VSWH pin at Pin 7. | | 5, 37 | CGND | Control or analog ground for return of control signals and bypass capacitors. Attached to exposed pad in the driver section Pins 5 & 37. | | 6 | GH | Gate of the HS MOSFET. Used for module testing during production. No user connections. | | 7 | VSWH | HS MOSFET Gate Driver Return Rail. A 100nF ceramic capacitor is mounted to this pin and the BOOT pin. | | 8 ~ 14 | VIN | Power input to the switching MOSFETs. Connected to the HS MOSFET drain pad. | | 15 | VSWH | Switching or the phase node pin. Not for power connections. | | 16 ~ 28 | PGND | Power Ground Return Rail for the LS MOSFET Driver. A 1µF ceramic capacitor is connected between this pin and VDRV (Pin 3). | | 29 ~ 35 | VSWH | High Current Switching terminal of both the HS and LS MOSFETs. Pins to the internal circuitry for Zero Cross Detect, Boost UVLO and Anti-Overlap Control. | | 36 | GL | LS MOSFET Gate. Used for module testing during production. No user connections. | | 38 | THWN | Active Low. Thermal Monitor. Open drain outputs a Flag signal to the controller when a thermal fault has occurred. | | 39 | DISB# | Enable pin for all MOSFET Driver functionality. When pulled low, the GH and GL outputs will be pulled low leaving the VSWH node floating. | | 40 | PWM | PWM input signal from the controller IC. This input can accept zero to 5V logic and Tri-State logic levels. | ## **Functional Block Diagram** ## **Absolute Maximum Ratings** Exceeding the Absolute Maximum ratings may damage the device. | Parameter | Rating | |-----------------------------------------------------------------------------|---------------------------------| | Supply Voltage (VIN) | -0.3V to 25V | | Switch Node Voltage (VSWH) (1) | -8V to 30V | | Bootstrap Voltage (VBOOT) <sup>(2)</sup> | -0.3V to 35V | | VBOOT Voltage Transient (1) | 40V | | VCIN Supply Voltage to CGND (DC) | -0.3V to 6.5V | | VCIN and Gate Drive Voltages<br>{VCIN, VDRV, (VBOOT – VSWH)} <sup>(1)</sup> | -0.3V to 7V<br>(Transient) | | Control Inputs<br>(PWM, SMOD, DISB#) | -0.3V to V <sub>CIN</sub> +0.3V | | Storage Temperature (T <sub>S</sub> ) | -65°C to +150°C | | Junction Temperature (T <sub>J</sub> ) | +125°C | | ESD Rating <sup>(3)</sup> | 2kV | #### Notes: - 1. Peak voltages can be applied for 25nS per switching cycle. - 2. Switching node Absolute Maximum Rating. Electrical Characteristics<sup>(4)</sup> 3. Devices are inherently ESD sensitive, handling precautions are required. Human body model rating: $1.5k\Omega$ in series with 100pF. ## **Recommended Operating Conditions** The device is not guaranteed to operate beyond the Maximum Recommended Operating Conditions. | Parameter | Rating | |----------------------------------------------------------------|-------------------------------| | Supply Voltage (VIN) | 4.5V to 18V | | Supply and Gate Drive Voltages<br>{VCIN, VDRV, (VBOOT – VSWH)} | 4.5V to 5.5V | | Control Inputs<br>(PWM, SMOD, DISB#) | 0V to V <sub>CIN</sub> – 0.3V | | Operating Frequency | 200kHz to 1MHz | $T_A$ = -40°C to 85°C, $V_{IN}$ = 12V, $V_{CIN}$ = $V_{DRV}$ = 5V unless otherwise specified. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |----------------------|------------------------------|--------------------------------------------------------------------------------|------|------|------|--------| | VIN | Operating Voltage | | 4.5 | | 18 | V | | VCIN | | V <sub>DRV</sub> Tied to V <sub>CIN</sub> | 4.5 | | 5.5 | V | | $R_{\theta JC}$ | Thermal Resistance | PCB Temp = 100°C | | 2.5 | | °C / W | | $R_{\theta JA}$ | Thermal Nesistance | | | 5 | | °C / W | | INPUT SUP | PLY AND UVLO | | | | | | | V <sub>CINON</sub> | Undervoltage Leekout | V <sub>CIN</sub> Rising | | 3.5 | 3.8 | V | | V <sub>CINHYST</sub> | Undervoltage Lockout | V <sub>CIN</sub> Hyst | | 400 | | mV | | | | DISB# = 0, V <sub>CIN</sub> = 5V (Shutdown) | | 1 | | μΑ | | | Control Circuit Bias Current | SMOD = High, DISB# = High, V <sub>PWM</sub> = 0V<br>(No Switching) | | 500 | | | | I <sub>VCIN</sub> | | SMOD = Low, DISB# = High, V <sub>PWM</sub> = 0V<br>(No Switching) | | 450 | | μΑ | | | | SMOD = Low, DISB# = High,<br>V <sub>PWM</sub> = 1.5V (Tri-State, No Switching) | | 180 | | μΑ | Electrical Characteristics<sup>(3)</sup> (Continued) $T_A = -40$ °C to 85°C, $V_{IN} = 12$ V, $V_{CIN} = V_{DRV} = 5$ V unless otherwise specified. | Symbol | Parameter Conditions | | Min. | Тур. | Max. | Units | |----------------------|-----------------------------------------|------------------------------------------------------------|------|------|------|-------| | $I_{VDRV}$ | Drive Circuit Operating<br>Current | DISB# = High, V <sub>PWM</sub> = 300kHz, 20%<br>Duty Cycle | | 22 | | mA | | | | DISB# = High, V <sub>PWM</sub> = 1MHz, 20% Duty<br>Cycle | | 72 | | mA | | PWM INPU | Т | | | | | | | V <sub>PWMH</sub> | PWM Input High Threshold | V <sub>PWM</sub> Rising, V <sub>CIN</sub> = 5V | 4.1 | | | V | | $V_{PWML}$ | PWM Input Low Threshold | V <sub>PWM</sub> Falling, V <sub>CIN</sub> = 5V | | | 0.7 | V | | I <sub>PWM</sub> | PWM Pin Input Current | Source or Sink, V <sub>PWM</sub> = 0V to 5V | | 50 | | μA | | $V_{TRI}$ | PWM Input Tri State<br>Threshold Window | VCIN = 5V<br>-40°C < Temp < +85°C | 1.5 | | 3.0 | V | | DISB# INP | ÚT | | | | | | | V <sub>DISBON</sub> | Outputs Enable Threshold | VCIN = 5V | 2.0 | | | V | | V <sub>DISBOFF</sub> | Outputs Disable Threshold | VCIN = 5V | | | 0.8 | V | | R <sub>DISB</sub> | DISB# Pin Input Resistance | | | 1000 | | kΩ | | SMOD INP | ÚT | | | | L | | | V <sub>SMODH</sub> | SMOD Enable Threshold | VCIN = 5V | 2.0 | | | V | | V <sub>SMODL</sub> | SMOD Disable Threshold | VCIN = 5V | | | 0.8 | V | | R <sub>SMOD</sub> | SMOD Pin Input Resistance | | | 1000 | | kΩ | | GATE DRIV | /ER TIMINGS | | | · | I | | | t <sub>PDLU</sub> | PWM Falling to GH Turn-Off | PWM 10%, GH 90% | | 30 | | ns | | t <sub>PDLL</sub> | PWM rising to GL Turn-Off | PWM 90%, GL 90% | | 25 | | ns | | t <sub>PDHU</sub> | GL Falling to GH Rising<br>Dead-Time | GL 10%, GH 10% | | 15 | | ns | | t <sub>PDHL</sub> | GH/VSWH Falling to GL Rising Dead-Time | VHWH @ 1V, GL 10% | | 13 | | ns | | t <sub>TSSHD</sub> | Tri State Shutdown Delay | Tri-State to GH Falling, Tri-State to GL Falling | | 150 | | ns | | t <sub>TSEXIT</sub> | Tri State Propagation Delay | | | 50 | | ns | | THERMAL | NOTIFICATION <sup>(5)</sup> | | | , | | | | T <sub>JTHWN</sub> | Junction Thermal Threshold | | | 150 | | °C | | T <sub>JHYST</sub> | Junction Thermal Hysteresis | | | 30 | | °C | | V <sub>THWNL</sub> | THDN Pin Output Low | | | 60 | | mV | | R <sub>THWNL</sub> | THDN Pull Down<br>Resistance | | | 120 | | Ω | #### Notes: - 4. All voltages are specified with respect to the corresponding CGND pin. - 5. Guaranteed by Design. Characterization performed over -40°C to 85°C. Production Test at 25°C only. Page 6 of 17 Rev. 1.0 August 2017 www.aosmd.com ## **Timing Diagrams** Figure 1. PWM Logic Input Timing Diagram Figure 2. PWM Tri-State Input Logic Timing Diagram Rev. 1.0 August 2017 **www.aosmd.com** Page 7 of 17 ### **Typical Performance Characteristics** $T_A = 25$ °C, $V_{IN} = 12$ V, $V_{OUT} = 1.8$ V, $V_{CIN} = V_{DRV} = 5$ V unless otherwise specified. Figure 4. Power Loss Vs. Load Current 20.00 18.00 16.00 14.00 \$\infty\$ 10.00 \$\infty\$ 10.00 4.00 2.00 0.00 0 4 8 12 16 20 24 28 32 36 40 44 48 52 56 60 Figure 5. Supply Current ( $I_{DRV}$ ) vs. Temperature Figure 6. UVLO (V<sub>CIN</sub>) vs. Temperature Load Current (A) Figure 7. DISB# Threshold vs. Temperature Figure 8. PWM Logic Level Threshold vs. Temperature Rev. 1.0 August 2017 **www.aosmd.com** Page 8 of 17 ## **Typical Performance Characteristics** $T_A$ = 25°C, $V_{IN}$ = 12V, $V_{OUT}$ = 1.8V, $V_{CIN}$ = $V_{DRV}$ = 5V unless otherwise specified. Figure 9. PWM Tri-State Threshold vs. Temperature Figure 10. PWM Tri-State Threshold vs. VCIN #### **Application Information** AOZ5166QI is a fully integrated power module designed to work over an input voltage range of 4.5V to 18V with a separate 5V supply for gate drive and internal control circuits. A number of desirable features makes AOZ5166QI a highly versatile power module. The MOSFETs are individually optimized for efficient operation on either HS or LS switches in a low duty cycle synchronous buck converter. A high current driver is also integrated in the package that minimizes the gate drive loop and results in extremely fast switching. The modules are fully compatible with Intel DrMOS specification Rev 4.0 in form fit and function. #### **Powering the Module and the Gate Drives** An external supply VDRV of 5V is required for driving the MOSFETs. The MOSFETs are designed with low gate thresholds so that lower drive voltage can be used to reduce the switching and drive losses without compromising the conduction losses. The control logic supply VCIN can be derived from the gate drive supply VDRV through an RC filter to bypass the switching noise. See Figure 11 for recommended gate drive supply connections. The gate driver is capable of supplying several amperes of peak current into the Low Side MOSFET to achieve extremely fast switching. A ceramic bypass capacitor of $1\mu F$ or higher is recommended from VDRV to CGND. The boost supply for driving the HS MOSFET is generated by connecting a small capacitor between BOOT pin and the switching node VSWH. It is recommended that this capacitor $C_{BOOT}$ be connected as close as possible to the device across Pins 4 and 7. Boost diode is integrated into the package. $R_{BOOT}$ is an optional resistor used by designers to slow down the turn on speed of the HS MOSFET. Typical values between $1\Omega$ to $5\Omega$ is a compromise between the need to keep both the switching time and VSWH node spikes as low as possible. ### **Undervoltage Lockout** VCIN is monitored for UVLO conditions and both outputs are actively held low unless adequate gate supply is available. The under-voltage lockout is set at 3.5V with 400mV of hysteresis. Since the PWM control signals are provided typically from an external controller or a digital processor extra care must be taken during start up. Since the PWM control signals are provided typically from an external controller or a digital processor, extra care must be taken during start up. It should be ensured that PWM signal goes through a proper soft start sequence to minimize in-rush current through the converter during start up. Powering the module with a full duty cycle PWM signal may lead to a number of undesirable consequences as explained below. In general it should be noted that AOZ5166QI is a combination of two MOSFETs with an Intel DrMOS specification Rev 4.0 compliant driver, all of which are optimized for switching at the highest efficiency. Other than UVLO and thermal monitor, it does not have any current monitoring or protection response functions built in. The PWM controller should be designed in to perform these functions under all possible operating and transient conditions. Outputs can also be turned off through the DISB# pin. When this input is grounded the drivers are disabled and held active low. The module is in standby mode with low quiescent current of less than $1\mu$ A. **IMPORTANT:** If the DISB# is used, it is necessary to ensure proper coordination with soft start and enable features of the external PWM controller in the system. Every time AOZ5166QI is disabled through DISB# there will be no output and the external controller may enter into open loop and put out a PWM signal with maximum duty ratio possible. If the AOZ5166QI is re-enabled by taking DISB# high, there will be in-rush currents while the output voltage ramps up that may drive the system into current limit. There may be undesirable consequences such as inductor saturation, overloading of the input or catastrophic failure of the device. It is recommended that the PWM controller be disabled when AOZ5166QI is disabled or non operational because of UVLO. The PWM controller should always be enabled employing soft start to minimize stresses on the converter. In general it should be noted that AOZ5166QI is a combination of two MOSFETs and MOSFET Drivers, all of which are optimized for switching at the highest efficiency. The PWM controller should be designed in to perform these functions under all possible operating and transient conditions. #### **Input Voltage VIN** AOZ5166QI is rated to operate over a wide input range of 4.5V to 18V. As with any other synchronous buck converter, large pulse currents at high frequency and extremely high di/dt rates will be drawn by the module during normal operation. It is strongly recommended to bypass the input supply (VIN) very close to package leads with X7R or X5R quality surface mount ceramic capacitors. The HS MOSFET in AOZ5166QI is optimized for fast switching with low duty ratios. It has low gate charges $(Q_T)$ that have been achieved as a trade off with higher $R_{DS(ON)}$ value. When the module is operated at low VIN the duty ratio will be higher and conduction losses in the HS MOSFET will also be correspondingly higher. This will be compensated to some extent by reduced switching losses. The total power loss in the module may appear to be low even though in reality the HS MOSFET losses may be disproportionately high. Since the two MOSFETs have their own exposed pads and PCB copper areas for heat dissipation, the HS MOSFET may be much hotter than the LS MOSFET. It is recommended that worst case junction temperature be measured and ensured to be within safe limits when the module is operated with high duty ratios. #### **PWM Input** AOZ5166QI is offered to be interfaced with 5V (CMOS) PWM logic. Refer to Figure 1 for timing and propagation delays diagram between PWM input and the MOSFET Gate drives. The PWM is also a tri-state compatible input. When the input is high impedance or unconnected both the gate drives will turn off and the MOSFET gates are held actively low. The PWM Threshold Table (below) lists the thresholds for high and low level transitions as well as tri- state operation window. As shown in Figure 2, there is a hold off delay between the corresponding PWM tristate signal and the output gate drive being pulled low. This delay is typically 150ns and intended to prevent spurious triggering caused by tri-state mode entrance. Table 1. PWM Input and Tri State Thresholds | $\textbf{Thresholds} \rightarrow$ | Thresholds $\rightarrow$ $V_{PWMH}$ | | V <sub>TRIH</sub> | V <sub>TRIL</sub> | |-----------------------------------|-------------------------------------|------|-------------------|-------------------| | AOZ5166QI | 4.1V | 0.7V | 3.0V | 1.5V | Note: See Figure 2 for propagation delays and tri state window. #### Diode Mode Emulation of Low Side MOSFET (SMOD) AOZ5166QI can be operated in the diode emulation or skip mode using the SMOD pin. This is useful if the converter has to operate in asynchronous mode during start up, light load or under pre bias conditions. If SMOD is taken high, the controller will use the PWM signal as reference and generate both the HS and LS complementary gate drive outputs with minimal antioverlap delays necessary to avoid cross conduction. When the pin is taken low the HS MOSFET drive is not affected but diode emulation mode is activated for the LS MOSFET. See Table 2 for all possible logic inputs and corresponding output drive conditions. **Table 2. Control Logic Truth Table** | DISB# | SMOD | SMOD PWM G | | GL | |-------|------|------------|---|----| | L | Х | Х | L | L | | Н | L | Н | Н | L | | Н | L | L | L | Н | | Н | L | L | L | L | | Н | Х | Tri State | L | L | | Н | Н | Н | Н | L | | Н | Н | L | L | Н | Note: Diode emulation mode is activated when SMOD pin is held low. #### **Gate Drives** AOZ5166QI has an internal high current high speed driver that generates the floating gate drive for the HS MOSFET and a complementary drive for the LS MOSFET. Propagation delays between transitions of the PWM waveform and corresponding gate drives are kept to the minimum. An internal shoot through protection scheme ensures that neither MOSFET turns on while the other one is still conducting, thereby preventing shoot through condition of the input current. When the PWM signal makes a transition from H to L or L to H, the corresponding gate drive GH or GL begins to turn off. The adaptive timing circuit monitors the falling edge of the gate voltage and when the level goes below 1V, the complementary gate driver is turned on. The dead time between the two switches is minimized, at the same time preventing cross conduction across the input bus. The adaptive circuit also monitors the switching node VSWH and ensures that transition from one MOSFET to another always takes place without cross conduction, even under transient and abnormal conditions of operation. The gate pins GH and GL are brought out on Pins 6 and 36, respectively. However these connections are not made directly to MOSFET gate pads and their voltage measurement may not reflect the actual gate voltage applied inside the package. The gate connections are primarily for functional tests during manufacturing and no connections should be made to them in the application. #### **Thermal Alarm** The module temperature is internally sensed and an alarm is asserted if it exceeds 150°C. The alarm is reset when the temperature cools down to 120°C. The THN is an open drain pin that is pulled to CGND to indicate an over-temperature condition. It may be pulled up to VCIN through a resistor for monitoring purposes. The AOZ5166QI device will not power down during the over temperature condition. #### **PCB Layout Guidelines** AOZ5166QI is a high current module rated for operation up to 1MHz. This requires fast switching speeds to keep the switching losses and device temperatures within limits. Having a robust gate driver integrated in the package eliminates driver-to-MOSFET gate pad parasitics of the package or PCB. While excellent switching speeds are achieved, correspondingly high levels of dv/dt and di/dt will be observed throughout the power train which requires careful attention to PCB layout to minimize voltage spikes and other transients. As with any synchronous buck converter layout the critical requirement is to minimize the area of the primary switching current loop, formed by the VIN, VSWH and the input bypass capacitor C<sub>VIN</sub>. The PCB design is somewhat simplified because of the optimized pin out in AOZ5166QI. The bulk of VIN and PGND pins are located adjacent to each other and the input capacitors should be placed as close as possible to these pins. The area of the secondary switching loop, formed by LS MOSFET, output inductor and output capacitor COUT is the next critical parameter, this requires second layer or "Inner 1" should always be an unobstructed PGND plane with sufficient PGND vias placed as close as possible to input capacitors' PGND pads. While AOZ5166QI is optimally efficient, it can still dissipate up to 6W which requires attention to thermal design. MOSFETs in the package are directly attached to individual exposed pads to simplify thermal management. Both VIN and VSWH pads should be attached to large areas of PCB copper. Thermal relief pad should be placed correspondingly to ensure proper heat dissipation to the board. An inner power plane layer dedicated to VIN, typically the 12V system input, is desirable and vias should be provided near the device to connect the VIN copper pour to the power plane. Significant amount of heat is dissipated through multiple PGND pins. A large copper pour connected to the PGND pins in addition to the system ground plane through vias will further improve thermal dissipation. Figure 11 illustrates the various copper pours and bypass capacitor locations. Figure 10. Top Layer of Demo Board, VIN, VSWH and PGND Copper Planes As shown above in Figure 10, the top most layer of the PCB should comprise of un-obstructed copper flooding for the primary AC current loop that runs along the VIN copper plane originating from the input capacitors that are mounted to a large PGND copper plane, as well as on the top most layer of the PCB. These copper planes also serve as thermal relief as heat flows down to the VIN exposed pad and onto the top layer VIN copper plane which fans out to a wider area moving away from the 6x6 QFN package. Adding vias will only help transfer heat to cooler regions of the PCB board through the other layers beneath but serve no purpose to AC activity as all the AC current sees the lowest impedance on the top layer only. Due to the optimized bonding technique used on the AOZ5166QI internal package, the VIN input capacitors are optimally placed for AC current activities on both the primary and complementary current loops. The return path of the current during the complimentary period flows through PGND copper plane that is symmetrically proportional to the VIN copper plane. Due to the PGND exposed pad, heat is optimally dissipated by flowing down through the vertically structured lower MOSFET, through the exposed PGND pad and down to the PCB top layer PGND copper plane that also fans outward, moving away from the package. As the primary and secondary (complementary) AC current loops move through VIN to VSWH and through PGND to VSWH, large positive and negative voltage spike appear at the VSWH terminal which are caused by the large internal dl/dts produced by the in-package parastics. To minimize the effects of this interference, the VSWH terminal at which the main inductor L1 is mounted to, is sized just so the inductor can physically fit. The goal is to employ the least amount of copper area for this VSWH terminal just enough so the inductor can be securely mounted. To minimize the effects of switching noise coupling to the rest of the sensitive areas of the PCB, the area directly underneath the designated VSWH copper plane on the top layer is voided and the shape of this void is replicated descending down through the rest of the layers. Figure 11. Various Copper Pours and Bypass Capacitor Locations Rev. 1.0 August 2017 **www.aosmd.com** Page 13 of 17 ## Package Dimensions, 6x6 QFN-40 EP3\_S #### Notes: - 1. All dimensions are in millimeters. - /2. The location of the terminal #1 identifier and terminal numbering convention conforms to JEDEC publication 95 SPP-002. - Dimension b applies to metallized terminal and is measured between 0.20mm and 0.35mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimension b should not be measured in that radius area. - 4. Coplanarity applies to the terminals and all other bottom surface metalization. Rev. 1.0 August 2017 www.aosmd.com Page 14 of 17 ## Package Dimensions, 6x6 QFN-40 EP3\_S (Continued) #### **RECOMMENDED LAND PATTERN** #### **Dimensions in millimeters** | Symbols | Min. | Max. | | |---------|------|----------|------| | Α | 0.70 | 0.75 | 0.80 | | A1 | 0.00 | 0.02 | 0.05 | | A3 | | 0.20 REF | | | b | 0.20 | 0.25 | 0.35 | | D | | 6.00 BSC | | | D1 | 1.90 | 2.00 | 2.10 | | D2 | 4.30 | 4.40 | 4.50 | | Е | | 6.00 BSC | | | E1 | 1.40 | 1.50 | 1.60 | | E2 | 2.17 | 2.37 | | | е | | 0.50 BSC | | | L | 0.30 | 0.40 | 0.50 | | L1 | 0.15 | 0.20 | 0.25 | | L2 | 0.15 | 0.21 | 0.26 | | L3 | 0.63 | 0.73 | 0.83 | | L4 | 0.44 | 0.54 | 0.64 | | L5 | 0.30 | 0.40 | 0.50 | | L6 | 0.27 | 0.37 | 0.47 | | aaa | | 0.15 | | | bbb | | 0.10 | | | ccc | | 0.10 | | | ddd | | 0.08 | | #### **Dimensions in inches** | Symbols | Min. | Тур. | Max. | | |---------|-------|--------------------|-------|--| | - | 0.028 | 0.030 | 0.031 | | | A<br>A1 | 0.028 | 0.030 | 0.002 | | | | | 0.001<br>0.008 REF | 0.002 | | | A3 | | · | 0.044 | | | b | 0.008 | 0.010 | 0.014 | | | D | 1 | 0.236 BSC | | | | D1 | 0.075 | 0.079 | 0.083 | | | D2 | 0.169 | 0.173 | 0.177 | | | E | | 0.236 BSC | | | | E1 | 0.055 | 0.059 | 0.063 | | | E2 | 0.085 | 0.089 | 0.093 | | | е | ( | 0.020 BSC | | | | L | 0.012 | 0.016 | 0.020 | | | L1 | 0.006 | 0.008 | 0.010 | | | L2 | 0.006 | 0.008 | 0.010 | | | L3 | 0.024 | 0.028 | 0.032 | | | L4 | 0.017 | 0.021 | 0.025 | | | L5 | 0.012 | 0.016 | 0.020 | | | L6 | 0.011 | 0.015 | 0.019 | | | aaa | | 0.006 | | | | bbb | | 0.004 | | | | ccc | | 0.004 | | | | ddd | | 0.003 | | | ## Tape and Reel Dimensions, 6x6 QFN #### **Carrier Tape** UNIT: MM | Package | A0 | В0 | K0 | D0 | D1 | E | E1 | E2 | P0 | P1 | P2 | Т | |------------------|---------------|---------------|---------------|--------------|------------------------|----------------|---------------|---------------|----------------|---------------|---------------|---------------| | QFN6x6<br>(16mm) | 6.30<br>±0.20 | 6.30<br>±0.20 | 1.10<br>±0.20 | 1.50<br>MIN. | 1.50<br>+0.10<br>-0.00 | 16.00<br>±0.30 | 1.75<br>±0.10 | 7.50<br>±0.10 | 12.00<br>±0.20 | 4.00<br>±0.20 | 2.00<br>±0.10 | 0.30<br>±0.05 | ## Reel UNIT: MM | Tape | Size | Reel Size | M | N | w | W1 | Н | K | S | G | R | V | |------|------|-----------|--------------|--------------|-------------------------|---------------|--------------------------|---------------|--------------|---|---|---| | 16m | ım | Ø330 | Ø330<br>Max. | Ø100<br>Min. | 16.40<br>+2.00<br>-0.00 | 22.40<br>Max. | Ø13.00<br>+0.50<br>-0.20 | 10.10<br>Min. | 1.50<br>Min. | | | | #### Leader/Trailer and Orientation #### **Part Marking** #### LEGAL DISCLAIMER Applications or uses as critical components in life support devices or systems are not authorized. AOS does not assume any liability arising out of such applications or uses of its products. AOS reserves the right to make changes to product specifications without notice. It is the responsibility of the customer to evaluate suitability of the product for their intended application. Customer shall comply with applicable legal requirements, including all applicable export control rules, regulations and limitations. AOS' products are provided subject to AOS' terms and conditions of sale which are set forth at: <a href="http://www.aosmd.com/terms">http://www.aosmd.com/terms</a> and conditions of sale #### LIFE SUPPORT POLICY ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS. #### As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. Rev. 1.0 August 2017 **www.aosmd.com** Page 17 of 17