# 4-Mbit (256K × 18) Flow-Through Sync SRAM ### **Features** - 256K × 18 common I/O - 3.3 V core power supply (V<sub>DD</sub>) - 2.5 V or 3.3 V I/O power supply (V<sub>DDQ</sub>) - Fast clock-to-output times - 6.5 ns (133 MHz version) - Provide high performance 2-1-1-1 access rate - User selectable burst counter supporting Intel Pentium interleaved or linear burst sequences - Separate processor and controller address strobes - Synchronous self timed write - Asynchronous output enable - Available in Pb-free 100-pin TQFP package - "ZZ" sleep mode option ## **Functional Description** The CY7C1325H is a 256K $\times$ 18 synchronous cache RAM designed to interface with high speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 6.5 ns (133 MHz version). A 2-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining chip enable ( $\overline{\text{CE}}_1$ ), depth-expansion chip enables ( $\overline{\text{CE}}_2$ and $\overline{\text{CE}}_3$ ), burst control inputs (ADSC, ADSP, and ADV), write enables ( $\overline{\text{BW}}_{[A:B]}$ , and $\overline{\text{BWE}}$ ), and global write ( $\overline{\text{GW}}$ ). Asynchronous inputs include the output enable ( $\overline{\text{OE}}$ ) and the ZZ pin. The CY7C1325H allows either interleaved or linear burst sequences, selected by the MODE input pin. A HIGH selects an interleaved burst sequence, while a LOW selects a linear burst sequence. Burst accesses can be initiated with the processor address strobe (ADSP) or the cache controller address strobe (ADSC) inputs. Addresses and chip enables are registered at rising edge of clock when either address strobe processor (ADSP) or address strobe controller (ADSC) are active. Subsequent burst addresses can be internally generated as controlled by the advance pin (ADV). The CY7C1325H operates from a +3.3 V core power supply while all outputs may operate with either a +2.5 or +3.3 V supply. All inputs and outputs are JEDEC-standard JESD8-5-compatible. For a complete list of related documentation, click here. ## **Logic Block Diagram** ## Contents | Selection Guide | 3 | |-----------------------------------------|---| | Pin Configurations | | | Pin Definitions | | | Functional Overview | | | Single Read Accesses | | | Single Write Accesses Initiated by ADSP | | | Single Write Accesses Initiated by ADSC | | | Burst Sequences | 5 | | Sleep Mode | 5 | | Interleaved Burst Address Table | | | Linear Burst Address Table | 6 | | ZZ Mode Electrical Characteristics | | | Truth Table | 7 | | Truth Table for Read/Write | 8 | | Maximum Ratings | 9 | | Operating Range | | | Neutron Soft Error Immunity | | | <del>_</del> | | | Capacitance | 10 | |-----------------------------------------|------------| | Thermal Resistance | 10 | | AC Test Loads and Waveforms | <b>1</b> 1 | | Switching Characteristics | 12 | | Timing Diagrams | | | Ordering Information | | | Ordering Code Definitions | | | Package Diagrams | | | Acronyms | | | Document Conventions | | | Units of Measure | 19 | | Document History Page | 20 | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC®Solutions | | | Cypress Developer Community | | | Technical Support | 21 | ### **Selection Guide** | Description | 133 MHz | Unit | |---------------------------|---------|------| | Maximum access time | 6.5 | ns | | Maximum operating current | 225 | mA | | Maximum standby current | 40 | mA | ## **Pin Configurations** Figure 1. 100-pin TQFP (14 × 20 × 1.4 mm) pinout # **Pin Definitions** | Name | I/O | Description | | | | | | |----------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | A <sub>0</sub> , A <sub>1</sub> , A | Input-<br>synchronous | Address inputs used to select one of the 256 K address locations. Sampled at the rising edge of the CLK if ADSP or ADSC is active LOW, and $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ are sampled active. A <sub>[1:0]</sub> feed the 2 bit counter. | | | | | | | $\overline{BW}_{A,}\overline{BW}_{B}$ | Input-<br>synchronous | yte write select inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled in the rising edge of CLK. | | | | | | | GW | Input-<br>synchronous | <b>Global write enable input, active LOW</b> . When asserted LOW on the rising edge of CLK, a global write is conducted (all bytes are written, regardless of the values on $BW_{[A:B]}$ and $BWE$ ). | | | | | | | BWE | Input-<br>synchronous | <b>Byte write enable input, active LOW</b> . Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. | | | | | | | CLK | Input-clock | <b>Clock input</b> . <u>Used</u> to capture all synchronous inputs to the device. Also used to increment the burst counter when ADV is asserted LOW, during a burst operation. | | | | | | | CE <sub>1</sub> | Input-<br>synchronous | Chip enable 1 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $CE_3$ to select/deselect the device. ADSP is ignored if $\overline{CE}_1$ is HIGH. $\overline{CE}_1$ is sampled only when a new external address is loaded. | | | | | | | CE <sub>2</sub> | Input-<br>synchronous | Chip enable 2 input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}_1}$ and $\overline{\text{CE}_3}$ to select/deselect the device. $\overline{\text{CE}_2}$ is sampled only when a new external address is loaded. | | | | | | | CE <sub>3</sub> | Input-<br>synchronous | Chip enable 3 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}_1}$ and $\text{CE}_2$ to select/deselect the device. $\text{CE}_3$ is sampled only when a new external address is loaded. | | | | | | | ŌĒ | Input-<br>asynchronous | Output enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tristated, and act as input data pins. OE is masked during the first clock of a read cycle when emerging from a deselected state. | | | | | | | ADV | Input-<br>synchronous | Advance input signal, sampled on the rising edge of CLK. When asserted, it automatically increments the address in a burst cycle. | | | | | | | ADSP | Input-<br>synchronous | Address strobe from processor, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. $A_{[1:0]}$ are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ASDP is ignored when $\overline{CE}_1$ is deasserted HIGH. | | | | | | | ADSC | Input-<br>synchronous | Address strobe from controller, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. $A_{[1:0]}$ are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. | | | | | | | ZZ | Input-<br>asynchronous | <b>ZZ</b> "sleep" input, active HIGH. When asserted HIGH places the device in a non-time-critical "sleep" condition with data integrity preserved. During normal operation, this pin has to be low or left floating. ZZ pin has an internal pull-down. | | | | | | | DQs<br>DQP <sub>A,</sub><br>DQP <sub>B</sub> | I/O-<br>synchronous | <b>Bidirectional data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{OE}$ . When $\overline{OE}$ is asserted LOW, the pins behave as outputs. When HIGH, DQs and $\overline{DQP}_{[A:B]}$ are placed in a tristate condition. | | | | | | | $V_{DD}$ | Power supply | Power supply inputs to the core of the device. | | | | | | | V <sub>SS</sub> | Ground | Ground for the core of the device. | | | | | | | $V_{\rm DDQ}$ | I/O power supply | Power supply for the I/O circuitry. | | | | | | | MODE | Input-<br>static | <b>Selects burst order</b> . When tied to GND selects linear burst sequence. When tied to $V_{DD}$ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. Mode pin has an internal pull-up. | | | | | | | NC | _ | No connects. Not Internally connected to the die. | | | | | | ### Pin Definitions (continued) | Name | I/O | Description | |--------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NC/9M,<br>NC/18M,<br>NC/36M,<br>NC/72M,<br>NC/144M,<br>NC/288M,<br>NC/576M,<br>NC/1G | | <b>No connects</b> . Not internally connected to the die. NC/9M, NC/18M, NC/36M, NC/72M, NC/144M, NC/288M, NC/576M and NC/1G are address expansion pins that are not internally connected to the die. | ### **Functional Overview** All synchronous inputs pass through input registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $t_{CDV}$ ) is 6.5 ns (133 MHz device). The CY7C1325H supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486 processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user-selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the processor address strobe (ADSP) or the controller address strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A two bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. Byte write operations are qualified with the byte write enable (BWE) and byte write select (BW[A:B]) inputs. A global write enable (GW) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self timed write circuitry. Three synchronous chip selects $(\overline{CE}_1, CE_2, \overline{CE}_3)$ and an asynchronous output enable $(\overline{OE})$ provide for easy bank selection and output tristate control. ADSP is ignored if $\overline{CE}_1$ is HIGH. ### **Single Read Accesses** A single read access is initiated when the <u>following</u> conditions are satisfied at <u>clock rise: (1) CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are all asserted active, and (2) ADSP or ADSC is asserted LOW (if the access is initiated by ADSC, the write inputs must be deasserted during this first cycle). The address presented to the address inputs is latched into the address register and the burst counter/control logic and presented to the memory core. If the $\overline{OE}$ input is asserted LOW, the requested data is available at the data outputs, a maximum to $t_{CDV}$ after clock rise. ADSP is ignored if $\overline{CE}_1$ is HIGH.</u> ### Single Write Accesses Initiated by ADSP This access is initiated when the following conditions are satisfied at clock rise: (1) CE<sub>1</sub>, CE<sub>2</sub>, CE<sub>3</sub> are all asserted active, and (2) ADSP is asserted LOW. The addresses presented are loaded into the address register and the burst inputs (GW, BWE, and BW $_{[A:B]}$ ) are ignored during this first clock cycle. If the write inputs are asserted active (see Write Cycle Descriptions table for appropriate states that indicate a write) on the next clock rise, the appropriate data is latched and written into the device. Byte writes are allowed. During byte writes, $BW_A$ controls $DQ_A$ and $\overline{BW}_B$ controls $DQ_B$ . All I/Os are tristated during a byte write. Since this is a common I/O device, the asynchronous OE input signal must be deasserted and the I/Os must be tristated prior to the presentation of data to $DQ_s$ . As a safety precaution, the data lines are tristated after a write cycle is detected, regardless of the state of $\overline{OE}$ . ## Single Write Accesses Initiated by ADSC This write access is initiated when the following conditions are satisfied at <u>clock</u> rise: (1) $\overline{CE_1}$ , $\overline{CE_2}$ , and $\overline{CE_3}$ are all asserted active, (2) ADSC is asserted LOW, (3) ADSP is deasserted HIGH, and (4) the write <u>input</u> signals (GW, BWE, and BW<sub>[A:B]</sub>) indicate a write access. ADSC is ignored if ADSP is active LOW. The addresses presented are loaded into the address register and the burst counter/control logic and delivered to the memory core. The information presented to $\mathsf{DQ}_{[A:D]}$ is written into the specified address location. Byte writes are allowed. During byte writes, $\mathsf{BW}_A$ controls $\mathsf{DQ}_A$ , $\mathsf{BW}_B$ controls $\mathsf{DQ}_B$ . All I/Os are tristated when a write is detected, even a byte write. Since this is a common I/O device, the asynchronous OE input signal must be deasserted and the I/Os must be tristated prior to the presentation of data to $\mathsf{DQ}_s$ . As a safety precaution, the data lines are tristated after a write cycle is detected, regardless of the state of $\overline{\mathsf{OE}}$ . ### **Burst Sequences** The CY7C1325H provides an on-chip two bit wraparound burst counter inside the SRAM. The burst counter is fed by $A_{[1:0]}$ , and can follow either a linear or interleaved burst order. The burst order is determined by the state of the MODE input. A LOW on MODE selects a linear burst sequence. A HIGH on MODE selects an interleaved burst order. Leaving MODE unconnected causes the device to default to a interleaved burst sequence. ### Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. CEs, ADSP, and ADSC must remain inactive for the duration of $t_{\rm ZZREC}$ after the ZZ input returns LOW. ### **Interleaved Burst Address Table** (MODE = Floating or $V_{DD}$ ) | First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 | |---------------------------|----------------------------|---------------------------|----------------------------| | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | ### **Linear Burst Address Table** (MODE = GND) | First<br>Address<br>A1:A0 | Second<br>Address<br>A1:A0 | Third<br>Address<br>A1:A0 | Fourth<br>Address<br>A1:A0 | |---------------------------|----------------------------|---------------------------|----------------------------| | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | ## **ZZ Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min | Max | Unit | |--------------------|-----------------------------------|---------------------------------|-------------------|-------------------|------| | $I_{DDZZ}$ | Sleep mode standby current | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | _ | 40 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2 \text{ V}$ | _ | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ ≤ 0.2 V | 2t <sub>CYC</sub> | _ | ns | | $t_{ZZI}$ | ZZ active to sleep current | This parameter is sampled | - | 2t <sub>CYC</sub> | ns | | t <sub>RZZI</sub> | ZZ inactive to exit sleep current | This parameter is sampled | 0 | _ | ns | ### **Truth Table** The Truth Table for part CY7C1325H is as follows. [1, 2, 3, 4, 5] | Cycle Description | Address Used | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | ZZ | ADSP | ADSC | ADV | WRITE | OE | CLK | DQ | |------------------------------|--------------|-----------------|-----------------|-----------------|----|------|------|-----|-------|----|-----|-----------| | Deselected cycle, power-down | None | Н | Х | Х | L | Х | L | Х | Х | Х | L–H | Tri-state | | Deselected cycle, power-down | None | L | L | Х | L | L | Х | Х | Х | Х | L–H | Tri-state | | Deselected cycle, power-down | None | L | Х | Н | L | L | Х | Х | Х | Х | L–H | Tri-state | | Deselected cycle, power-down | None | L | L | Х | L | Н | L | Х | Х | Х | L–H | Tri-state | | Deselected cycle, power-down | None | Х | Х | Н | L | Н | L | Х | Х | Х | L–H | Tri-state | | Sleep mode, power-down | None | Х | Х | Х | Н | Х | Х | Х | Х | Х | Х | Tri-state | | Read cycle, begin burst | External | L | Н | L | L | L | Х | Х | Х | L | L–H | Q | | Read cycle, begin burst | External | L | Н | L | L | L | Х | Х | Х | Н | L–H | Tri-state | | Write cycle, begin burst | External | L | Н | L | L | Н | L | Х | L | Х | L–H | D | | Read cycle, begin burst | External | L | Н | L | L | Н | L | Х | Н | L | L–H | Q | | Read cycle, begin burst | External | L | Н | L | L | Н | L | Х | Н | Н | L–H | Tri-state | | Read cycle, continue burst | Next | Х | Х | Х | L | Н | Н | L | Н | L | L–H | Q | | Read cycle, continue burst | Next | Х | Х | Х | L | Н | Н | L | Н | Н | L–H | Tri-state | | Read cycle, continue burst | Next | Н | Х | Х | L | Х | Н | L | Н | L | L–H | Q | | Read cycle, continue burst | Next | Н | Х | Х | L | Х | Н | L | Н | Н | L–H | Tri-state | | Write cycle, continue burst | Next | Х | Х | Х | L | Н | Н | L | L | Х | L–H | D | | Write cycle, continue burst | Next | Н | Х | Х | L | Х | Н | L | L | Х | L–H | D | | Read cycle, suspend burst | Current | Х | Х | Х | L | Н | Н | Н | Н | L | L–H | Q | | Read cycle, suspend burst | Current | Х | Х | Х | L | Н | Н | Н | Н | Н | L–H | Tri-state | | Read cycle, suspend burst | Current | Н | Х | Х | L | Х | Н | Н | Н | L | L–H | Q | | Read cycle, suspend burst | Current | Н | Х | Х | L | Х | Н | Н | Н | Н | L–H | Tri-state | | Write cycle, suspend burst | Current | Х | Х | Х | L | Н | Н | Н | L | Х | L–H | D | | Write cycle, suspend burst | Current | Н | Х | Х | L | Х | Н | Н | L | Х | L–H | D | ### Notes X = "Don't Care." H = Logic HIGH, L = Logic LOW. WRITE = L when any one or more Byte Write enable signals (BWA, BWB) and BWE = L or GW = L. WRITE = H when all Byte write enable signals (BWA, BWB), BWE, GW = H. BWE, GW = H. 3. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock. 4. The SRAM always initiates a read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BW<sub>[A:B]</sub>. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to tristate. OE is a don't care for the remainder of the write cycle. 5. OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are tristate when OE is inactive or when the device is deselected, and all data bits behave as output when OE is active (LOW). # **Truth Table for Read/Write** The Truth Table for Read/Write for part CY7C1325H is as follows. [6] | Function | GW | BWE | BWB | BWA | |--------------------------------------------------------|----|-----|-----|-----| | Read | Н | Н | Х | Х | | Read | Н | L | Н | Н | | Write byte A – (DQ <sub>A</sub> and DQP <sub>A</sub> ) | Н | L | Н | L | | Write byte B – (DQ <sub>B</sub> and DQP <sub>B</sub> ) | Н | L | L | Н | | Write all bytes | Н | L | L | L | | Write all bytes | L | Х | Х | Х | Note 6. X = "Don't Care." H = Logic HIGH, L = Logic LOW. # **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. # **Operating Range** | Range | Ambient<br>Temperature | V <sub>DD</sub> | V <sub>DDQ</sub> | |------------|------------------------|-----------------------|----------------------------------| | Industrial | –40 °C to +85 °C | 3.3 V – 5% /<br>+ 10% | $2.5 V - 5\% \text{ to } V_{DD}$ | # **Neutron Soft Error Immunity** | Parameter | Description | Test<br>Conditions | Тур | Max* | Unit | |-----------|---------------------------|--------------------|-----|------|-------------| | LSBU | Logical single bit upsets | 25 °C | 361 | 394 | FIT/<br>Mb | | LMBU | Logical multi bit upsets | 25 °C | 0 | 0.01 | FIT/<br>Mb | | SEL | Single event latch up | 85 °C | 0 | 0.1 | FIT/<br>Dev | <sup>\*</sup> No LMBU or SEL events occurred during testing; this column represents a statistical $\chi^2$ , 95% confidence limit calculation. For more details refer to Application Note AN54908 "Accelerated Neutron SER Testing and Calculation of Terrestrial Failure Rates". ### **Electrical Characteristics** Over the Operating Range | Parameter [7, 8] | Description | Test Conditions | | Min | Max | Unit | |--------------------|------------------------------------------|--------------------------------------------------------------------------------------------|--|------------|-----------------------|------| | $V_{DD}$ | Power supply voltage | | | 3.135 | 3.6 | V | | $V_{\mathrm{DDQ}}$ | I/O supply voltage | | | 2.375 | $V_{DD}$ | V | | V <sub>OH</sub> | Output HIGH voltage | for 3.3 V I/O, I <sub>OH</sub> = -4.0 mA | | 2.4 | _ | V | | | | for 2.5 V I/O, I <sub>OH</sub> = -1.0 mA | | 2.0 | _ | V | | V <sub>OL</sub> | Output LOW voltage | for 3.3 V I/O, I <sub>OL</sub> = 8.0 mA | | _ | 0.4 | V | | | | for 2.5 V I/O, I <sub>OL</sub> = 1.0 mA | | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | for 3.3 V I/O | | 2.0 | V <sub>DD</sub> + 0.3 | V | | | | for 2.5 V I/O | | 1.7 | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW voltage <sup>[7]</sup> | for 3.3 V I/O | | -0.3 | 0.8 | V | | | | for 2.5 V I/O | | -0.3 | 0.7 | V | | I <sub>X</sub> | Input leakage current except ZZ and MODE | $GND \le V_I \le V_{DDQ}$ | | <b>-5</b> | 5 | μА | | | Input current of MODE | Input = V <sub>SS</sub> | | -30 | _ | μΑ | | | | Input = V <sub>DD</sub> | | _ | 5 | μΑ | | | Input current of ZZ | Input = V <sub>SS</sub> | | -5 | _ | μΑ | | | | Input = V <sub>DD</sub> | | _ | 30 | μΑ | | I <sub>OZ</sub> | Output leakage current | $GND \le V_I \le V_{DDQ}$ , output disabled | | <b>-</b> 5 | 5 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> operating supply current | $V_{DD}$ = Max, $I_{OUT}$ = 0 mA,<br>$f = f_{MAX}$ = 1/ $t_{CYC}$ 7.5 ns cycle,<br>133 MHz | | _ | 225 | mA | Overshoot: V<sub>IH(AC)</sub> < V<sub>DD</sub> + 1.5 V (Pulse width less than t<sub>CYC</sub>/2), undershoot: V<sub>IL(AC)</sub> > -2 V (Pulse width less than t<sub>CYC</sub>/2). T<sub>power up</sub>: Assumes a linear ramp from 0 V to V<sub>DD(min)</sub> within 200 ms. During this time V<sub>IH</sub> < V<sub>DD</sub> and V<sub>DDQ</sub> ≤ V<sub>DD</sub>. # **Electrical Characteristics** (continued) Over the Operating Range | Parameter [7, 8] | Description | Test Conditions | Test Conditions | | Max | Unit | |------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---|-----|------| | I <sub>SB1</sub> | Automatic CE power-down current – TTL inputs | $\begin{aligned} &\text{Max V}_{DD}, \text{ device deselected,} \\ &\text{V}_{IN} \geq \text{V}_{IH} \text{ or V}_{IN} \leq \text{V}_{IL}, \text{ f = f}_{MAX}, \\ &\text{inputs switching} \end{aligned}$ | 7.5 ns cycle,<br>133 MHz | _ | 90 | mA | | I <sub>SB2</sub> | Automatic CE power-down current – CMOS inputs | $\begin{array}{l} \text{Max V}_{DD}\text{, device deselected,} \\ \text{V}_{IN} \geq \text{V}_{DD} - 0.3 \text{ V or V}_{IN} \leq 0.3 \text{ V,} \\ \text{f = 0, inputs static} \end{array}$ | 7.5 ns cycle,<br>133 MHz | _ | 40 | mA | | I <sub>SB3</sub> | Automatic CE power-down current – CMOS inputs | $\begin{array}{l} \text{Max V}_{DD}\text{, device deselected,} \\ \text{V}_{IN} \geq \text{V}_{DDQ} - 0.3 \text{V or V}_{IN} \leq 0.3 \text{V,} \\ \text{f} = \text{f}_{MAX}\text{, inputs switching} \end{array}$ | 7.5 ns cycle,<br>133 MHz | _ | 75 | mA | | I <sub>SB4</sub> | Automatic CE power-down current – TTL inputs | $\begin{array}{l} \text{Max V}_{DD}, \text{ device deselected,} \\ \text{V}_{IN} \geq \text{V}_{DD} - 0.3 \text{ V or V}_{IN} \leq 0.3 \text{ V,} \\ \text{f = 0, inputs static} \end{array}$ | 7.5 ns cycle,<br>133 MHz | _ | 45 | mA | # Capacitance | Parameter [9] | Description | Test Conditions | 100-pin TQFP<br>Max | Unit | |------------------|--------------------------|---------------------------------------------------|---------------------|------| | C <sub>IN</sub> | Input capacitance | T <sub>A</sub> = 25 °C, f = 1 MHz, | 5 | pF | | C <sub>CLK</sub> | Clock input capacitance | $V_{DD} = 3.3 \text{ V}, V_{DDQ} = 3.3 \text{ V}$ | 5 | pF | | C <sub>I/O</sub> | Input/Output capacitance | | 5 | pF | # **Thermal Resistance** | Parameter [9] | Description | Test Conditions | 100-pin TQFP<br>Package | Unit | |-------------------|------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------|------| | $\Theta_{JA}$ | Thermal resistance (junction to ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, per | | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | EIA/JESD51. | 6.85 | °C/W | Document Number: 001-86114 Rev. \*D Note 9. Tested initially and after any design or process change that may affect these parameters. ## **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms # **Switching Characteristics** Over the Operating Range | Parameter [10, 11] | Description | -1 | -133 | | | |----------------------|---------------------------------------------------------------|----------|------|------|--| | Parameter 1.05, 1.12 | Description | Min | Max | Unit | | | t <sub>POWER</sub> | V <sub>DD</sub> (typical) to the first access <sup>[12]</sup> | 1 | - | ms | | | Clock | | · | | | | | t <sub>CYC</sub> | Clock cycle time | 7.5 | - | ns | | | t <sub>CH</sub> | Clock HIGH | 2.5 | - | ns | | | t <sub>CL</sub> | Clock LOW | 2.5 | - | ns | | | Output Times | | <u>.</u> | | | | | t <sub>CDV</sub> | Data output valid after CLK rise | - | 6.5 | ns | | | t <sub>DOH</sub> | Data output hold after CLK rise | 2.0 | _ | ns | | | t <sub>CLZ</sub> | Clock to low Z [13, 14, 15] | 0 | _ | ns | | | t <sub>CHZ</sub> | Clock to high Z [13, 14, 15] | _ | 3.5 | ns | | | t <sub>OEV</sub> | OE LOW to output valid | _ | 3.5 | ns | | | t <sub>OELZ</sub> | OE LOW to output low Z [13, 14, 15] | 0 | _ | ns | | | t <sub>OEHZ</sub> | OE HIGH to output high Z [13, 14, 15] | _ | 3.5 | ns | | | Setup Times | | • | | | | | t <sub>AS</sub> | Address setup before CLK rise | 1.5 | _ | ns | | | t <sub>ADS</sub> | ADSP, ADSC setup before CLK rise | 1.5 | _ | ns | | | t <sub>ADVS</sub> | ADV setup before CLK rise | 1.5 | _ | ns | | | t <sub>WES</sub> | GW, BWE, BW <sub>X</sub> setup before CLK rise | 1.5 | _ | ns | | | t <sub>DS</sub> | Data input setup before CLK rise | 1.5 | _ | ns | | | t <sub>CES</sub> | Chip enable setup | 1.5 | _ | ns | | | Hold Times | | | | | | | t <sub>AH</sub> | Address hold after CLK rise | 0.5 | _ | ns | | | t <sub>ADH</sub> | ADSP, ADSC hold after CLK rise | 0.5 | _ | ns | | | t <sub>WEH</sub> | GW, BWE, BW <sub>X</sub> hold after CLK rise | 0.5 | _ | ns | | | t <sub>ADVH</sub> | ADV hold after CLK rise | 0.5 | _ | ns | | | t <sub>DH</sub> | Data input hold after CLK rise | 0.5 | _ | ns | | | t <sub>CEH</sub> | Chip enable hold after CLK rise | 0.5 | _ | ns | | <sup>10.</sup> Timing reference level is 1.5 V when V<sub>DDQ</sub> = 3.3 V and is 1.25 V when V<sub>DDQ</sub> = 2.5 V. 11. Test conditions shown in (a) of Figure 2 on page 11 unless otherwise noted. 12. This part has a voltage regulator internally; t<sub>POWER</sub> is the time that the power needs to be supplied above V<sub>DD(minimum)</sub> initially before a read or write operation can be initiated. t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>OELZ</sub>, and t<sub>OEHZ</sub> are specified with AC test conditions shown in part (b) of Figure 2 on page 11. Transition is measured ± 200 mV from steady-state voltage. At any voltage and temperature, t<sub>OEHZ</sub> is less than t<sub>OELZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve high Z prior to low Z under the same system conditions. This parameter is sampled and not 100% tested. # **Timing Diagrams** Figure 3. Read Cycle Timing [16] Note <sup>16.</sup> On this diagram, when $\overline{CE}$ is LOW: $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH: $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW or $\overline{CE}_3$ is HIGH. ## Timing Diagrams (continued) Figure 4. Write Cycle Timing [17, 18] ### Notes <sup>17.</sup> On this diagram, when $\overline{CE}$ is LOW: $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH: $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW or $\overline{CE}_3$ is HIGH. 18. Full width write can be initiated by either $\overline{GW}$ LOW; or by $\overline{GW}$ HIGH, $\overline{BWE}$ LOW and $\overline{BW}_{[A:B]}$ LOW. ## Timing Diagrams (continued) Figure 5. Read/Write Timing $^{[19, 20, 21]}$ <sup>19.</sup> On this diagram, when $\overline{CE}$ is LOW: $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH: $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW or $\overline{CE}_3$ is HIGH. 20. The data bus (Q) remains in High Z following a WRITE cycle, unless a new read access is initiated by $\overline{ADSP}$ or $\overline{ADSC}$ . 21. GW is HIGH. # Timing Diagrams (continued) Figure 6. ZZ Mode Timing $^{[22,\ 23]}$ ## Notes <sup>22.</sup> Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device. 23. DQs are in High Z when exiting ZZ sleep mode. ## **Ordering Information** The table below contains only the parts that are currently available. If you don't see what you are looking for, please contact your local sales representative. For more information, visit the Cypress website at <a href="http://www.cypress.com/products">www.cypress.com/products</a> and refer to the product summary page at <a href="http://www.cypress.com/products">http://www.cypress.com/products</a> Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices | Speed<br>(MHz) | Ordering Code | Package<br>Diagram | | Operating Range | |----------------|------------------|--------------------|-----------------------------------------|-----------------| | 133 | CY7C1325H-133AXI | 51-85050 | 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free | Industrial | ## **Ordering Code Definitions** # **Package Diagrams** Figure 7. 100-pin TQFP (14 × 20 × 1.4 mm) Package Outline, 51-85050 51-85050 \*E # **Acronyms** | Acronym | Description | |---------|--------------------------------------------| | CMOS | Complementary Metal Oxide Semiconductor | | CE | Chip Enable | | CEN | Clock Enable | | EIA | Electronic Industries Alliance | | I/O | Input/Output | | JEDEC | Joint Electron Devices Engineering Council | | OE | Output Enable | | SRAM | Static Random Access Memory | | TQFP | Thin Quad Flat Pack | | TTL | Transistor-Transistor Logic | | WE | Write Enable | # **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | mA | milliampere | | | | | mm | millimeter | | | | | ms | millisecond | | | | | mV | millivolt | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | % | percent | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | | ocument Title: CY7C1325H, 4-Mbit (256K × 18) Flow-Through Sync SRAM | | | | | | | |------|---------------------------------------------------------------------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | | ** | 3908939 | PRIT | 02/20/2013 | New data sheet. | | | | | *A | 4291116 | PRIT | 02/25/2014 | Updated Package Diagrams: spec 51-85050 – Changed revision from *D to *E. Updated to new template. Completing Sunset Review. | | | | | *B | 4571750 | PRIT | 11/18/2014 | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end | | | | | *C | 5097432 | PRIT | 01/21/2016 | Updated to new template. Completing Sunset Review. | | | | | *D | 5321039 | PRIT | 06/23/2016 | Updated Truth Table. Updated to new template. | | | | ## Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** Wireless/RF ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb cypress.com/wireless ### **PSoC®Solutions** PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Forums | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2013-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-86114 Rev. \*D Revised June 23, 2016 Page 21 of 21