# 1. General description

The TEA1742T is a controller for Power Factor Correction (PFC). Its high level of integration allows the design of a cost-effective power supply with a very low number of external components.

The special built-in green functions provide high efficiency at all power levels. This applies to quasi-resonant operation at high power levels and quasi-resonant operation with valley skipping.

The TEA1742T enables highly efficient and reliable supplies with power requirements of up to 500 W, to be designed easily and with the minimum number of external components.

# 2. Features

# 2.1 Distinctive features

- Universal mains supply operation (70 V (AC) to 276 V (AC))
- Dual boost PFC with accurate output voltage (NXP patented)
- High level of integration, resulting in a very low external component count and a cost-effective design
- Low start-up supply voltage

## 2.2 Green features

- Valley/zero voltage switching for minimum switching losses (NXP patented)
- Frequency limitation to reduce switching losses
- High ohmic resistive dividers possible to minimize losses

## 2.3 **Protection features**

- Safe restart mode for system fault conditions
- Continuous mode protection by means of demagnetization detection (NXP patented)
- Accurate OverVoltage Protection (OVP)
- Open control loop protection
- IC OverTemperature Protection (OTP)
- Low and adjustable OverCurrent Protection (OCP) trip level



**TEA1742T** 

# 3. Applications

The device can be used in all applications that require an efficient and cost-effective PFC solution up to 500 W. PC power supplies in particular can benefit from the high level of integration and high efficiency

# 4. Ordering information

| Table 1. Ordering   | g information |                                                           |         |
|---------------------|---------------|-----------------------------------------------------------|---------|
| Type number Package |               |                                                           |         |
|                     | Name          | Description                                               | Version |
| TEA1742T            | SO8           | plastic small outline package; 8 leads; body width 3.9 mm | SOT96-1 |

# **TEA1742T**

**GreenChip PFC controller** 

# 5. Block diagram



# 6. Pinning information

# 6.1 Pinning



# 6.2 Pin description

| SymbolPinDescriptionGND1groundVINSENSE2sense input for mains voltagePFCCOMP3frequency compensation pin for PFCPFCAUX4input from auxiliary winding for demagnetization timiVOSENSE5sense input for PFC output voltagePFCSENSE6programmable current sense input for PFCPFCDRIVER7gate driver output for PFCV <sub>CC</sub> 8supply voltage | Table 2.        | Pin description |                                                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------------------------------------------------------|
| VINSENSE2sense input for mains voltagePFCCOMP3frequency compensation pin for PFCPFCAUX4input from auxiliary winding for demagnetization timitVOSENSE5sense input for PFC output voltagePFCSENSE6programmable current sense input for PFCPFCDRIVER7gate driver output for PFC                                                             | Symbol          | Pin             | Description                                                     |
| PFCCOMP3frequency compensation pin for PFCPFCAUX4input from auxiliary winding for demagnetization timiVOSENSE5sense input for PFC output voltagePFCSENSE6programmable current sense input for PFCPFCDRIVER7gate driver output for PFC                                                                                                    | GND             | 1               | ground                                                          |
| PFCAUX4input from auxiliary winding for demagnetization timiVOSENSE5sense input for PFC output voltagePFCSENSE6programmable current sense input for PFCPFCDRIVER7gate driver output for PFC                                                                                                                                              | VINSENSE        | 2               | sense input for mains voltage                                   |
| VOSENSE5sense input for PFC output voltagePFCSENSE6programmable current sense input for PFCPFCDRIVER7gate driver output for PFC                                                                                                                                                                                                          | PFCCOMP         | 3               | frequency compensation pin for PFC                              |
| PFCSENSE     6     programmable current sense input for PFC       PFCDRIVER     7     gate driver output for PFC                                                                                                                                                                                                                         | PFCAUX          | 4               | input from auxiliary winding for demagnetization timing for PFC |
| PFCDRIVER     7     gate driver output for PFC                                                                                                                                                                                                                                                                                           | VOSENSE         | 5               | sense input for PFC output voltage                              |
|                                                                                                                                                                                                                                                                                                                                          | PFCSENSE        | 6               | programmable current sense input for PFC                        |
| V <sub>CC</sub> 8 supply voltage                                                                                                                                                                                                                                                                                                         | PFCDRIVE        | R 7             | gate driver output for PFC                                      |
|                                                                                                                                                                                                                                                                                                                                          | V <sub>CC</sub> | 8               | supply voltage                                                  |

# 7. Functional description

## 7.1 General control

The TEA1742T contains a controller for a power factor correction circuit. A typical configuration is shown in Figure 3.



# 7.1.1 Start-up and UnderVoltage LockOut (UVLO)

The control logic activates the internal circuitry when the voltage on pin  $V_{CC}$  passes the  $V_{startup}$  level. First, the soft start capacitor on the PFCSENSE pin is charged. When the soft start capacitor on the PFCSENSE pin is charged, the PFC circuit is activated. See Figure 4.

When one of the protection functions is activated, the converter stops switching. For a restart protection the V<sub>CC</sub> has to be pulled below  $V_{th(UVLO)}$  to reset the protection. For a latched protection (OTP), the V<sub>CC</sub> has to drop below about 4 V (typ).



## 7.1.2 Supply management

All internal reference voltages are derived from a temperature compensated and trimmed on-chip band gap circuit. Internal reference currents are derived from a temperature compensated and trimmed on-chip current reference circuit.

## 7.1.3 OverTemperature Protection (OTP)

An accurate internal temperature protection is provided in the circuit. When the junction temperature exceeds the thermal shut-down temperature, the IC stops switching.

OTP is a latched protection. It can be reset by removing the voltage on pin V<sub>CC</sub>.

# 7.2 Power factor correction circuit

The power factor correction circuit operates in quasi-resonant or discontinuous conduction mode with valley switching. The next primary stroke is only started when the previous secondary stroke has ended and the voltage across the PFC MOSFET has reached a minimum value. The voltage on the PFCAUX pin is used to detect transformer demagnetization and the minimum voltage across the external PFC MOSFET switch.

## 7.2.1 t<sub>on</sub> control

The power factor correction circuit is operated in  $t_{on}$  control. The resulting mains harmonic reduction of a typical application is well within the class-D requirements.

## 7.2.2 Valley switching and demagnetization (PFCAUX pin)

The PFC MOSFET is switched on after the transformer is demagnetized. Internal circuitry connected to the PFCAUX pin detects the end of the secondary stroke. It also detects the voltage across the PFC MOSFET. The next stroke is started if the voltage across the PFC MOSFET is at its minimum in order to reduce switching losses and ElectroMagnetic Interference (EMI) (valley switching).

If no demagnetization signal is detected on the PFCAUX pin, the controller generates a Zero Current Signal (ZCS), 50 ms (typ) after the last PFCGATE signal.

If no valley signal is detected on the PFCAUX pin, the controller generates a valley signal 4 ms (typ) after demagnetization was detected.

To protect the internal circuitry, for example during lightning events, it is advisable to add a 5 k $\Omega$  series resistor to this pin. To prevent incorrect switching due to external disturbance, the resistor should be placed close to the IC on the printed circuit board.

## 7.2.3 Frequency limitation

To optimize the transformer and minimize switching losses, the switching frequency is limited to  $f_{sw(PFC)max}$ . If the frequency for quasi-resonant operation is above the  $f_{sw(PFC)max}$  limit, the system switches over to discontinuous conduction mode. Also here, the PFC MOSFET is only switched on at a minimum voltage across the switch (valley switching).

## 7.2.4 Mains voltage compensation (VINSENSE pin)

The mathematical equation for the transfer function of a power factor corrector contains the square of the mains input voltage. In a typical application this results in a low bandwidth for low mains input voltages, while at high mains input voltages the Mains Harmonic Reduction (MHR) requirements may be hard to meet.

To compensate for the mains input voltage influence, the TEA1742T contains a correction circuit. Via the VINSENSE pin the average input voltage is measured and the information is fed to an internal compensation circuit. With this compensation it is possible to keep the regulation loop bandwidth constant over the full mains input range, yielding a fast transient response on load steps, while still complying with class-D MHR requirements.

In a typical application, the bandwidth of the regulation loop is set by a resistor and two capacitors on the PFCCOMP pin.

## 7.2.5 Soft start-up (pin PFCSENSE)

To prevent audible transformer noise at start-up or during hiccup, the transformer peak current,  $I_{DM}$ , is increased slowly by the soft start function. This can be achieved by inserting  $R_{SS1}$  and  $C_{SS1}$  between pin PFCSENSE and current sense resistor  $R_{SENSE1}$ . An internal current source charges the capacitor to  $V_{PFCSENSE} = I_{start(soft)PFC} \times R_{SS1}$ . The voltage is limited to  $V_{start(soft)PFC}$ .

The start level and the time constant of the increasing primary current level can be adjusted externally by changing the values of  $R_{SS1}$  and  $C_{SS1}$ .

$$\tau softstart = 3 \times R_{SS1} \times C_{SS1}$$

The charging current I<sub>start(soft)PFC</sub> flows as long as the voltage on pin PFCSENSE is below 0.5 V (typ). If the voltage on pin PFCSENSE exceeds 0.5 V, the soft start current source starts limiting the current I<sub>start(soft)PFC</sub>. As soon as the PFC starts switching, the I<sub>start(soft)PFC</sub> current source is switched off; see Figure 5.



## 7.2.6 Dual boost PFC

The PFC output voltage is modulated by the mains input voltage. The mains input voltage is measured via the VINSENSE pin. The current is sourced from the VOSENSE pin if the voltage on the VINSENSE pin drops below 2.2 V (typ). To ensure the stability of the switch-over 200 mV is inserted around the 2.2 V, see Figure 6.

For low VINSENSE input voltages, the output current is 8 mA (typ). This output current, in combination with the resistors on the VOSENSE pin, sets the lower PFC output voltage level at low mains voltages. At high mains input voltages the current is switched to zero. The PFC output voltage will then be at its maximum. As this current is zero in this situation, it does not effect the accuracy of the PFC output voltage.

For proper switch-off behavior, the VOSENSE current is switched to its maximum value, 8 mA (typ), as soon as the voltage on pin VOSENSE drops below 2.1 V (typ).



## 7.2.7 Overcurrent protection (PFCSENSE pin)

The maximum peak current is limited cycle-by-cycle by sensing the voltage across an external sense resistor,  $R_{SENSE1}$ , on the source of the external MOSFET. The voltage is measured via the PFCSENSE pin.

### 7.2.8 Mains undervoltage lockout / brownout protection (VINSENSE pin)

To prevent the PFC from operating at very low mains input voltages, the voltage on the VINSENSE pin is sensed continuously. As soon as the voltage on this pin drops below the  $V_{stop(VINSENSE)}$  level, switching of the PFC is stopped.

The voltage on pin VINSENSE is clamped to a minimum value,  $V_{\text{start}(\text{VINSENSE})} + \Delta V_{\text{pu}(\text{VINSENSE})}$ , for a fast restart as soon as the mains input voltage is restored after a mains dropout.

## 7.2.9 Overvoltage protection (VOSENSE pin)

To prevent output overvoltage during load steps and mains transients, an overvoltage protection circuit is built in.

As soon as the voltage on the VOSENSE pin exceeds the  $V_{ovp(VOSENSE)}$  level, switching of the power factor correction circuit is inhibited. Switching of the PFC recommences as soon as the VOSENSE pin voltage drops below the  $V_{OVP(VOSENSE)}$  level again.

When the resistor between pin VOSENSE and ground is open, the overvoltage protection is also triggered.

#### 7.2.10 PFC open-loop protection (VOSENSE pin)

The power factor correction circuit does not start switching until the voltage on the VOSENSE pin is above the  $V_{th(ol)(VOSENSE)}$  level. This protects the circuit from open-loop and VOSENSE short situations.

#### 7.2.11 Driver (pin PFCDRIVER)

The driver circuit to the gate of the power MOSFET has a current sourcing capability of typically –500 (TBF) mA and a current sink capability of typically 1.2 (TBF) A. This permits fast turn-on and turn-off of the power MOSFET for efficient operation.

# 8. Limiting values

#### Table 3.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                | Parameter               | Conditions      | Min  | Max | Unit |
|-----------------------|-------------------------|-----------------|------|-----|------|
| Voltages              |                         |                 |      |     |      |
| V <sub>CC</sub>       | supply voltage          |                 | -0.4 | +38 | V    |
| V <sub>PFCCOMP</sub>  | voltage on pin PFCCOMP  |                 | -0.4 | +5  | V    |
| V <sub>VINSENSE</sub> | voltage on pin VINSENSE |                 | -0.4 | +5  | V    |
| V <sub>VOSENSE</sub>  | voltage on pin VOSENSE  |                 | -0.4 | +5  | V    |
| V <sub>PFCAUX</sub>   | voltage on pin PFCAUX   |                 | -25  | +25 | V    |
| V <sub>PFCSENSE</sub> | voltage on pin PFCSENSE | current limited | -0.4 | +5  | V    |

# **TEA1742T**

**GreenChip PFC controller** 

| Symbol                | Parameter                          | Conditions               | Min          | Max  | Unit |
|-----------------------|------------------------------------|--------------------------|--------------|------|------|
| Currents              |                                    |                          |              |      |      |
| I <sub>PFCSENSE</sub> | current on pin PFCSENSE            |                          | -1           | +10  | mA   |
| IPFCDRIVER            | current on pin PFCDRIVER           | duty cycle < 10 %        | -0.8         | +2   | А    |
| General               |                                    |                          |              |      |      |
| P <sub>tot</sub>      | total power dissipation            | T <sub>amb</sub> < 75 °C | -            | 0.45 | W    |
| T <sub>stg</sub>      | storage temperature                |                          | -55          | +150 | °C   |
| Tj                    | junction temperature               |                          | -20          | +150 | °C   |
| ESD                   |                                    |                          |              |      |      |
| V <sub>ESD</sub>      | electrostatic discharge<br>voltage | class 1                  |              |      |      |
|                       | human body model                   |                          | <u>[1]</u> _ | 2000 | V    |
|                       | machine model                      |                          | [2] _        | 200  | V    |
|                       | charged device model               |                          | -            | 500  | V    |

 Table 3.
 Limiting values ...continued

In accordance with the Absolute Maximum Rating System (IEC 60134).

[1] Equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

[2] Equivalent to discharging a 200 pF capacitor through a 0.75  $\mu$ H coil and a 10  $\Omega$  resistor.

# 9. Thermal characteristics

| Table 4.             | Thermal characteristics                     |                               |     |      |
|----------------------|---------------------------------------------|-------------------------------|-----|------|
| Symbol               | Parameter                                   | Conditions                    | Тур | Unit |
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air; JEDEC test board | 150 | K/W  |

# **10. Characteristics**

#### Table 5.Characteristics

 $T_{amb} = 25 \circ C$ ;  $V_{CC} = 20 V$ ; all voltages are measured with respect to ground (pin 2); currents are positive when flowing into the IC; unless otherwise specified.

| Symbol                                  | Parameter                                     | Conditions                                                  | Min  | Тур         | Max  | Unit |
|-----------------------------------------|-----------------------------------------------|-------------------------------------------------------------|------|-------------|------|------|
| Supply voltage                          | management (pin V <sub>CC</sub> )             |                                                             |      |             |      |      |
| V <sub>startup</sub>                    | start-up voltage                              |                                                             |      | 10.6        |      | V    |
| $V_{\text{th}(\text{UVLO})}$            | undervoltage lockout threshold voltage        |                                                             |      | 10.3        |      | V    |
| V <sub>hys</sub>                        | hysteresis voltage                            | $V_{startup} - V_{th(UVLO)}$                                |      | 0.3         |      | V    |
| I <sub>CC(oper)</sub>                   | operating supply current                      | no load on pin PFCDRIVER                                    | -    | <tbd></tbd> | -    | mA   |
| V <sub>rst(latch)</sub>                 | latched reset voltage                         |                                                             |      | 4           |      | V    |
| Input Voltage Se                        | ensing PFC (pin VINSENSE)                     |                                                             |      |             |      |      |
| V <sub>stop(VINSENSE)</sub>             | stop voltage on pin VINSENSE                  |                                                             | 0.86 | 0.89        | 0.92 | V    |
| V <sub>start(VINSENSE)</sub>            | start voltage on pin VINSENSE                 |                                                             | 1.11 | 1.15        | 1.19 | V    |
| $\Delta V_{\text{pu}(\text{VINSENSE})}$ | pull-up voltage difference on<br>pin VINSENSE | active after $V_{\text{stop}(\text{VINSENSE})}$ is detected | -    | -100        | -    | mV   |

#### Table 5. Characteristics ...continued

 $T_{amb} = 25 \circ C$ ;  $V_{CC} = 20 V$ ; all voltages are measured with respect to ground (pin 2); currents are positive when flowing into the IC; unless otherwise specified.

| Symbol                         | Parameter                                                        | Conditions                                                                                                                                                                              |            | Min   | Тур   | Max   | Unit |
|--------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|-------|-------|------|
| I <sub>pu(VINSENSE)</sub>      | pull-up current on pin<br>VINSENSE                               | active after $V_{\text{stop}(\text{VINSENSE})}$ is detected                                                                                                                             |            | -55   | -47   | -40   | μΑ   |
| V <sub>mvc(VINSENSE)</sub> max | maximum mains voltage<br>compensation voltage on pin<br>VINSENSE |                                                                                                                                                                                         |            | 4.0   | -     | -     | V    |
| I <sub>I(VINSENSE)</sub>       | input current on pin VINSENSE                                    | $\label{eq:VINSENSE} \begin{split} \text{VINSENSE} > \text{V}_{\text{stop}(\text{VINSENSE})} \text{ after} \\ \text{V}_{\text{start}(\text{VINSENSE})} \text{ is detected} \end{split}$ |            | 5     | 33    | 100   | nA   |
| V <sub>bst(dual)</sub>         | dual boost voltage                                               | current switch-over point                                                                                                                                                               |            | -     | 2.2   | -     | V    |
|                                |                                                                  | switch-over region                                                                                                                                                                      |            | -     | 200   | -     | mV   |
| Loop compensat                 | ion PFC (pin PFCCOMP)                                            |                                                                                                                                                                                         |            |       |       |       |      |
| 9m                             | transconductance                                                 | V <sub>VOSENSE</sub> to I <sub>O(PFCCOMP)</sub>                                                                                                                                         |            | 60    | 80    | 100   | μA/V |
| I <sub>O(PFCCOMP)</sub>        | output current on pin                                            | $V_{VOSENSE} = 2.0V$                                                                                                                                                                    |            | 33    | 39    | 45    | μΑ   |
|                                | PFCCOMP                                                          | V <sub>VOSENSE</sub> = 3.3V                                                                                                                                                             |            | -45   | -39   | -33   | μΑ   |
| V <sub>clamp</sub> (PFCCOMP)   | clamp voltage on pin<br>PFCCOMP                                  | Low power mode, PFC off, lower clamp voltage                                                                                                                                            | <u>[1]</u> | 2.5   | 2.7   | 2.9   | V    |
|                                |                                                                  | Upper clamp voltage                                                                                                                                                                     | <u>[1]</u> | -     | 3.9   | -     | V    |
| V <sub>ton(PFCCOMP)zero</sub>  | zero on-time voltage on pin<br>PFCCOMP                           |                                                                                                                                                                                         |            | 3.4   | 3.5   | 3.6   | V    |
| Vton(PFCCOMP)max               | maximum on-time voltage on<br>pin PFCCOMP                        |                                                                                                                                                                                         |            | 1.20  | 1.25  | 1.30  | V    |
| Pulse width mod                | ulator PFC                                                       |                                                                                                                                                                                         |            |       |       |       |      |
| t <sub>on(PFC)</sub>           | PFC on-time                                                      | $V_{VINSENSE}$ = 3.3 V, $V_{PFCCOMP}$ = $V_{ton(PFCCOMP)max}$                                                                                                                           |            | 3.6   | 4.5   | 5.0   | μs   |
|                                |                                                                  | $V_{VINSENSE} = 0.9 V$ , $V_{PFCCOMP} = V_{ton(PFCCOMP)max}$                                                                                                                            |            | 30    | 40    | 53    | μs   |
| Output voltage se              | ensing PFC (pin VOSENSE)                                         |                                                                                                                                                                                         |            |       |       |       |      |
| $V_{th(ol)(VOSENSE)}$          | open-loop threshold voltage on pin VOSENSE                       |                                                                                                                                                                                         |            | -     | 1.15  | -     | V    |
| V <sub>reg(VOSENSE)</sub>      | regulation voltage on pin<br>VOSENSE                             | for $I_{O(PFCCOMP)} = 0$                                                                                                                                                                |            | 2.475 | 2.500 | 2.525 | V    |
| V <sub>ovp(VOSENSE)</sub>      | overvoltage protection voltage on pin VOSENSE                    |                                                                                                                                                                                         |            | 2.60  | 2.63  | 2.67  | V    |
| I <sub>bst(dual)</sub>         | dual boost current                                               | $V_{VINSENSE} < V_{bst(dual)}$ or $V_{VOSENSE}$ < 2.1 V                                                                                                                                 |            | -     | -8    | -     | μΑ   |
|                                |                                                                  | V <sub>VINSENSE</sub> > V <sub>bst(dual)</sub>                                                                                                                                          |            | -     | -30   | -     | nA   |
| Overcurrent prote              | ection PFC (pin PFCSENSE)                                        |                                                                                                                                                                                         |            |       |       |       |      |
| V <sub>sense(PFC)max</sub>     | maximum PFC sense voltage                                        | $\Delta V/\Delta t = 50 \text{ mV/}\mu s$                                                                                                                                               |            | 0.49  | 0.52  | 0.55  | V    |
|                                |                                                                  | $\Delta V/\Delta t = 200 \text{ mV}/\mu \text{s}$                                                                                                                                       |            | 0.51  | 0.54  | 0.57  | V    |
| t <sub>leb(PFC)</sub>          | PFC leading edge blanking time                                   |                                                                                                                                                                                         |            | 250   | 310   | 370   | ns   |
| I <sub>prot(PFCSENSE)</sub>    | protection current on pin<br>PFCSENSE                            |                                                                                                                                                                                         |            | -50   | -     | -5    | nA   |

#### Table 5. Characteristics ...continued

 $T_{amb} = 25 \circ C$ ;  $V_{CC} = 20 V$ ; all voltages are measured with respect to ground (pin 2); currents are positive when flowing into the IC; unless otherwise specified.

| Symbol                              | Parameter                                          | Conditions                          |     | Min  | Тур         | Max  | Unit |
|-------------------------------------|----------------------------------------------------|-------------------------------------|-----|------|-------------|------|------|
| Soft start PFC (p                   | in PFCSENSE)                                       |                                     |     |      |             |      |      |
| Istart(soft)PFC                     | PFC soft start current                             |                                     |     | -75  | -60         | -45  | μΑ   |
| V <sub>start(soft)PFC</sub>         | PFC soft start voltage                             | enabling voltage                    |     | 0.46 | 0.50        | 0.54 | V    |
| R <sub>start(soft)PFC</sub>         | PFC soft start resistance                          |                                     |     | 12   | -           | -    | kΩ   |
| Oscillator PFC                      |                                                    |                                     |     |      |             |      |      |
| f <sub>sw(PFC)max</sub>             | maximum PFC switching<br>frequency                 |                                     |     | 100  | 125         | 150  | kHz  |
| t <sub>off(PFC)min</sub>            | minimum PFC off-time                               |                                     |     | 1.1  | 1.4         | 1.7  | μs   |
| Valley switching                    | PFC (pin PFCAUX)                                   |                                     |     |      |             |      |      |
| $(\Delta V / \Delta t)_{vrec(PFC)}$ | PFC valley recognition voltage<br>change with time |                                     |     | -    | -           | 1.7  | V/µs |
| t <sub>vrec(PFC)</sub>              | PFC valley recognition time                        | V <sub>PFCAUX</sub> = 1 V peak-peak | [2] | -    | -           | 50   | ns   |
| t <sub>to(vrec)</sub> PFC           | PFC valley recognition time-out time               |                                     |     | 3    | 4           | 6    | μs   |
| Demagnetization                     | management PFC (pin PFCAU)                         | X)                                  |     |      |             |      |      |
| $V_{th(comp)}$ PFCAUX               | comparator threshold voltage on pin PFCAUX         |                                     |     | -150 | -100        | -50  | mV   |
| $t_{to(demag)}$ PFC                 | PFC demagnetization time-out time                  |                                     |     | 40   | 50          | 60   | μs   |
| I <sub>prot(PFCAUX)</sub>           | protection current on pin<br>PFCAUX                | V <sub>PFCAUX</sub> = 50 mV         |     | -75  | -           | -5   | nA   |
| Driver (pin PFCD                    | RIVER)                                             |                                     |     |      |             |      |      |
| I <sub>src(PFCDRIVER)</sub>         | source current on pin<br>PFCDRIVER                 | V <sub>PFCDRIVER</sub> = 2 V        |     | -    | –0.5<br>TBF | -    | А    |
| Isink(PFCDRIVER)                    | sink current on pin<br>PFCDRIVER                   | V <sub>PFCDRIVER</sub> = 2 V        |     | -    | 0.7<br>TBF  | -    | А    |
|                                     |                                                    | V <sub>PFCDRIVER</sub> = 10 V       |     | -    | 1.2<br>TBF  | -    | A    |
| V <sub>O(PFCDRIVER)max</sub>        | maximum output voltage on pin<br>PFCDRIVER         |                                     |     | -    | 11          | 12   | V    |
| Temperature pro                     | tection                                            |                                     |     |      |             |      |      |
| T <sub>pl(IC)</sub>                 | IC protection level temperature                    |                                     |     | 130  | 140         | 150  | °C   |
| T <sub>pl(IC)hys</sub>              | hysteresis of IC protection level temperature      |                                     |     | -    | 10          | -    | °C   |

[1] For a typical application with a compensation network on pin PFCCOMP, like the example in Figure 3.

[2] Minimum required voltage change time for valley recognition on pin PFCAUX.

# **11. Application information**

Capacitor  $C_{VCC}$  buffers the IC supply voltage, which has to be supplied by external means. Sense resistor  $R_{SENSE1}$  converts the current through the MOSFET S1 into a voltage at pin PFCSENSE. The value of  $R_{SENSE1}$  defines the maximum primary peak current in MOSFETS S1.

R<sub>S1</sub> is added to prevent the soft start capacitor from being charged during normal operation due to negative voltage spikes across the sense resistor.



Resistor R<sub>AUX1</sub> is added to protect the IC from damage during lightning events.

**TEA1742T** 

# 12. Package outline



## Fig 8. Package outline SOT96-1 (SO8)

TEA1742T\_1

# 13. Revision history

| Table 6. R  | evision histo | ory          |                      |               |            |
|-------------|---------------|--------------|----------------------|---------------|------------|
| Document ID | )             | Release date | Data sheet status    | Change notice | Supersedes |
| TEA1742T_1  |               | 20090210     | Objective data sheet | -             | -          |

# 14. Legal information

## 14.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

## 14.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

# 14.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

## 14.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

GreenChip - is a trademark of NXP B.V.

# **15. Contact information**

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: salesaddresses@nxp.com

# **TEA1742T**

# 16. Contents

| 1              | General description 1                                           |
|----------------|-----------------------------------------------------------------|
| 2              | Features 1                                                      |
| 2.1            | Distinctive features 1                                          |
| 2.2            | Green features 1                                                |
| 2.3            | Protection features 1                                           |
| 3              | Applications 2                                                  |
| 4              | Ordering information 2                                          |
| 5              | Block diagram 3                                                 |
| 6              | Pinning information                                             |
| 6.1            | Pinning                                                         |
| 6.2            | Pin description 4                                               |
| 7              | Functional description 5                                        |
| 7.1            | General control                                                 |
| 7.1.1          | Start-up and UnderVoltage LockOut (UVLO) 5                      |
| 7.1.2          | Supply management                                               |
| 7.1.3          | OverTemperature Protection (OTP) 6                              |
| 7.2            | Power factor correction circuit                                 |
| 7.2.1          | t <sub>on</sub> control 6                                       |
| 7.2.2          | Valley switching and demagnetization                            |
|                | (PFCAUX pin)                                                    |
| 7.2.3          | Frequency limitation                                            |
| 7.2.4          | Mains voltage compensation (VINSENSE pin). 7                    |
| 7.2.5          | Soft start-up (pin PFCSENSE)                                    |
| 7.2.6          | Dual boost PFC                                                  |
| 7.2.7<br>7.2.8 | Overcurrent protection (PFCSENSE pin) 9                         |
| 1.2.8          | Mains undervoltage lockout / brownout protection (VINSENSE pin) |
| 7.2.9          | Overvoltage protection (VOSENSE pin)                            |
| 7.2.10         | PFC open-loop protection (VOSENSE pin) 9                        |
| 7.2.10         | Driver (pin PFCDRIVER)                                          |
| 8              | Limiting values                                                 |
| 9              | Thermal characteristics                                         |
| 10             | Characteristics                                                 |
| 11             | Application information                                         |
| 12             | Package outline                                                 |
| 13             | Revision history                                                |
| 14             | Legal information                                               |
| 14.1           | Data sheet status                                               |
| 14.2           | Definitions                                                     |
| 14.3           | Disclaimers                                                     |
| 14.4           | Trademarks                                                      |
| 15             | Contact information 16                                          |
| 16             | Contents                                                        |
|                |                                                                 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2009.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 10 February 2009 Document identifier: TEA1742T\_1

