# 8MHz, 64-Channel Serial to Parallel Converter with Push-Pull Outputs

#### **Features**

- HVCMOS<sup>®</sup> technology
- 5.0V CMS Logic
- Output voltage up to +80V
- Low power level shifting
- 8.0MHz data rate
- Latched data outputs
- Forward and reverse shifting options (DIR pin)
- Diode to VPP allows efficient power recovery
- Outputs may be hot switched

### **General Description**

The HV57908 is a low voltage serial to high voltage parallel converter with push-pull outputs. The device has been designed for use as a driver for EL displays. It can also be used in any application requiring multiple output high voltage current sourcing and sinking capability such as driving plasma panels, vacuum fluorescent displays, or large matrix LCD displays.

The device consists of a 64-bit shift register, 64 latches and control logic to perform the polarity select and blanking of the outputs.  $HV_{OUT}1$  is connected to the first stage of the first shift register through the polarity and blanking logic. Data is shifted through the shift registers on the logic low to high transition of the clock. The DIR pin causes CCW shifting when connected to GND, and CW shifting when connected to VDD. A data output buffer is provided for cascading devices. This output reflects the current status of the last bit of the shift register ( $HV_{OUT}64$ ). Operation of the shift register is not affected by the LE (latch enable), BL (blanking), or the POL (polarity) inputs. Transfer of data from the shift registers to the latches occurs when the LE input is high. The data in the latches is stored when the LE is low.



## Functional Block Diagram

# **Ordering Information**

| Part Number | Package Option | Packing |  |  |
|-------------|----------------|---------|--|--|
| HV57908PG-G | 80-Lead PQFP   | 66/Tray |  |  |

-G denotes a lead (Pb)-free / RoHS compliant package

# **Absolute Maximum Ratings**

| Parameter                                       | Value                          |
|-------------------------------------------------|--------------------------------|
| Supply voltage, V <sub>DD</sub>                 | -0.5V to +7.5V                 |
| Output voltage, V <sub>PP</sub>                 | -0.5V to +90V                  |
| Logic input levels                              | -0.3V to V <sub>DD</sub> +0.3V |
| Ground current <sup>1</sup>                     | 1.5A                           |
| Continuous total power dissipation <sup>2</sup> | 1200mW                         |
| Operating temperature range                     | -40°C to +85°C                 |
| Storage temperature range                       | -65°C to +150°C                |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground.

#### Notes:

- 1. Limited by the total dissipated in the package.
- For operation above 25°C ambiant derate linearly to maximum operating temperature at 20mW/°C.

# **Pin Configuration**



### **Product Marking**

| 0           | L = Lot Number        |
|-------------|-----------------------|
| 💮 HV57908PG | YY = Year Sealed      |
| LLLLLLLL    | WW = Week Sealed      |
| YYWW        | C = Country of Origin |
| CCCCCCC AAA | A = Assembler ID      |
| •           |                       |

Package may or may not include the following marks: Si or 🍘

80-Lead PQFP

## **Typical Thermal Resistance**

| Package      | $\boldsymbol{\theta}_{_{ja}}$ |
|--------------|-------------------------------|
| 80-Lead PQFP | 37°C/W                        |

## **Recommended Operating Conditions**

| Sym              | Parameter                      | Min                   | Max | Units |
|------------------|--------------------------------|-----------------------|-----|-------|
| V <sub>DD</sub>  | Logic supply voltage           | 4.5                   | 5.5 | V     |
| V <sub>PP</sub>  | Output voltage                 | 8.0                   | 80  | V     |
| V <sub>IH</sub>  | High-level input voltage       | V <sub>DD</sub> - 0.5 | -   | V     |
| V <sub>IL</sub>  | Low-level input voltage        | 0                     | 0.5 | V     |
| f <sub>CLK</sub> | Clock frequency per register   | -                     | 8.0 | MHz   |
| T <sub>A</sub>   | Operating free-air temperature | -40                   | +85 | °C    |

Notes:

Power-up sequence should be the following:

- 3. Set all inputs (Data, CLK, Enable, etc.) to a known state
- 4. Apply V<sub>PP</sub>

5. The  $V_{PP}$  should not drop below  $V_{DD}$  or float during operation

Power-down sequence should be the reverse of the above.

<sup>1.</sup> Apply ground

<sup>2.</sup> Apply V<sub>DD</sub>

# **DC Electrical Characteristics** (Over recommended operating conditions unless otherwise noted, $T_A = -40^{\circ}$ C to +85°C)

| Sym              | Parameter                        |                   | Min                   | Max  | Units       | Conditions                                     |
|------------------|----------------------------------|-------------------|-----------------------|------|-------------|------------------------------------------------|
| I <sub>DD</sub>  | V <sub>DD</sub> supply current   |                   | -                     | 15   | mA          | $V_{DD} = V_{DD} \max$ , $f_{CLK} = 8.0 MHz$   |
|                  | High voltage supply of           | ourront           | -                     | 100  | μA          | Outputs high                                   |
| I <sub>PP</sub>  |                                  | -                 | 100                   | μA   | Outputs low |                                                |
| I <sub>DDQ</sub> | Quiescent V <sub>DD</sub> supply | / current         | -                     | 100  | μA          | All $V_{IN} = V_{DD}$                          |
|                  | High level output                | HV <sub>OUT</sub> | 65                    | -    | V           | I <sub>0</sub> = -15mA, V <sub>PP</sub> = +80V |
| V <sub>OH</sub>  |                                  | D <sub>OUT</sub>  | V <sub>DD</sub> -0.5V | -    | V           | Ι <sub>o</sub> = -100μΑ                        |
|                  | Low level output                 | HV <sub>OUT</sub> | -                     | 7.0  | V           | I <sub>0</sub> = +12mA, V <sub>PP</sub> = +80V |
| V <sub>ol</sub>  |                                  | D <sub>OUT</sub>  | -                     | 0.5  | V           | Ι <sub>o</sub> = 100μΑ                         |
| I <sub>IH</sub>  | High-level logic input           | current           | -                     | 1.0  | μA          | $V_{\rm IH} = V_{\rm DD}$                      |
| I <sub>IL</sub>  | Low-level logic input            | current           | -                     | -1.0 | μA          | V <sub>IL</sub> = 0V                           |
| V <sub>oc</sub>  | High voltage clamp d             | liode             | -                     | 1.0  | V           | I <sub>oc</sub> = 1.0mA                        |

#### **AC Electrical Characteristics** ( $T_A$ = +85°C max. Logic signal inputs and data inputs have $t_r$ , $t_r \le 5.0$ ns [10% and 90% points])

| Sym                               | Parameter                                              | Min | Max | Units | Conditions            |
|-----------------------------------|--------------------------------------------------------|-----|-----|-------|-----------------------|
| f <sub>ськ</sub>                  | Clock frequency                                        | -   | 8.0 | MHz   | Per register          |
| t <sub>wL</sub> , t <sub>wH</sub> | Clock width high or low                                | 62  | -   | ns    |                       |
| t <sub>su</sub>                   | Data set-up time before clock rises                    | 10  | -   | ns    |                       |
| t <sub>H</sub>                    | Data hold time after clock rises                       | 15  | -   | ns    |                       |
| $t_{on}, t_{off}$                 | Time from latch enable to $\mathrm{HV}_{\mathrm{out}}$ | -   | 500 | ns    | C <sub>L</sub> = 15pF |
| t <sub>DHL</sub>                  | Delay time clock to data high to low                   | -   | 70  | ns    | C <sub>L</sub> = 15pF |
| t <sub>DLH</sub>                  | Delay time clock to data low to high                   | -   | 70  | ns    | C <sub>L</sub> = 15pF |
| t <sub>DLE</sub> *                | Delay time clock to $\overline{LE}$ low to high        | 25  | -   | ns    |                       |
| t <sub>wLE</sub>                  | LE pulse width                                         | 25  | -   | ns    |                       |
| t <sub>SLE</sub>                  | LE set-up time before clock rises                      | 0   | -   | ns    |                       |

Note:

 $t_{DLE}$  is not required but is recommended to produce stable HV outputs and thus minimize power dissipation and current spikes (allows internal SR output to stabilize).

# Input and Output Equivalent Circuits



### Switching Waveforms



### **Function Table**

|                       |                   |     | Inpu | ts | Outputs |     |                           |                            |                   |
|-----------------------|-------------------|-----|------|----|---------|-----|---------------------------|----------------------------|-------------------|
| Function              | Data              | CLK | LE   | BL | POL     | DIR | Shift Reg                 | HV Outputs                 | Data Out          |
| All O/P high          | Х                 | Х   | Х    | L  | L       | Х   | -                         | Н                          | -                 |
| All O/P low           | Х                 | Х   | Х    | L  | н       | Х   | -                         | L                          | -                 |
| O/P normal            | Х                 | Х   | Х    | Н  | н       | Х   | -                         | No inversion               | -                 |
| O/P inverted          | Х                 | Х   | Х    | Н  | L       | Х   | -                         | Inversion                  | -                 |
|                       | L                 | _1_ | Н    | Н  | Н       | Х   | L                         | L                          | -                 |
| Data falls<br>through | Н                 | _^_ | Н    | Н  | Н       | Х   | Н                         | Н                          | -                 |
| (latches              | L                 | _1_ | Н    | Н  | L       | Х   | L                         | Н                          | -                 |
| transparent)          | Н                 | _^_ | Н    | Н  | L       | Х   | Н                         | L                          | -                 |
| Data stored/          | Х                 | Х   | L    | Н  | Н       | Х   | *                         | Stored Data                | -                 |
| latches loaded        | Х                 | x   | L    | Н  | L       | х   | *                         | * Inversion of stored data |                   |
| I/O relation          | D <sub>I/OA</sub> | _^_ | Х    | Х  | Х       | Н   | $Q_N \rightarrow Q_{N+1}$ | _                          | D <sub>I/OB</sub> |
|                       | D <sub>I/OB</sub> | _^_ | Х    | Х  | Х       | L   | $Q_N \rightarrow Q_{N-1}$ | _                          | D <sub>I/OA</sub> |

Notes:

\* = dependent upon previous stage's state.



# **Shift Register Operation**

### **Pin Function**

| Pin # | Function                | Pin # | Function               | Pin | #                       |
|-------|-------------------------|-------|------------------------|-----|-------------------------|
| 1     | HV <sub>0UT</sub> 24/41 | 21    | ΗV <sub>ουτ</sub> 4/61 | 41  |                         |
| 2     | ΗV <sub>ουτ</sub> 23/42 | 22    | ΗV <sub>ουτ</sub> 3/62 | 42  |                         |
| 3     | ΗV <sub>ουτ</sub> 22/43 | 23    | HV <sub>out</sub> 2/63 | 43  |                         |
| 4     | ΗV <sub>ουτ</sub> 21/44 | 24    | ΗV <sub>ουτ</sub> 1/64 | 44  |                         |
| 5     | ΗV <sub>ουτ</sub> 20/45 | 25    | D <sub>I/O</sub> A     | 45  |                         |
| 6     | HV <sub>out</sub> 19/46 | 26    | N/C                    | 46  |                         |
| 7     | HV <sub>OUT</sub> 18/47 | 27    | N/C                    | 47  |                         |
| 8     | HV <sub>out</sub> 17/48 | 28    | N/C                    | 48  |                         |
| 9     | ΗV <sub>ουτ</sub> 16/49 | 29    | LE                     | 49  |                         |
| 10    | HV <sub>out</sub> 15/50 | 30    | CLK                    | 50  |                         |
| 11    | HV <sub>out</sub> 14/51 | 31    | BL                     | 51  |                         |
| 12    | HV <sub>out</sub> 13/52 | 32    | VDD                    | 52  |                         |
| 13    | ΗV <sub>ουτ</sub> 12/53 | 33    | DIR                    | 53  | F                       |
| 14    | ΗV <sub>ουτ</sub> 11/54 | 34    | GND                    | 54  | HV                      |
| 15    | ΗV <sub>ουτ</sub> 10/55 | 35    | POL                    | 55  | HVou                    |
| 16    | HV <sub>out</sub> 9/56  | 36    | N/C                    | 56  | HV <sub>OUT</sub> 4     |
| 17    | HV <sub>out</sub> 8/57  | 37    | N/C                    | 57  | HV <sub>out</sub> 48    |
| 18    | HV <sub>out</sub> 7/58  | 38    | N/C                    | 58  | HV <sub>OUT</sub> 47/   |
| 19    | HV <sub>out</sub> 6/59  | 39    | D <sub>I/O</sub> B     | 59  | HV <sub>0UT</sub> 46/1  |
| 20    | HV <sub>out</sub> 5/60  | 40    | VPP                    | 60  | HV <sub>out</sub> 45/20 |

#### Notes:

Pin designation for DIR = H/L. Example:For DIR = H, pin 41 is  $HV_{out}$ 64. For DIR = L, pin 41 is  $HV_{out}$ 1.

# 80-Lead PQFP Package Outline (PG)

20.00x14.00mm body, 3.40mm height (max), 0.80mm pitch, 3.90mm footprint



Note:

1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.

| Symbo        | ol  | Α     | A1    | A2   | b    | D      | D1     | E      | E1     | е           | L    | L1          | L2          | θ                | θ1              |
|--------------|-----|-------|-------|------|------|--------|--------|--------|--------|-------------|------|-------------|-------------|------------------|-----------------|
| Dimen-       | MIN | 2.80* | 0.25  | 2.55 | 0.30 | 23.65* | 19.80* | 17.65* | 13.80* |             | 0.73 |             |             | <b>0</b> 0       | <b>5</b> °      |
| sion<br>(mm) | NOM | -     | -     | 2.80 | -    | 23.90  | 20.00  | 17.90  | 14.00  | 0.80<br>BSC | 0.88 | 1.95<br>REF | 0.25<br>BSC | 3.5 <sup>0</sup> | -               |
|              | MAX | 3.40  | 0.50* | 3.05 | 0.45 | 24.15* | 20.20* | 18.15* | 14.20* | 200         | 1.03 |             | 200         | <b>7</b> °       | 16 <sup>0</sup> |

JEDEC Registration MO-112, Variation CB-1, Issue B, Sept.1995.

\* This dimension is not specified in the JEDEC drawing.

Drawings not to scale.

Supertex Doc. #: DSPD-80PQFPPG, Version C041309.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <u>http://www.supertex.com/packaging.html</u>.)

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." **Supertex inc.** does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com)

©2013 Supertex inc. All rights reserved. Unauthorized use or reproduction is prohibited.

