#### **Features** - → Input Clock Frequency up to 6 GHz Typical - → Maximum Input Data Rate up to 12 Gbps Typical - → 2 pairs of differential CML outputs - → Low additive jitter, < 0.05ps (max) - → Input accepts: CML, LVDS, CML, SSTL input level - → Output to Output skew: <20ps - → Operating Temperature: -40°C to 85°C - $\rightarrow$ Power supply: 3.3V $\pm 10\%$ or 2.5V $\pm 5\%$ - → Packaging (Pb-free & Green) - → 16-pin TQFN available ### **Description** The PI6C5946002 is a high-performance low-skew 1-to-2 CML clock or data fanout buffer. The inputs accept CML, LVDS, CML and SSTL signals with internal termination resistors. PI6C5946002 is ideal for clock / data distribution applications. ### **Block Diagram** # **Pin Configuration** 14-0180 1 PI6C5946002 Rev A 11/04/14 # Pin Description<sup>(1)</sup> | Pin# | Name | Туре | Description | |--------------|---------------------|--------|------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | Q0+, Q0- | Output | Differential output pair, CML interface level. | | 3, 4 | Q1+, Q1- | Output | Differential output pair, CML interface level. | | 5, 6, 15, 16 | DNC | - | Do Not Connect | | 7 | $V_{DD}$ | Power | Core Power Supply | | 8 | EN | Input | Synchronous Output Enable, with internal 25k-ohm pull-up resistor. Logic high selects enable, and logic low selects disable. | | 9 | REF_IN- | Input | Differential IN negative input, AC and DC coupled | | 10 | V <sub>REF-AC</sub> | Output | Reference Voltage: Biased to VDD-1.4V. Used when AC coupling inputs | | 11 | $V_{TH}$ | Input | Differential pair IN center-tap node. Tie to VREF-AC for AC coupled inputs. | | 12 | REF_IN+ | Input | Differential IN positive input, AC and DC coupled | | 13 | GND | Power | Ground | | 14 | V <sub>DD</sub> | Power | Core Power Supply | ### **Maximum Ratings** (Over operating free-air temperature range) | Storage Temperature65°C to+155°C | |----------------------------------------------------| | Ambient Temperature with Power Applied40°C to+85°C | | 3.3V Core Supply Voltage0.5 to +4.6V | | ESD Protection (HBM) | #### Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### **DC** Characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------|----------------------------------------------------|------------------------------|-----------------------|-----------------------|-----------------------|-------| | 17 | Come Dovison Cromby Walter | | 3.0 | | 3.6 | V | | $V_{\mathrm{DD}}$ | Core Power Supply Voltage | | 2.375 | | 2.625 | V | | T <sub>A</sub> | Ambient Temperature | | -40 | | 85 | °C | | $I_{DD}$ | Power Supply Current | No load, max V <sub>DD</sub> | | | 130 | mA | | R <sub>DIFF_IN</sub> | Differential Input Resistance (REF_IN+ to REF_IN-) | | 90 | 100 | 110 | Ω | | V <sub>IH</sub> | Input High Voltage | | 1.2 | | V <sub>DD</sub> - 0.9 | V | | $V_{\mathrm{IL}}$ | Input Low Voltage | | 0.4 | | V <sub>IH</sub> - 0.1 | V | | V <sub>IN</sub> | Input Voltage Swing | | 0.1 | | 1.7 | V | | V <sub>DIFF_IN</sub> | Differential Input Swing | | 0.2 | | | V | | V <sub>REF-AC</sub> | Output Reference Voltage | | V <sub>DD</sub> -1.50 | V <sub>DD</sub> -1.30 | V <sub>DD</sub> -1.15 | V | #### **LVCMOS/LVTTL DC Characteristics** (TA = $-40^{\circ}$ C to $+85^{\circ}$ C, $V_{DD} = 2.5 \text{V} \pm 5\%$ to $3.3 \text{V} \pm 10\%$ ) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------|--------------------|------------|------|-----|-------------------|-------| | $V_{IH}$ | Input High Voltage | | 2.0 | | $V_{\mathrm{DD}}$ | V | | $V_{\mathrm{IL}}$ | Input Low Voltage | | 0 | | 0.8 | V | | $I_{IH}$ | Input High Current | | -125 | | 20 | μΑ | | $I_{\mathrm{IL}}$ | Input Low Current | | -300 | | | μΑ | # **CML DC Characteristics** ( $T_A = -40^{\circ}\text{C to} + 85^{\circ}\text{C}$ , $V_{DD} = 3.3\text{V} \pm 10\%$ , $2.5\text{V} \pm 5\%$ ) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|----------------------|--------------|-----|-----|-----|-------| | V <sub>OUT</sub> | Output Voltage Swing | Single Ended | 325 | 400 | | mV | # **AC Characteristics** $(T_A = -40^{\circ}\text{C to} + 85^{\circ}\text{C}, V_{DD} = 3.3\text{V} \pm 10\%, 2.5\text{V} \pm 5\%)$ | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------------------------|--------------------------------------|-------------------------------------------------------------|-----|-----|-----|-------| | f <sub>max</sub> | Output Frequency | | | 6 | | GHz | | t <sub>pd</sub> | Propagation Delay <sup>(1)</sup> | | | | 400 | ps | | т. | Output-to-output Skew <sup>(2)</sup> | | | | 20 | ps | | $T_{sk}$ | Device to Device skew | | | | 200 | ps | | T <sub>s</sub> | Setup time | | | 240 | | ps | | $T_h$ | Hold time | | | 240 | | ps | | $V_{PP}$ | Differential peak to peak voltage | f ≤ 3 GHz | 600 | 800 | 850 | mV | | t <sub>r</sub> /t <sub>f</sub> | Output Rise/Fall time | 20% - 80%, f ≤ 4 GHz | 40 | | 90 | ps | | 4 | O-tt 1-t1- | f≤1 GHz | 48 | | 52 | % | | t <sub>odc</sub> | Output duty cycle | 1 GHz ≤ f < 6 GHz | 40 | | 60 | % | | t <sub>j</sub> | Buffer additive jitter RMS | 156.25MHz with 12KHz to<br>20MHz integration range<br>(CML) | | 40 | | fs | #### Notes **14-0180** 4 PI6C5946002 Rev A 11/04/14 <sup>1.</sup> Measured from the differential input to the differential output crossing point <sup>2.</sup> Defined as skew between outputs at the same supply voltage and with equal loads. Measured at the output differential crossing point ### **Output Swing vs Frequency** ### **Typical Output Eye Diagrams** #### 3.15Gb/s XAUI CML output waveform #### 6Gb/s SATA CML output waveform #### 10.5Gb/s Fiber Channel CML output waveform #### 12Gb/s SATA CML output waveform # **Configuration Test Load Board Termination for CML Outputs** # **Thermal Information** | Symbol | Description | Condition | | |------------------|----------------------------------------|-----------|-----------| | $\Theta_{ m JA}$ | Junction-to-ambient thermal resistance | Still air | 54.4 °C/W | | $\Theta_{ m JC}$ | Junction-to-case thermal resistance | | 40.8 °C/W | ### Application information ### Suggest for Unused Inputs and Outputs #### **LVCMOS Input Control Pins** It is suggested to add pull-up=4.7k and pull-down=1k for LVC-MOS pins even though they have internal pull-up/down but with much higher value (>=50k) for higher design reliability. #### REF\_IN=/ REF\_IN- Input Pins They can be left floating if unused. For added reliability, connect $1k\Omega$ to GND. #### Outputs All unused outputs are suggested to be left open and not connected to any trace. This can lower the IC power supply power. ### Power Decoupling & Routing #### **VDD Pin Decoupling** As general design rule, each VDD pin must have a 0.1uF decoupling capacitor. For better decoupling, 1uF can be used. Locating the decoupling capacitor on the component side has better decoupling filter result as shown in Fig. 1. Fig 1: Placement of Decoupling caps #### **Differential Clock Trace Routing** 6 GHz / 12 Gbps Clock / Data Fanout Buffer with Internal Termination Always route differential signals symmetrically, make sure there is enough keep-out space to the adjacent trace (>20mil.). In 156.25MHz XO drives IC example, it is better routing differential trace on component side as the following Fig. 2. Fig 2: IC routing for XO drive Clock timing is the most important component in PCB design, so its trace routing must be planned and routed as a first priority in manual routing. Some good practices are to use minimum vias (total trace vias count <4), use independent layers with good reference plane and keep other signal traces away from clock traces (>20mil.) etc. #### **CML** and **LVDS** Input Interface #### LVPECL and LVDS DC Input LVPECL and LVDS clock input to this IC is connected as shown in the Fig. 3. Fig 3: CML/ LVDS Input #### LVPECL and LVDS AC Input LVPECL and LVDS AC drive to this clock IC requires the use of the VREF-AC output to recover the DC bias for the IC input as shown in Fig. 4 Fig 4: CML/ LVDS AC Coupled Input #### **CML AC-Coupled Input** CML AC-coupled drive requires a connection to VREF-AC as shown in Fig. 5. The CML DC drive is not recommended as different vendors have different CML DC voltage level. CML is mostly used in AC coupled drive configuration for data and clock signals. Fig 5: CML AC-Coupled Input Interface #### **HCSL AC-Coupled Input** It is suggested to use AC coupling to buffer PCIe HCSL 100MHz clock since its V\_cm is relatively low at about 0.4V, as shown in Fig. 6. Fig 6: HCSL AC-Coupled Input Interface #### **CMOS Clock DC Drive Input** LVCMOS clock has voltage Voh levels such as 3.3V, 2.5V, 1.8V. CMOS drive requires a Vcm design at the input: Vcm= $\frac{1}{2}$ (CMOS V) as shown in Fig. 7. Rs =22 ~33ohm typically. Fig 7: CMOS DC Input Vcm Design 14-0180 8 PI6C5946002 Rev A 11/04/14 #### **Device LVPECL Output Terminations** #### **LVPECL Output Popular Termination** The most popular LVPECL termination is 150ohm pull-down bias and 100ohm across at RX side. Please consult ASIC datasheet if it already has 100ohm or equivalent internal termination. If so, do not connect external 100ohm across as shown in Fig. 8. This popular termination's advantage is that it does not allow any bias through from $V_{\rm DD}$ . This prevents $V_{\rm DD}$ system noise coupling onto clock trace. Fig. 8 LVPECL Output Popular Termination #### **LVPECL Output Thevenin Termination** Fig. 9 shows CML output Thevenin termination which is used for shorter trace drive (<5in.), but it takes $V_{DD}$ bias current and $V_{DD}$ noise can get onto clock trace. It also requires more component count. So it is seldom used today. Fig. 9 LVPECL Thevenin Output Termination #### **CML Output AC Thevenin Termination** CML AC Thevenin terminations require a 150ohm pull-down before the AC coupling capacitor at the source as shown in Fig. 10. Note that pull-up/down resistor value is swapped compared to Fig. 9. This circuit is good for short trace (<5in.) application only. Fig. 10 CML Output AC Thenvenin Termination #### **CML Output Drive HCSL Input** Using the CML output to drive a HCSL input can be done using a typical CML AC Thenvenin termination scheme. Use pull-up/down 450/60ohm to generate Vcm=0.4V for the HCSL input clock. This termination is equivalent to 50Ohm load as shown in Fig. 11. Fig. 11 CML Output Drive HCSL Termination 14-0180 9 PI6C5946002 Rev A 11/04/14 #### LVPECL Output V\_swing Adjustment It is suggested to add another cross 100ohm at TX side to tune the LVPECL output V\_swing without changing the optimal 150ohm pull-down bias in Fig. 12. This form of double termination can reduce the V\_swing in $\frac{1}{2}$ of the original at the RX side. By fine tuning the 100ohm resistor at the TX side with larger values like 150 to 200ohm, one can increase the V\_swing by > $\frac{1}{2}$ ratio. Fig. 12 LVPECL Output V\_swing Adjustment #### **CML AC Output Drive** CML is implemented mostly via AC coupling. With AC coupling, CML can drive CML and LVDS inputs as well with an external 100 ohm equivalent differential termination. #### **Clock Jitter Definitions** #### Total jitter= RJ + DJ Random Jitter (RJ) is unpredictable and unbounded timing noise that can fit in a Gaussian math distribution in RMS. RJ test values are directly related with how long or how many test samples are available. Deterministic Jitter (DJ) is timing jitter that is predictable and periodic in fixed interference frequency. Total Jitter (TJ) is the combination of random jitter and deterministic jitter: , where is a factor based on total test sample count. JEDEC std. specifies digital clock TJ in 10k random samples. #### **Phase Iitter** Phase noise is short-term random noise attached on the clock carrier and it is a function of the clock offset from the carrier, for example dBc/Hz@10kHz which is phase noise power in 1-Hz normalized bandwidth vs. the carrier power @10kHz offset. Integration of phase noise in plot over a given frequency band yields RMS phase jitter, for example, to specify phase jitter <=1ps at 12k to 20MHz offset band as SONET standard specification. #### PCIe Ref\_CLK Jitter PCIe reference clock jitter specification requires testing via the PCI-SIG jitter tool, which is regulated by US PCI-SIG organization. The jitter tool has PCIe Serdes embedded filter to calculate the equivalent jitter that relates to data link eye closure. Direct peak-peak jitter or phase jitter test data, normally is higher than jitter measure using PCI-SIG jitter tool. It has high-frequency jitter and low-frequency jitter spec. limit. For more information, please refer to the PCI-SIG website: http://www.pcisig.com/specifications/pciexpress/ #### **Device Thermal Calculation** Fig. 13 shows the JEDEC thermal model in a 4-layer PCB. Fig. 13 JEDEC IC Thermal Model Important factors to influence device operating temperature are: - 1) The power dissipation from the chip (P\_chip) is after subtracting power dissipation from external loads. Generally it can be the no-load device Idd - 2) Package type and PCB stack-up structure, for example, 1oz 4 layer board. PCB with more layers and are thicker has better heat dissipation 3) Chassis air flow and cooling mechanism. More air flow M/s and adding heat sink on device can reduce device final die junction temperature Tj The individual device thermal calculation formula: Tj =Ta + Pchip x Ja $Tc = Tj - Pchip \times Jc$ Ja \_\_\_ Package thermal resistance from die to the ambient air in C/W unit; This data is provided in JEDEC model simulation. An air flow of 1m/s will reduce Ja (still air) by $20{\sim}30\%$ Jc $\_\_$ Package thermal resistance from die to the package case in C/W unit Tj \_\_\_ Die junction temperature in C (industry limit <125C max.) Ta \_\_\_ Ambiant air température in C Tc \_\_\_ Package case temperature in C Pchip\_\_\_ IC actually consumes power through Iee/GND current #### Thermal calculation example To calculate Tj and Tc of PI6CV304 in an SOIC-8 package: Step 1: Go to Pericom web to find Ja=157 C/W, Jc=42 C/W http://www.pericom.com/support/packaging/packaging-mechanicals-and-thermal-characteristics/ Step 2: Go to device datasheet to find Idd=40mA max. | | Supply Current | C <sub>L</sub> = 33pF/33MHz | 20 | | |-----------------|----------------|------------------------------|----|----| | | | C <sub>L</sub> = 33pF/66MHz | 40 | | | | | C <sub>L</sub> = 22pF/80MHz | 35 | | | I <sub>DD</sub> | | C <sub>L</sub> = 15pF/100MHz | 32 | mA | | | | C <sub>L</sub> = 10pF/125MHz | 28 | | | | | C <sub>L</sub> = 10pF/155MHz | 41 | | Step 3: P\_total= 3.3Vx40mA=0.132W Step 4: If Ta=85C Tj= 85 + Ja xP\_total= 85+25.9 = 105.7C $Tc = Tj + Jc \times P_{total} = 105.7 - 5.54 = 100.1C$ #### Note: The above calculation is directly using Idd current without subtracting the load power, so it is a conservative estimation. For more precise thermal calculation, use P\_unload or P\_chip from device Iee or GND current to calculate Tj, especially for CML buffer ICs that have a 1500hm pull-down and equivalent 1000hm differential RX load. # Packaging Mechanical: 16-pin TQFN (ZH) # Ordering Information(1,2,3) | Ordering Code | Package Code | Package Description | |-----------------|--------------|------------------------------| | PI6C5946002ZHIE | ZH | Pb-free & Green, 16-pin TQFN | #### Notes - 1. Thermal characteristics can be found on the company web site at www.pericom.com/packaging/ - 2. E = Pb-free & Green - 3. X suffix = Tape/Reel Pericom Semiconductor Corporation • 1-800-435-2336 • www.pericom.com