## INTEGRATED CIRCUITS



Product specification Supersedes data of 2001 Mar 27 2001 Jun 29



### UDA1344TS

#### FEATURES

#### General

- Low power consumption
- 3.0 V power supply
- System clock of 256f<sub>s</sub>, 384f<sub>s</sub> and 512f<sub>s</sub>
- Supports sampling frequencies from 8 to 55 kHz
- Non-inverting ADC plus integrated high-pass filter to cancel DC offset
- ADC supports 2 V (RMS) input signals
- · Overload detector for easy record level control
- Separate power control for ADC and DAC
- Integrated digital interpolation filter plus non-inverting DAC
- Functions controllable either via L3 microcontroller interface or via static pins
- UDA1344TS is pin and function compatible with UDA1340M
- Small package size (SSOP28)
- Easy application.

#### Multiple format input interface

- I<sup>2</sup>S-bus, MSB-justified or LSB-justified 16, 18 and 20 bits format compatible
- Three combined data formats with MSB-justified output and LSB-justified 16, 18 and 20 bits input
- 1fs input and output format data rate.

#### DAC digital sound processing

The sound processing features of the UDA1344TS can be used in the L3 mode only:

- · Digital tone control, bass boost and treble
- Digital dB-linear volume control (low microcontroller load) via L3 microcontroller
- Digital de-emphasis for 32, 44.1 and 48 kHz
- Soft mute.



#### Advanced audio configuration

- · Stereo single-ended input configuration
- Stereo line output (under microcontroller volume control), no post filter required
- High linearity, dynamic range and low distortion.

#### **GENERAL DESCRIPTION**

The UDA1344TS is a single-chip stereo Analog-to-Digital Converter (ADC) and Digital-to-Analog Converter (DAC) with signal processing features employing bitstream conversion techniques. The low power consumption and low voltage requirements make the device eminently suitable for use in low-voltage low-power portable digital audio equipment which incorporates recording and playback functions.

The UDA1344TS supports the I<sup>2</sup>S-bus data format with word lengths of up to 20 bits, the MSB-justified data format with word lengths of up to 20 bits and the LSB-justified data format with word lengths of 16, 18 and 20 bits. The UDA1344TS also supports three combined data formats with MSB-justified data output and LSB-justified 16, 18 and 20 bits data input.

The UDA1344TS can be controlled either via static pins or via the L3 interface. In the L3 mode the UDA1344TS has special Digital Sound Processing (DSP) features in playback mode such as de-emphasis, volume control, bass boost, treble and soft mute.

| TYPE      | PACKAGE |                                                                   | PACKAGE  |  |  |
|-----------|---------|-------------------------------------------------------------------|----------|--|--|
| NUMBER    | NAME    | DESCRIPTION VERSION                                               |          |  |  |
| UDA1344TS | SSOP28  | plastic shrink small outline package; 28 leads; body width 5.3 mm | SOT341-1 |  |  |

#### **ORDERING INFORMATION**

## UDA1344TS

#### QUICK REFERENCE DATA

| SYMBOL                | PARAMETER                                     | CONDITIONS                       | MIN. | TYP. | MAX. | UNIT     |
|-----------------------|-----------------------------------------------|----------------------------------|------|------|------|----------|
| Supplies              |                                               |                                  |      |      | 1    | 1        |
| V <sub>DDA(ADC)</sub> | ADC analog supply voltage                     |                                  | 2.7  | 3.0  | 3.6  | V        |
| V <sub>DDA(DAC)</sub> | DAC analog supply voltage                     |                                  | 2.7  | 3.0  | 3.6  | V        |
| V <sub>DDO</sub>      | operational amplifier supply voltage          |                                  | 2.7  | 3.0  | 3.6  | V        |
| V <sub>DDD</sub>      | digital supply voltage                        |                                  | 2.7  | 3.0  | 3.6  | V        |
| I <sub>DDA(ADC)</sub> | ADC analog supply current                     | operating                        | _    | 9.0  | 11.0 | mA       |
|                       |                                               | ADC power-down                   | -    | 3.5  | 5.0  | mA       |
| I <sub>DDA(DAC)</sub> | DAC analog supply current                     | operating                        | _    | 4.0  | 6.0  | mA       |
|                       |                                               | DAC power-down                   | -    | 25   | 75   | μA       |
| I <sub>DDO</sub>      | operational amplifier supply current          | operating                        | -    | 4.0  | 6.0  | mA       |
|                       |                                               | DAC power-down                   | -    | 250  | 350  | μA       |
| I <sub>DDD</sub>      | digital supply current                        | operating                        | -    | 6.0  | 9.0  | mA       |
|                       |                                               | DAC power-down                   | -    | 2.5  | 4.0  | mA       |
|                       |                                               | ADC power-down                   | _    | 3.5  | 5.0  | mA       |
| T <sub>amb</sub>      | ambient temperature                           |                                  | -40  | _    | +85  | °C       |
| Analog-to-dig         | gital converter                               |                                  |      |      |      |          |
| V <sub>i(rms)</sub>   | input voltage (RMS value)                     | notes 1 and 2                    | -    | 1.0  | -    | V        |
| (THD + N)/S           | total harmonic distortion-plus-noise to       | at 0 dB                          | -    | -85  | -80  | dB       |
|                       | signal ratio                                  | at –60 dB; A-weighted            | -    | -35  | -30  | dB       |
| S/N                   | signal-to-noise ratio                         | V <sub>i</sub> = 0 V; A-weighted | -    | 95   | -    | dB       |
| $\alpha_{cs}$         | channel separation                            |                                  | -    | 100  | -    | dB       |
| Digital-to-ana        | alog converter                                |                                  | -    |      |      | -        |
| V <sub>o(rms)</sub>   | output voltage (RMS value)                    | notes 3 and 4                    | -    | 900  | —    | mV       |
| (THD + N)/S           | total harmonic distortion-plus-noise to       | at 0 dB                          | -    | -90  | -85  | dB       |
|                       | signal ratio                                  | at –60 dB; A-weighted            | -    | -37  | -    | dB       |
| S/N                   | signal-to-noise ratio                         | code = 0; A-weighted             | _    | 100  | -    | dB       |
| $\alpha_{cs}$         | channel separation                            |                                  | -    | 100  | -    | dB       |
| Power perfor          | mance                                         | •                                | ·    | ·    | ·    | <u>.</u> |
| P <sub>ADDA</sub>     | power consumption in record and playback mode |                                  | -    | 69   | -    | mW       |
| P <sub>DA</sub>       | power consumption in playback mode            |                                  | _    | 42   | —    | mW       |
| P <sub>AD</sub>       | power consumption in record mode              |                                  | -    | 37.5 | -    | mW       |
| P <sub>PD</sub>       | power consumption in power-down mode          |                                  | _    | 17   | _    | mW       |

#### Notes

 The input voltage can be up to 2 V (RMS) when the current through the ADC input pin is limited to approximately 1 mA by using a series resistor.

- 2. The input voltage to the ADC is inversely proportional to the supply voltage.
- 3. The output voltage of the UDA1344TS differs from the output voltage of the UDA1340M.
- 4. The output of the DAC scales proportionally with the supply voltage.

UDA1344TS

## Low-voltage low-power stereo audio CODEC with DSP features

#### **BLOCK DIAGRAM**



#### PINNING

| SYMBOL                | PIN | DESCRIPTION                                                                       |
|-----------------------|-----|-----------------------------------------------------------------------------------|
| V <sub>SSA(ADC)</sub> | 1   | ADC analog ground                                                                 |
| V <sub>DDA(ADC)</sub> | 2   | ADC analog supply voltage                                                         |
| VINL                  | 3   | ADC input left                                                                    |
| V <sub>ref(A)</sub>   | 4   | ADC reference voltage                                                             |
| VINR                  | 5   | ADC input right                                                                   |
| V <sub>ADCN</sub>     | 6   | ADC negative reference voltage                                                    |
| V <sub>ADCP</sub>     | 7   | ADC positive reference voltage                                                    |
| MC1                   | 8   | mode control 1 input (pull-down)                                                  |
| MP1                   | 9   | multi-purpose pin 1 output                                                        |
| V <sub>DDD</sub>      | 10  | digital supply voltage                                                            |
| V <sub>SSD</sub>      | 11  | digital ground                                                                    |
| SYSCLK                | 12  | system clock input:<br>256f <sub>s</sub> , 384f <sub>s</sub> or 512f <sub>s</sub> |
| MP2                   | 13  | multi-purpose pin 2 input                                                         |
| MP3                   | 14  | multi-purpose pin 3 input                                                         |
| MP4                   | 15  | multi-purpose pin 4 input                                                         |
| BCK                   | 16  | bit clock input                                                                   |
| WS                    | 17  | word select input                                                                 |
| DATAO                 | 18  | data output                                                                       |
| DATAI                 | 19  | data input                                                                        |
| MP5                   | 20  | multi-purpose pin 5 output<br>(pull-down)                                         |
| MC2                   | 21  | mode control 2 input (pull-down)                                                  |
| V <sub>SSA(DAC)</sub> | 22  | DAC analog ground                                                                 |
| V <sub>DDA(DAC)</sub> | 23  | DAC analog supply voltage                                                         |
| VOUTR                 | 24  | DAC output right                                                                  |
| V <sub>DDO</sub>      | 25  | operational amplifier supply voltage                                              |
| VOUTL                 | 26  | DAC output left                                                                   |
| V <sub>SSO</sub>      | 27  | operational amplifier ground                                                      |
| V <sub>ref(D)</sub>   | 28  | DAC reference voltage                                                             |



UDA1344TS

## Low-voltage low-power stereo audio CODEC with DSP features

#### FUNCTIONAL DESCRIPTION

The UDA1344TS accommodates slave mode only, this means that in all applications the system devices must provide the system clock. The system clock must be locked in frequency to the digital interface input signals.

The BCK clock can be up to  $128f_s$ , or in other words the BCK frequency is 128 times the Word Select (WS) frequency or less:  $f_{BCK} = < 128 \times f_{WS}$ .

#### **Remarks:**

- 1. The WS edge MUST fall on the negative edge of the BCK clock at all times for proper operation of the digital I/O data interface
- 2. The sampling frequency range is from 8 to 55 kHz
- 3. For MSB- and LSB-justified formats it is important to have a WS signal with a duty factor of 50%.

#### Analog-to-Digital Converter (ADC)

The stereo ADC of the UDA1344TS consists of two 3rd-order Sigma-Delta modulators. They have a modified Ritchie-coder architecture in a differential switched capacitor implementation. The oversampling ratio is 128.

In contrast to the UDA1340M, the UDA1344TS supports 1 V (RMS) input signals and can be set, via an external resistor, to support 2 V (RMS) input signals.

#### Analog front-end

The analog front-end is equipped with a selectable 0 dB or 6 dB gain block. The pin to select the gain switch is given in Section "L3 mode". This block can be used in applications in which both 1 V (RMS) and 2 V (RMS) input signals are available.

In applications in which a 2 V (RMS) input signal is used, a 12 k $\Omega$  resistor must be connected in series with the input of the ADC. This makes a voltage divider with the internal ADC resistor and makes sure only 1 V (RMS) maximum is input to the IC. Using this application for a 2 V (RMS) input signal, the gain switch must be set to 0 dB. When a 1 V (RMS) input signal is input to the ADC in the same application, the gain switch must be set to 6 dB.

An overview of the maximum input voltages allowed against the presence of an external resistor and the setting of the gain switch is given in Table 1. Table 1 Application modes using input gain stage

| RESISTOR<br>(12 kΩ) | INPUT GAIN<br>SWITCH | MAXIMUM<br>INPUT<br>VOLTAGE |
|---------------------|----------------------|-----------------------------|
| Present             | 0 dB                 | 2 V (RMS)                   |
| Present             | 6 dB                 | 1 V (RMS)                   |
| Absent              | 0 dB                 | 1 V (RMS)                   |
| Absent              | 6 dB                 | 0.5 V (RMS)                 |

#### **Decimation filter (ADC)**

The decimation from 128fs to 1fs is performed in 2 stages.

The first stage realizes 3rd-order  $\frac{\sin x}{x}$  characteristic. This

filter decreases the sample rate by 16.

The second stage, a Finite Impulse Response (FIR) filter, consists of 3 half-band filters, each decimating by a factor of 2.

#### Table 2 Decimation filter characteristics

| ITEM                                          | CONDITIONS             | VALUE (dB) |
|-----------------------------------------------|------------------------|------------|
| Pass-band ripple                              | $0-0.45 f_{s}$         | ±0.05      |
| Stop band                                     | >0.55f <sub>s</sub>    | -60        |
| Dynamic range                                 | 0 – 0.45f <sub>s</sub> | 108        |
| Overall gain with<br>0 dB input to the<br>ADC | DC                     | -1.16      |

#### **DC-cancellation filter (ADC)**

An optional Infinite Impulse-Response (IIR) high-pass filter is provided to remove unwanted DC components. The operation is selected by the microcontroller via the L3 interface. The filter characteristics are given in Table 3.

#### Table 3 DC-cancellation filter characteristics

| ITEM              | CONDITIONS               | VALUE (dB) |
|-------------------|--------------------------|------------|
| Pass-band ripple  | —                        | none       |
| Pass-band gain    | -                        | 0          |
| Droop             | at 0.00045f <sub>s</sub> | 0.031      |
| Attenuation at DC | at 0.00000036fs          | >40        |
| Dynamic range     | $0-0.45 f_{s}$           | >110       |

#### Mute (ADC)

On recovery from power-down or switching on of the system clock, the serial data output on pin DATAO is held at LOW level until valid data is available from the decimation filter. This time depends on whether the DC-cancellation filter is selected:

DC cancel off:  

$$t = \frac{1024}{f_s}$$
; t = 23.2 ms at f<sub>s</sub> = 44.1 kHz

• DC cancel on:

 $t = \frac{12288}{f_s}$ ; t = 279 ms at  $f_s$  = 44.1 kHz.

#### Interpolation filter (DAC)

The digital filter interpolates from  $1f_s$  to  $128f_s$  by means of a cascade of a recursive filter and an FIR filter.

| Table 4 | Interpolation filter characteristics |
|---------|--------------------------------------|
|---------|--------------------------------------|

| ITEM             | CONDITIONS             | VALUE (dB) |
|------------------|------------------------|------------|
| Pass-band ripple | 0 – 0.45f <sub>s</sub> | ±0.03      |
| Stop band        | >0.55f <sub>s</sub>    | -50        |
| Dynamic range    | 0 – 0.45f <sub>s</sub> | 108        |
| Gain             | DC                     | -3.5       |

#### Noise shaper (DAC)

The 3rd-order noise shaper operates at  $128f_s$ . It shifts in-band quantization noise to frequencies well above the audio band. This noise shaping technique enables high signal-to-noise ratios to be achieved. The noise shaper output is converted into an analog signal using a Filter Stream Digital-to-Analog Converter (FSDAC).

#### Filter stream DAC

The FSDAC is a semi-digital reconstruction filter that converts the 1-bit data stream of the noise shaper to an analog output voltage. The filter coefficients are implemented as current sources and are summed at virtual ground of the output operational amplifier. In this way very high signal-to-noise performance and low clock jitter sensitivity is achieved. A post-filter is not needed due to the inherent filter function of the DAC. On-board amplifiers convert the FSDAC output current to an output voltage signal capable of driving a line output.

The output voltage of the FSDAC scales proportionally with the power supply voltage.

#### Multiple format input/output interface

The UDA1344TS supports the following data input/output formats:

- I<sup>2</sup>S-bus format with data word length of up to 20 bits
- MSB-justified serial format with data word length of up to 20 bits
- LSB-justified serial format with data word lengths of 16, 18 or 20 bits (in L3 mode only)
- Combined data formats:
  - L3 mode: MSB-justified data output and LSB-justified 16, 18 and 20 bits data input
  - Static pin mode: MSB-justified data output and LSB-justified 16 and 20 bits data input.

The formats are illustrated in Fig.3. Left and right data-channel words are time multiplexed.

#### **Control mode selection**

The UDA1344TS can be used under L3 microcontroller interface control or static pin control. The mode can be set via the mode control pins MC1 and MC2 (see Table 5).

#### Table 5Mode control pins

| PIN MC2 | PIN MC1 | MODE            |
|---------|---------|-----------------|
| LOW     | LOW     | L3 mode         |
| LOW     | HIGH    | Test mode       |
| HIGH    | LOW     |                 |
| HIGH    | HIGH    | Static pin mode |

**Important:** in the L3 mode the UDA1344TS is completely pin and function compatible with the UDA1340M.

NXP Semiconductors

Product specification



UDA1344TS



2001 Jun 29

ω

#### Static pin mode

The UDA1344TS is set to static pin mode by setting both pins MC1 and MC2 to HIGH level.

The controllable features in this mode are:

- System clock frequency selection
- Data input/output format selection
- De-emphasis and mute control
- Power-down and ADC input level selection.

#### PINNING DEFINITION

The pinning definition in the static pin mode is given in Table 6.

#### Table 6 Pinning definition in static pin model

| PIN | DESCRIPTION                                                                                |
|-----|--------------------------------------------------------------------------------------------|
| MP1 | data input/output setting                                                                  |
| MP2 | three-level pin to select no<br>de-emphasis, de-emphasis or mute                           |
| MP3 | $256f_s$ or $384f_s$ system clock selection                                                |
| MP4 | three-level pin to select<br>ADC power-down, ADC input<br>1 V (RMS) or ADC input 2 V (RMS) |
| MP5 | data input/output setting                                                                  |

SYSTEM CLOCK

In the static pin mode the options are  $\rm 256f_s$  and  $\rm 384f_s$  as given in Table 7.

#### Table 7 System clock selection

| PIN MP3 | SELECTION             |
|---------|-----------------------|
| LOW     | 256fs clock frequency |
| HIGH    | 384fs clock frequency |

#### MUTE AND DE-EMPHASIS

The level definition of pin MP2 pin is given in Table 8.

#### Table 8 Levels for pin MP2

| PIN MP2             | SELECTION               |
|---------------------|-------------------------|
| LOW                 | no de-emphasis and mute |
| 0.5V <sub>DDD</sub> | de-emphasis 44.1 kHz    |
| HIGH                | mute                    |

#### INPUT/OUTPUT DATA FORMAT SELECTION

The input/output data format can be selected using pins MP1 and MP5 as given in Table 9.

#### Table 9 Data format selection

| PIN MP1 | PIN MP5 | SELECTION                                              |
|---------|---------|--------------------------------------------------------|
| LOW     | LOW     | input: MSB-justified                                   |
| LOW     | HIGH    | input: I <sup>2</sup> S-bus                            |
| HIGH    | LOW     | input: LSB-justified 20 bits;<br>output: MSB-justified |
| HIGH    | HIGH    | input: LSB-justified 16 bits;<br>output: MSB-justified |

ADC INPUT VOLTAGE SELECTION AND POWER-DOWN

In the static pin mode the three-level pin MP4 is used to select 0 or 6 dB gain and power-down.

#### Table 10 Levels for pin MP4

| PIN MP4             | SELECTION      |
|---------------------|----------------|
| LOW                 | ADC power-down |
| 0.5V <sub>DDD</sub> | 6 dB gain      |
| HIGH                | 0 dB gain      |

#### L3 mode

The UDA1344TS is set to the L3 mode by setting both pins MC1 and MC2 to LOW level.

The static pins in this mode are used for:

- ADC output overload detection
- · L3 interface signal input
- ADC input voltage selection.

The controllable features via the L3 interface and the definition of the control registers are given in Section "L3 interface".

#### **PINNING DEFINITION**

The pinning definition in the L3 mode is given in Table 11.

Table 11 Pinning definition in L3 mode

| PIN | FUNCTION                                               |
|-----|--------------------------------------------------------|
| MP1 | ADC output overload detection                          |
| MP2 | L3MODE input                                           |
| MP3 | L3CLOCK input                                          |
| MP4 | L3DATA input                                           |
| MP5 | ADC input voltage selection:<br>1 V (RMS) or 2 V (RMS) |

#### ADC OUTPUT OVERLOAD DETECTION

In practice the output is used to indicate whenever the output data, in either the left or right channel, is greater than -1 dB (actual figure is -1.16 dB) of the maximum possible digital swing. When this condition is detected pin MP1 is forced to HIGH level for at least  $512f_s$  cycles (11.6 ms at  $f_s = 44.1$  kHz). This time-out is reset for each infringement.

ADC INPUT VOLTAGE SELECTION

In the L3 mode pin MP5 is used to select 0 or 6 dB gain.

#### Table 12 Levels for pin MP5

| PIN MP4 | SELECTION |
|---------|-----------|
| LOW     | 0 dB gain |
| HIGH    | 6 dB gain |

#### Product specification

## Low-voltage low-power stereo audio CODEC with DSP features

### UDA1344TS

#### L3 INTERFACE

The UDA1344TS has a microcontroller input mode. In the microcontroller control mode, all the digital sound processing features and the system controlling features can be controlled by the microcontroller. The controllable features are:

- System clock frequency
- Data input format
- Power control
- DC filtering
- De-emphasis
- Volume
- Flat/min./max. switch
- Bass boost
- Treble
- Mute.

The exchange of data and control information between the microcontroller and the UDA1344TS is accomplished through a serial hardware interface comprising the following lines:

L3DATA: microcontroller interface data line

L3MODE: microcontroller interface mode line

L3CLOCK: microcontroller interface clock line.

Information transfer via the microcontroller bus is LSB first and is organized in accordance with the so called 'L3' format, in which two different modes of operation can be distinguished: address mode and data transfer mode.

The address mode is required to select a device communicating via the L3 interface and to define the destination registers for the data transfer mode. Data transfer for the UDA1344TS can only be in one direction: input to the UDA1344TS to program its sound processing and other functional features.

#### Address mode

The address mode is used to select a device for subsequent data transfer and to define the destination registers. The address mode is characterized by L3MODE being LOW and a burst of 8 pulses on L3CLOCK, accompanied by 8 data bits.

The fundamental timing is shown in Fig.4.

Data bits 7 to 2 represent a 6-bit device address, with bit 7 being the MSB and bit 2 the LSB. The address of the UDA1344TS is 000101 (bits 7 to 2).

Data bits 1 and 0 indicate the type of subsequent data transfer as given in Table 13.

Table 13 Selection of data transfer

| BIT 1 | BIT 0 | TRANSFER                                                                           |
|-------|-------|------------------------------------------------------------------------------------|
| 0     | 0     | data (volume, bass boost, treble,<br>de-emphasis, mute, mode and<br>power control) |
| 0     | 1     | not used                                                                           |
| 1     | 0     | status (system clock frequency,<br>data input/output format and<br>DC filter)      |
| 1     | 1     | not used                                                                           |

In the event that the UDA1344TS receives a different address, it will deselect its microcontroller interface logic.

#### Data transfer mode

The selection preformed in the address mode remains active during subsequent data transfers, until the UDA1344TS receives a new address command.

The fundamental timing of data transfers is essentially the same as in the address mode and is shown in Fig.5.

The maximum input clock and data rate is  $64f_s$ . All transfers are byte wise, i.e. they are based on groups of 8 bits. Data will be stored in the UDA1344TS after the eighth bit of a byte has been received.

A multibyte data transfer is illustrated in Fig.6.

## Programming the sound processing and other features

The sound processing and other feature values are stored in independent registers.

The first selection of the registers is achieved by the choice of data type that is transferred. This is performed in the address mode by bit 1 and bit 0 (see Table 13).

The second selection is performed by the 2 MSBs of the data byte (bit 7 and bit 6).

The other bits in the data byte (bits 5 to 0) is the value that is placed in the selected registers.





## UDA1344TS



#### L3 interface registers

When the data transfer of type 'status' is selected, the features system clock frequency, data input format and DC filter can be controlled.

| Table 14 | Data | transfer | of type | 'status' |
|----------|------|----------|---------|----------|
|----------|------|----------|---------|----------|

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REGISTER SELECTED                                  |
|-------|-------|-------|-------|-------|-------|-------|-------|----------------------------------------------------|
| 0     | 0     | SC1   | SC0   | IF2   | IF1   | IF0   | DC    | SC = system clock frequency (2 bits); see Table 16 |
|       |       |       |       |       |       |       |       | IF = data input format (3 bits); see Table 17      |
|       |       |       |       |       |       |       |       | DC = DC filter (1 bit); see Table 18               |

When the data transfer of type 'data' is selected, the features volume, bass boost, treble, de-emphasis, mute, mode and power control can be controlled.

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REGISTER SELECTED                          |
|-------|-------|-------|-------|-------|-------|-------|-------|--------------------------------------------|
| 0     | 0     | VC5   | VC4   | VC3   | VC2   | VC1   | VC0   | VC = volume control (6 bits); see Table 19 |
| 0     | 1     | BB3   | BB2   | BB1   | BB0   | TR1   | TR0   | BB = bass boost (4 bits); see Table 20     |
|       |       |       |       |       |       |       |       | TR = treble (2 bits); see Table 21         |
| 1     | 0     | 0     | DE1   | DE0   | MT    | M1    | MO    | DE = de-emphasis (2 bits); see Table 22    |
|       |       |       |       |       |       |       |       | MT = mute (1 bit); see Table 23            |
|       |       |       |       |       |       |       |       | M = filter mode (2 bits); see Table 24     |
| 1     | 1     | 0     | 0     | 0     | 0     | PC1   | PC0   | PC = power control (2 bits); see Table 25  |

 Table 15
 Data transfer of type 'data'

UDA1344TS

SYSTEM CLOCK FREQUENCY

A 2-bit value to select the used external clock frequency.

| Table 16 | System | clock | frequency | settings |
|----------|--------|-------|-----------|----------|
|----------|--------|-------|-----------|----------|

| SC1 | SC0 | SELECTION         |
|-----|-----|-------------------|
| 0   | 0   | 512f <sub>s</sub> |
| 0   | 1   | 384f <sub>s</sub> |
| 1   | 0   | 256f <sub>s</sub> |
| 1   | 1   | not used          |

DATA INPUT FORMAT

A 3-bit value to select the used data format.

#### Table 17 Data format settings

| IF2 | IF1 | IF0 | FORMAT                                                 |
|-----|-----|-----|--------------------------------------------------------|
| 0   | 0   | 0   | I <sup>2</sup> S-bus                                   |
| 0   | 0   | 1   | LSB-justified 16 bits                                  |
| 0   | 1   | 0   | LSB-justified 18 bits                                  |
| 0   | 1   | 1   | LSB-justified 20 bits                                  |
| 1   | 0   | 0   | MSB-justified                                          |
| 1   | 0   | 1   | input: LSB-justified 16 bits;<br>output: MSB-justified |
| 1   | 1   | 0   | input: LSB-justified 18 bits;<br>output: MSB-justified |
| 1   | 1   | 1   | input: LSB-justified 20 bits;<br>output: MSB-justified |

#### DC FILTER

A 1-bit value to enable the digital DC filter.

#### Table 18 DC filtering

| DC | SELECTION       |
|----|-----------------|
| 0  | no DC filtering |
| 1  | DC filtering    |

#### VOLUME CONTROL

A 6-bit value to program the left and right channel volume attenuation. The range is from 0 to  $-\infty$  dB in steps of 1 dB.

| VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | VOLUME (dB) |
|-----|-----|-----|-----|-----|-----|-------------|
| 0   | 0   | 0   | 0   | 0   | 0   | 0           |
| 0   | 0   | 0   | 0   | 0   | 1   | 0           |
| 0   | 0   | 0   | 0   | 1   | 0   | -1          |
| 0   | 0   | 0   | 0   | 1   | 1   | -2          |
| :   | :   | :   | :   | :   | :   | :           |
| 1   | 1   | 1   | 0   | 1   | 1   | -58         |
| 1   | 1   | 1   | 1   | 0   | 0   | -59         |
| 1   | 1   | 1   | 1   | 0   | 1   | -60         |
| 1   | 1   | 1   | 1   | 1   | 0   | -∞          |
| 1   | 1   | 1   | 1   | 1   | 1   | -∞          |

#### BASS BOOST

A 4-bit value to program the bass boost setting. The used set depends on the mode bits M1 and M0.

#### Table 20 Bass boost settings

|     |     |     |     | BASS BOOST SETTING |              |              |  |  |
|-----|-----|-----|-----|--------------------|--------------|--------------|--|--|
| BB3 | BB2 | BB1 | BB0 | FLAT<br>(dB)       | MIN.<br>(dB) | MAX.<br>(dB) |  |  |
| 0   | 0   | 0   | 0   | 0                  | 0            | 0            |  |  |
| 0   | 0   | 0   | 1   | 0                  | 2            | 2            |  |  |
| 0   | 0   | 1   | 0   | 0                  | 4            | 4            |  |  |
| 0   | 0   | 1   | 1   | 0                  | 6            | 6            |  |  |
| 0   | 1   | 0   | 0   | 0                  | 8            | 8            |  |  |
| 0   | 1   | 0   | 1   | 0                  | 10           | 10           |  |  |
| 0   | 1   | 1   | 0   | 0                  | 12           | 12           |  |  |
| 0   | 1   | 1   | 1   | 0                  | 14           | 14           |  |  |
| 1   | 0   | 0   | 0   | 0                  | 16           | 16           |  |  |
| 1   | 0   | 0   | 1   | 0                  | 18           | 18           |  |  |
| 1   | 0   | 1   | 0   | 0                  | 18           | 20           |  |  |
| 1   | 0   | 1   | 1   | 0                  | 18           | 22           |  |  |
| 1   | 1   | 0   | 0   | 0                  | 18           | 24           |  |  |
| 1   | 1   | 0   | 1   | 0                  | 18           | 24           |  |  |
| 1   | 1   | 1   | 0   | 0                  | 18           | 24           |  |  |
| 1   | 1   | 1   | 1   | 0                  | 18           | 24           |  |  |

#### TREBLE

A 2-bit value to program the treble setting. The used set depends on the mode bits M1 and M0.

#### Table 21 Treble settings

| TR1 | TR0 | TREBLE SETTING |           |           |  |
|-----|-----|----------------|-----------|-----------|--|
|     | INU | FLAT (dB)      | MIN. (dB) | MAX. (dB) |  |
| 0   | 0   | 0              | 0         | 0         |  |
| 0   | 1   | 0              | 2         | 2         |  |
| 1   | 0   | 0              | 4         | 4         |  |
| 1   | 1   | 0              | 6         | 6         |  |

**DE-EMPHASIS** 

A 2-bit value to enable the digital de-emphasis filter.

#### Table 22 De-emphasis settings

| DE1 | DE0 | SELECTION            |
|-----|-----|----------------------|
| 0   | 0   | no de-emphasis       |
| 0   | 1   | de-emphasis 32 kHz   |
| 1   | 0   | de-emphasis 44.1 kHz |
| 1   | 1   | de-emphasis 48 kHz   |

MUTE

A 1-bit value to enable the digital mute.

#### Table 23 Mute

| МТ | SELECTION |
|----|-----------|
| 0  | no muting |
| 1  | muting    |

#### Mode

A 2-bit value to program the mode of the sound processing filters of bass boost and treble.

| Table 24 | Flat/min./max. | switch |
|----------|----------------|--------|
|----------|----------------|--------|

| M1 | MO | SELECTION |
|----|----|-----------|
| 0  | 0  | flat      |
| 0  | 1  | min.      |
| 1  | 0  | min.      |
| 1  | 1  | max.      |

#### POWER CONTROL

A 2-bit value to disable the ADC and/or DAC to reduce power consumption.

#### Table 25 Power control settings

| PC1 | PC0 | SELECTION |     |  |
|-----|-----|-----------|-----|--|
|     |     | ADC       | DAC |  |
| 0   | 0   | off       | off |  |
| 0   | 1   | off       | on  |  |
| 1   | 0   | on        | off |  |
| 1   | 1   | on        | on  |  |

### UDA1344TS

#### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL                 | PARAMETER                                | CONDITIONS                                                    | MIN.  | MAX.  | UNIT |
|------------------------|------------------------------------------|---------------------------------------------------------------|-------|-------|------|
| V <sub>DDD</sub>       | digital supply voltage                   |                                                               | _     | 5.0   | V    |
| T <sub>xtal(max)</sub> | maximum crystal temperature              |                                                               | _     | 150   | °C   |
| T <sub>stg</sub>       | storage temperature                      |                                                               | -65   | +125  | °C   |
| T <sub>amb</sub>       | ambient temperature                      |                                                               | -40   | +85   | °C   |
| V <sub>es</sub>        | electrostatic handling voltage           | note 1                                                        | -3000 | +3000 | V    |
|                        |                                          | note 2                                                        | -300  | +300  | V    |
| I <sub>lu(prot)</sub>  | latch-up protection current              | $T_{amb} = 25 \text{ °C}; V_{DD} = 3.6 \text{ V}$             | _     | 200   | mA   |
| I <sub>sc(DAC)</sub>   | DAC short-circuit current:               | $T_{amb} = 0 \ ^{\circ}C; V_{DDA} = 3.0 \ V; \text{ note } 3$ |       |       |      |
|                        | output short-circuited to $V_{SSA(DAC)}$ |                                                               | _     | 482   | mA   |
|                        | output short-circuited to $V_{DDA(DAC)}$ |                                                               | -     | 346   | mA   |

#### Notes

- 1. Equivalent to discharging a 100 pF capacitor via a 1.5 k $\Omega$  series resistor.
- 2. Equivalent to discharging a 200 pF capacitor via a 2.5  $\mu$ H series inductor.
- 3. DAC operation cannot be guaranteed after a short-circuit has occurred.

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 90    | K/W  |

#### DC CHARACTERISTICS

 $V_{DDD} = V_{DDA} = V_{DDO} = 3.0 \text{ V}; \text{ T}_{amb} = 25 \text{ °C}; \text{ R}_{L} = 5 \text{ k}\Omega; \text{ all voltages referenced to ground; unless otherwise specified.}$ 

| SYMBOL                | PARAMETER                            | CONDITIONS     | MIN. | TYP. | MAX. | UNIT |
|-----------------------|--------------------------------------|----------------|------|------|------|------|
| Supplies;             | note 1                               |                |      |      |      | •    |
| V <sub>DDA(ADC)</sub> | ADC analog supply voltage            |                | 2.7  | 3.0  | 3.6  | V    |
| V <sub>DDA(DAC)</sub> | DAC analog supply voltage            |                | 2.7  | 3.0  | 3.6  | V    |
| V <sub>DDO</sub>      | operational amplifier supply voltage |                | 2.7  | 3.0  | 3.6  | V    |
| V <sub>DDD</sub>      | digital supply voltage               |                | 2.7  | 3.0  | 3.6  | V    |
| I <sub>DDA(ADC)</sub> | ADC analog supply current            | operating      | -    | 9.0  | 11.0 | mA   |
|                       |                                      | ADC power-down | -    | 3.5  | 5.0  | mA   |
| I <sub>DDA(DAC)</sub> | DAC analog supply current            | operating      | -    | 4.0  | 6.0  | mA   |
|                       |                                      | DAC power-down | _    | 25   | 75   | μA   |
| I <sub>DDO</sub>      | operational amplifier supply current | operating      | -    | 4.0  | 6.0  | mA   |
|                       |                                      | DAC power-down | -    | 250  | 300  | μA   |
| I <sub>DDD</sub>      | digital supply current               | operating      | -    | 6.0  | 9.0  | mA   |
|                       |                                      | DAC power-down | -    | 2.5  | 4.0  | mA   |
|                       |                                      | ADC power-down | _    | 3.5  | 5.0  | mA   |

## UDA1344TS

| SYMBOL               | PARAMETER                                    | CONDITIONS                                    | MIN.                 | TYP.         | MAX.                                     | UNIT |
|----------------------|----------------------------------------------|-----------------------------------------------|----------------------|--------------|------------------------------------------|------|
| Digital inp          | outs                                         |                                               | 1                    |              |                                          | 1    |
| V <sub>IH</sub>      | HIGH-level input voltage                     |                                               | 0.8V <sub>DDD</sub>  | _            | V <sub>DDD</sub> + 0.5                   | V    |
| V <sub>IL</sub>      | LOW-level input voltage                      |                                               | -0.5                 | _            | 0.2V <sub>DDD</sub>                      | V    |
| I <sub>LI</sub>      | input leakage current                        |                                               | _                    | _            | 10                                       | μA   |
| Ci                   | input capacitance                            |                                               | -                    | _            | 10                                       | pF   |
| Digital ou           | tputs                                        |                                               |                      |              |                                          |      |
| V <sub>OH</sub>      | HIGH-level output voltage                    | I <sub>OH</sub> = -2 mA                       | $0.85V_{DDD}$        | -            | -                                        | V    |
| V <sub>OL</sub>      | LOW-level output voltage                     | I <sub>OL</sub> = 2 mA                        | _                    | _            | 0.4                                      | V    |
| Three-leve           | el inputs: pins MP2 and MP4                  | ·                                             |                      |              |                                          |      |
| VIH                  | HIGH-level input voltage                     |                                               | 0.9V <sub>DDD</sub>  | _            | V <sub>DDD</sub> + 0.5                   | V    |
| V <sub>IM</sub>      | MIDDLE-level input voltage                   |                                               | $0.4V_{DDD}$         | _            | - 0.6V <sub>DDD</sub>                    |      |
| V <sub>IL</sub>      | LOW-level input voltage                      |                                               | -0.5                 | -            | 0.1V <sub>DDD</sub>                      | V    |
| Analog-to            | -digital converter                           |                                               |                      |              |                                          |      |
| V <sub>ref(A)</sub>  | reference voltage                            | refererred to<br>V <sub>SSA(ADC)</sub>        | 0.45V <sub>DDA</sub> | $0.5V_{DDA}$ | 0.5V <sub>DDA</sub> 0.55V <sub>DDA</sub> |      |
| R <sub>o(refA)</sub> | output resistance on pin V <sub>ref(A)</sub> |                                               | _                    | 24           | _                                        | kΩ   |
| R <sub>i</sub>       | input resistance                             | f <sub>i</sub> = 1 kHz                        | -                    | 9.8          | _                                        | kΩ   |
| Ci                   | input capacitance                            |                                               | -                    | 20           | -                                        | pF   |
| Digital-to-          | analog converter                             |                                               |                      |              |                                          |      |
| V <sub>ref(D)</sub>  | reference voltage                            | refererred to<br>V <sub>SSA(DAC)</sub>        | 0.45V <sub>DDA</sub> | $0.5V_{DDA}$ | 0.55V <sub>DDA</sub>                     | V    |
| R <sub>o(refD)</sub> | output resistance on pin V <sub>ref(D)</sub> |                                               | -                    | 28           | _                                        | kΩ   |
| R <sub>o</sub>       | output resistance of DAC                     |                                               | -                    | 0.13         | 3.0                                      | Ω    |
| I <sub>o(max)</sub>  | maximum output current                       | (THD + N)/S < 0.1<br>%; R <sub>L</sub> = 5 kΩ | -                    | 0.22         | -                                        | mA   |
| RL                   | load resistance                              |                                               | 3                    | -            | _                                        | kΩ   |
| CL                   | load capacitance                             | note 2                                        | _                    | _            | 200                                      | pF   |

#### Notes

1. All power supply pins ( $V_{DD}$  and  $V_{SS}$ ) must be connected to the same external power supply unit.

2. When higher capacitive loads must be driven, a 100  $\Omega$  resistor must be connected in series with the DAC output in order to prevent oscillations in the output operational amplifier.

## UDA1344TS

#### AC CHARACTERISTICS

 $V_{DDD} = V_{DDA} = V_{DDO} = 3.0 \text{ V}$ ;  $f_i = 1 \text{ kHz}$ ;  $T_{amb} = 25 \text{ °C}$ ;  $R_L = 5 \text{ k}\Omega$ ; all voltages referenced to ground; unless otherwise specified.

| SYMBOL              | PARAMETER                                            | CONDITIONS                                                         | TYP. | MAX. | UNIT |
|---------------------|------------------------------------------------------|--------------------------------------------------------------------|------|------|------|
| Analog-to-dig       | gital converter                                      |                                                                    | •    |      |      |
| V <sub>i(rms)</sub> | input voltage (RMS value)                            | notes 1 and 2                                                      | 1.0  | -    | V    |
| $\Delta V_i$        | unbalance between channels                           |                                                                    | 0.1  | _    | dB   |
| (THD + N)/S         | total harmonic distortion-plus-noise to signal ratio | at 0 dB                                                            | -85  | -80  | dB   |
|                     |                                                      | at -60 dB; A-weighted                                              | -35  | -30  | dB   |
| S/N                 | signal-to-noise ratio                                | $V_i = 0 V$ ; A-weighted                                           | 95   | _    | dB   |
| $\alpha_{cs}$       | channel separation                                   |                                                                    | 100  | -    | dB   |
| PSRR                | power supply rejection ratio                         | f <sub>ripple</sub> = 1 kHz;<br>V <sub>ripple</sub> = 300 mV (p-p) | 30   | _    | dB   |
| Digital-to-ana      | alog converter                                       |                                                                    |      |      |      |
| V <sub>o(rms)</sub> | output voltage (RMS value)                           | notes 3 and 4                                                      | 900  | -    | mV   |
| ΔVo                 | unbalance between channels                           |                                                                    | 0.1  | -    | dB   |
| (THD + N)/S         | total harmonic distortion-plus-noise to signal ratio | at 0 dB                                                            | -90  | -85  | dB   |
|                     |                                                      | at -60 dB; A-weighted                                              | -37  | -    | dB   |
| S/N                 | signal-to-noise ratio                                | code = 0; A-weighted                                               | 100  | -    | dB   |
| $\alpha_{cs}$       | channel separation                                   |                                                                    | 100  | -    | dB   |
| PSRR                | power supply rejection ratio                         | f <sub>ripple</sub> = 1 kHz;<br>V <sub>ripple</sub> = 300 mV (p-p) | 50   | -    | dB   |

Notes

1. The input voltage can be up to 2 V (RMS) when the current through the ADC input pin is limited to approximately 1 mA by using a series resistor.

- 2. The input voltage to the ADC is inversely proportional with the supply voltage.
- 3. The output voltage of the UDA1344TS differs from the output voltage of the UDA1340M.
- 4. The output of the DAC scales proportionally with the supply voltage.

## UDA1344TS

#### TIMING

 $V_{DDD} = V_{DDA} = V_{DDO} = 2.7$  to 3.6 V;  $T_{amb} = -40$  to +85 °C;  $R_L = 5 \text{ k}\Omega$ ; all voltages referenced to ground; unless otherwise specified.

| SYMBOL                    | PARAMETER                                            | CONDITIONS                                             | MIN.                   | TYP. | MAX.                  | UNIT |
|---------------------------|------------------------------------------------------|--------------------------------------------------------|------------------------|------|-----------------------|------|
| System cloc               | k input (see Fig.7)                                  |                                                        |                        |      |                       |      |
| T <sub>sys</sub>          | system clock cycle time                              | f <sub>sys</sub> = 256f <sub>s</sub>                   | 78                     | 88   | _                     | ns   |
|                           |                                                      | $f_{sys} = 384 f_s$                                    | 52                     | 59   | -                     | ns   |
|                           |                                                      | $f_{sys} = 512 f_s$                                    | 39                     | 44   | -                     | ns   |
| t <sub>CWH</sub>          | system clock HIGH time                               | f <sub>sys</sub> < 19.2 MHz                            | $0.30 T_{\text{sys}}$  | -    | 0.70T <sub>sys</sub>  | ns   |
|                           |                                                      | $f_{\text{sys}} \geq 19.2 \; MHz$                      | $0.40 T_{\text{sys}}$  | -    | $0.60 T_{\text{sys}}$ | ns   |
| t <sub>CWL</sub>          | system clock LOW time                                | f <sub>sys</sub> < 19.2 MHz                            | 0.30T <sub>sys</sub>   |      | $0.70 T_{sys}$        | ns   |
|                           |                                                      | $f_{sys} \ge 19.2 \text{ MHz}$                         | $0.40 T_{\text{sys}}$  | -    | $0.60 T_{\text{sys}}$ | ns   |
| Serial interfa            | ce input/output data (see Fig.8)                     |                                                        |                        |      |                       |      |
| f <sub>BCK</sub>          | bit clock frequency                                  |                                                        | _                      | _    | 64f <sub>s</sub>      | Hz   |
| T <sub>cy(BCK)</sub>      | bit clock cycle time                                 | T <sub>cy(s)</sub> = cycle time of<br>sample frequency | $\frac{T_{cy(s)}}{64}$ | _    | -                     | ns   |
| t <sub>BCKH</sub>         | bit clock HIGH time                                  |                                                        | 100                    | _    | -                     | ns   |
| t <sub>BCKL</sub>         | bit clock LOW time                                   |                                                        | 100                    | -    | _                     | ns   |
| t <sub>r</sub>            | rise time                                            |                                                        | _                      | _    | 20                    | ns   |
| t <sub>f</sub>            | fall time                                            |                                                        | _                      | _    | 20                    | ns   |
| t <sub>su(WS)</sub>       | word select set-up time                              |                                                        | 20                     | -    | -                     | ns   |
| t <sub>h(WS)</sub>        | word select hold time                                |                                                        | 10                     | -    | -                     | ns   |
| t <sub>su(DATAI)</sub>    | data input set-up time                               |                                                        | 20                     | -    | -                     | ns   |
| t <sub>h(DATAI)</sub>     | data input hold time                                 |                                                        | 0                      | -    | -                     | ns   |
| t <sub>h(DATAO)</sub>     | data output hold time                                |                                                        | 0                      | -    | -                     | ns   |
| t <sub>d(DATAO-BCK)</sub> | data output to bit clock delay                       | from BCK falling edge                                  | _                      | -    | 80                    | ns   |
| t <sub>d(DATAO-WS)</sub>  | data output to word select delay                     | from WS edge for<br>MSB-justified format               | _                      | _    | 80                    | ns   |
| L3 interface              | input (see Figs 4 and 5)                             |                                                        |                        |      |                       |      |
| T <sub>cy(CLK)L3</sub>    | L3CLOCK cycle time                                   |                                                        | 500                    | _    | -                     | ns   |
| t <sub>CLK(L3)H</sub>     | L3CLOCK HIGH time                                    |                                                        | 250                    | _    | -                     | ns   |
| t <sub>CLK(L3)L</sub>     | L3CLOCK LOW time                                     |                                                        | 250                    | _    | -                     | ns   |
| t <sub>su(L3)A</sub>      | L3MODE set-up time for address mode                  |                                                        | 190                    | -    | -                     | ns   |
| t <sub>h(L3)A</sub>       | L3MODE hold time for address mode                    |                                                        | 190                    | -    | -                     | ns   |
| t <sub>su(L3)D</sub>      | L3MODE set-up time for data transfer<br>mode         |                                                        | 190                    | _    | -                     | ns   |
| t <sub>h(L3)D</sub>       | L3MODE hold time for data transfer mode              |                                                        | 190                    | -    | -                     | ns   |
| t <sub>stp(L3)</sub>      | L3MODE stop time                                     |                                                        | 190                    | -    | -                     | ns   |
| t <sub>su(L3)DA</sub>     | L3DATA set-up time in data transfer and address mode |                                                        | 190                    | _    | -                     | ns   |
| t <sub>h(L3)DA</sub>      | L3DATA hold time in data transfer and address mode   |                                                        | 30                     | -    | -                     | ns   |





#### **APPLICATION INFORMATION**



#### PACKAGE OUTLINE



## UDA1344TS

#### SOLDERING

#### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### **Reflow soldering**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages.

#### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}\text{C}.$ 

## UDA1344TS

#### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                                             | SOLDERING METHOD                  |                       |  |
|-----------------------------------------------------|-----------------------------------|-----------------------|--|
| PACKAGE                                             | WAVE                              | REFLOW <sup>(1)</sup> |  |
| BGA, HBGA, LFBGA, SQFP, TFBGA                       | not suitable                      | suitable              |  |
| HBCC, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, HVQFN, SMS | not suitable <sup>(2)</sup>       | suitable              |  |
| PLCC <sup>(3)</sup> , SO, SOJ                       | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                                     | not recommended <sup>(3)(4)</sup> | suitable              |  |
| SSOP, TSSOP, VSO                                    | not recommended <sup>(5)</sup>    | suitable              |  |

#### Notes

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the *"Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods"*.
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

### UDA1344TS

#### DATA SHEET STATUS

| DOCUMENT<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITION                                                                            |
|-----------------------------------|----------------------------------|---------------------------------------------------------------------------------------|
| Objective data sheet              | Development                      | This document contains data from the objective specification for product development. |
| Preliminary data sheet            | Qualification                    | This document contains data from the preliminary specification.                       |
| Product data sheet                | Production                       | This document contains the product specification.                                     |

#### Notes

- 1. Please consult the most recently issued document before initiating or completing a design.
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### DISCLAIMERS

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

**Terms and conditions of commercial sale** — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

# **Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

#### 2001 Jun 29

## NXP Semiconductors

### provides High Performance Mixed Signal and Standard Product solutions that leverage its leading RF, Analog, Power Management, Interface, Security and Digital Processing expertise

#### **Customer notification**

This data sheet was changed to reflect the new company name NXP Semiconductors, including new legal definitions and disclaimers. No changes were made to the technical content, except for package outline drawings which were updated to the latest version.

#### **Contact information**

For additional information please visit: http://www.nxp.com For sales offices addresses send e-mail to: salesaddresses@nxp.com

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753503/05/pp27

Date of release: 2001 Jun 29

Document order number: 9397 750 08498