

# **ALED8102S**

Datasheet

## 8 channel LED driver with direct switch control



### **Features**

- 8 constant current output channels controlled by four switch inputs
- Output enable input for global dimming
- Output current: from 5 mA to 100 mA
- Current programmable through external resistor
- Supply voltage: 3 V to 5.5 V
- Thermal shutdown
- 20 V current generator rated voltage
- Available in high thermal efficiency HTSSOP exposed pad package
- ESD protection 2.0 kV HBM, 100 V MM

## **Applications**

- Automotive LED interior and exterior lighting
  - Clusters
  - LCD back-light
  - Ambient light
  - Dome light
  - Rear combination light

## **Description**

The ALED8102S is a monolithic, low voltage, 8 low-side channels. The ALED8102S guarantees up to 20 V output driving capability allowing users to connect several LEDs in series. In the output stage, 8 regulated current sources provide from 5 mA to 100 mA constant current to drive the LEDs. Current is programmed though a single external resistor.

The ALED8102S is equipped with a thermal management that protects the device forcing it in shutdown (typically: power-off at 170 °C with 15 °C hysteresis to restart). The thermal protection switches OFF the output channels only.

The operative supply voltage range is between 3 V and 5.5 V. The output control is provided by four switch inputs, proving an on/off toggle action suitable also for local dimming. Moreover, on all active output LEDs brightness can be adjusted with a global PWM signal applied to the output enable pin  $(\overline{OE})$ . Outputs can be connected in parallel, or left unconnected if not used, as required by the application.

| Maturity status link |                     |  |  |  |
|----------------------|---------------------|--|--|--|
| ALED8102S            |                     |  |  |  |
| Device summary       |                     |  |  |  |
| Order code           | ALED8102SXTTR       |  |  |  |
| Package HTSSOP16     |                     |  |  |  |
| Packing              | 2500 parts per reel |  |  |  |

# 1 Pin description

57

### Figure 1. Pinout for HTSSOP16

| GND  | [] 1 | 16  | $V_{\text{DD}}$ |
|------|------|-----|-----------------|
| SW1  | 2    | 15  | R-EXT           |
| SW2  | [ 3  | 14  | ŌĒ              |
| SW3  | [ 4  | 13  | SW4             |
| OUT0 | [ 5  | 12  | OUT7            |
| OUT1 | 6    | 11  | OUT6            |
| OUT2 | [ 7  | 10  | OUT5            |
| OUT3 | 8    | 9 🛛 | OUT4            |
|      |      |     |                 |

### Table 1. Pin description

| HTSSOP16 | Symbol          | Name and function                                                                      |
|----------|-----------------|----------------------------------------------------------------------------------------|
| 1        | GND             | Ground terminal                                                                        |
| 2        | SW1             | Providing local dimming capability                                                     |
| 3        | SW2             | Providing local dimming capability                                                     |
| 4        | SW3             | Providing local dimming capability                                                     |
| 5-12     | OUT0-OUT7       | Output terminals                                                                       |
| 13       | SW4             | Providing local dimming capability                                                     |
| 14       | ŌĒ              | Global PWM brightness control input terminal (it must be connected to GND if not used) |
| 15       | R-EXT           | Terminal for external resistor for constant current programming                        |
| 16       | V <sub>DD</sub> | Supply voltage terminal                                                                |



# 2 Simplified internal block diagram



## 3 Absolute maximum ratings

Stressing the device above the ratings listed in the table below may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### Table 2. Absolute maximum ratings

| Symbol           | Parameter                                               | Value                   | Unit |
|------------------|---------------------------------------------------------|-------------------------|------|
| V <sub>DD</sub>  | Supply voltage                                          | 0 to 7                  | V    |
| Vo               | Output voltage                                          | - 0.5 to 20             | V    |
| Ι <sub>Ο</sub>   | Output current                                          | 100                     | mA   |
| VI               | Input voltage                                           | -0.4 to V <sub>DD</sub> | V    |
| I <sub>GND</sub> | GND terminal current                                    | 800                     | mA   |
| ESD              | Electrostatic discharge protection HBM human body model | ±2                      | KV   |
|                  | Electrostatic discharge protection MM machine model     | 100                     | V    |

## **3.1** Thermal characteristics

### Table 3. Thermal characteristics

| Symbol               | Parameter                                                     | Value       | Unit |
|----------------------|---------------------------------------------------------------|-------------|------|
| TJ                   | Operative junction temperature range                          | -40 to +150 | °C   |
| T <sub>STG</sub>     | Storage ambient temperature range                             | -55 to +150 |      |
| R <sub>thj-amb</sub> | Thermal resistance junction-ambient (HTSSOP16) <sup>(1)</sup> | 37.5        | °C/W |

1. The exposed pad should be soldered directly to the PCB to realize the thermal benefits.

## 4 Electrical characteristics

 $V_{DD}$  = 5 V,  $T_{j}$  = -40 to 125 °C,  $R_{EXT}$  = 386  $\Omega,$   $V_{O}$  = 0.85 V unless otherwise specified.

| Symbol                | Parameter                                                | Conditions                                       | Min.               | Тур. | Max.               | Unit |
|-----------------------|----------------------------------------------------------|--------------------------------------------------|--------------------|------|--------------------|------|
| V <sub>DD</sub>       | Supply voltage                                           |                                                  | 3.0                | -    | 5.5                | V    |
| V <sub>UVLO</sub>     | UVLO threshold (rising)                                  |                                                  |                    | 2.7  | 2.9                |      |
|                       | UVLO threshold (falling)                                 |                                                  | 2.1                | 2.3  |                    | -    |
| Hy <sub>UVLO</sub>    | UVLO hysteresis                                          |                                                  |                    | 0.4  |                    |      |
| Vo                    | Output voltage <sup>(1)(2)</sup>                         | OUT0 – OUT7                                      | 0.85               | -    | 19                 |      |
| VIH                   | SWx / OE input voltage                                   |                                                  | 0.8V <sub>DD</sub> | -    | V <sub>DD</sub>    |      |
| VIL                   |                                                          |                                                  | GND                | -    | 0.2V <sub>DD</sub> |      |
| R <sub>UP</sub>       | Pull-up resistor for $\overline{OE}$ pin                 |                                                  | -                  | 300  | -                  | ΚΩ   |
| R <sub>DW</sub>       | Pull-down resistor for SWx pins                          |                                                  | -                  | 310  | -                  |      |
| R <sub>EXT</sub>      | External current set-up resistance                       |                                                  | -                  | -    | 3.9                |      |
| I <sub>DD(OFF1)</sub> | Supply current (OFF)                                     | OUT0 to 7 = OFF                                  | -                  | 7    | 8                  | mA   |
| I <sub>DD(OFF2)</sub> |                                                          | R <sub>EXT</sub> = 190 Ω                         | -                  | 14   | 16                 |      |
|                       |                                                          | OUT0 to 7 = OFF                                  |                    |      |                    |      |
| I <sub>DD(ON)</sub>   | Supply current (ON)                                      | R <sub>EXT</sub> = 190 Ω                         | -                  | 14   | 16                 |      |
|                       |                                                          | V <sub>O</sub> = 1.4 V                           |                    |      |                    |      |
|                       |                                                          | OUT0 to 7 = ON                                   |                    |      |                    |      |
| %/dV <sub>O</sub>     | Output current vs. outputvoltage regulation (1) (3)      | V <sub>O</sub> from 1 V to 3 V;                  | -                  | 0.1  | -                  | %/V  |
| %/dV <sub>DD</sub>    | Output current vs. supply voltage regulation $^{(1)(4)}$ | $V_{\text{DD}}$ from 3 V to 5.5 V                | -                  | 1    | -                  | 1    |
| $\Delta I_{OL}$       | Output current precision: chip to chip (1)               |                                                  | -                  | -    | ±6                 | %    |
| $\Delta I_{OL1}$      | Output current precision: channel to channel (1) (5)     |                                                  | -                  | ±1.5 | ±4                 | %    |
| $\Delta I_{OL2}$      |                                                          | V <sub>O</sub> = 1.4 V; R <sub>EXT</sub> = 190 Ω | -                  | ±1.2 | ±4                 |      |
| I <sub>Oleak</sub>    | Single output leakage current                            | V <sub>O</sub> = 19 V OUTn = OFF                 | -                  | 0.5  | 2                  | μA   |
| T <sub>sd</sub>       | Thermal shutdown (6)                                     |                                                  |                    | 170  |                    | °C   |
| T <sub>sd_hys</sub>   | Thermal shutdown hysteresis (6)                          |                                                  |                    | 15   |                    | °C   |

### **Table 4. Electrical characteristics**

1. Test with just one output ON.

2. Minimum regulation voltage @  $I_{O}$  = 50 mA.

3. 
$$\Delta\left(\%/V\right) = \frac{(Ion@Von3.0V) - (Ion@Von1.0V)}{(Ion@Von = 1.0V)} \times \frac{100}{3-1}$$

4. 
$$\Delta \left( \% / V \right) = \frac{(Ion@V_{DD} = 5.5V) - (Ion@V_{DD} = 3.0V)}{(Ion@V_{DD} = 3.0V)} \times \frac{100}{5.5 - 1}$$

5. ((IOn - IOavg0-7)/ IOavg0-7) x 100.

6. Not tested in production.

# 5 Switching characteristics

 $V_{DD}$  = 5 V,  $T_j$  = 25 °C,  $I_O$  = 50 mA,  $R_L$  = 60  $\Omega$ ,  $C_L$  = 10 pF,  $V_L$  = 5 V, unless otherwise specified.

| Symbol             |                | Parameter                     | Conditions              | Min. | Тур. | Max. | Unit |
|--------------------|----------------|-------------------------------|-------------------------|------|------|------|------|
| t <sub>PLH1</sub>  | SWx – OUTn     | Propagation delay time        | V <sub>DD</sub> = 3.3 V | -    | 220  | -    | ns   |
|                    | (OE just "0")  | ("L" to "H")                  | V <sub>DD</sub> = 5 V   | -    | 200  | -    |      |
| t <sub>PLH2</sub>  | OE - OUTn      | Propagation delay time        | V <sub>DD</sub> = 3.3 V | -    | 220  | -    |      |
|                    | (SWx just "1") | ("L" to "H")                  | V <sub>DD</sub> = 5 V   | -    | 200  | -    |      |
| t <sub>PHL1</sub>  | SWx – OUTn     | Propagation delay time        | V <sub>DD</sub> = 3.3 V | -    | 100  | -    |      |
|                    | (OE just "0")  | ("H" to "L")                  | V <sub>DD</sub> = 5 V   | -    | 100  | -    |      |
| t <sub>PHL2</sub>  | OE - OUTn      | Propagation delay time        | V <sub>DD</sub> = 3.3 V | -    | 90   | -    |      |
|                    | (SWx just "1") | ("H" to "L")                  | V <sub>DD</sub> = 5 V   | -    | 100  | -    |      |
| t <sub>ON</sub>    | OUTr           | n Current rise time.          | V <sub>DD</sub> = 3.3 V | -    | 430  | -    |      |
|                    | Evaluate       | d as OUTn falling time        | V <sub>DD</sub> = 5 V   | -    | 400  | -    |      |
| t <sub>OFF</sub>   | OUT            | OUTn current fall time.       |                         |      | 430  | -    |      |
|                    | Evaluate       | Evaluated as OUTn rising time |                         |      | 400  | -    |      |
| t <sub>W(OE)</sub> | Output ena     | ble minimum pulse width       |                         | 1    | -    | -    | μs   |

### Table 5. Switching characteristics

### Figure 3. toN - toFF time evaluation



### Figure 4. t<sub>PLH</sub> - t<sub>PHL</sub> time evaluation



# 6 Simplified internal block diagram

Inputs  $\overline{OE}$  and SWx terminals have pull-up and pull-down connection respectively:



DS12430 - Rev 1

57

## 7 The switch output control

All switch inputs (SWx) are pulled down by a 300 k $\Omega$ . If the generic SWx pin is left floating or connected to GND or polarized at low logic level, the corresponding outputs are in OFF condition. If SWx pin is connected to V<sub>DD</sub> or polarized at high logic level, the corresponding outputs are in ON condition. See below the complete truth table:

### Table 6. Switch output control

| Switch inputs | Outputs controlled (ON/OFF)  |
|---------------|------------------------------|
| SW1           | OUT0 and OUT1 simultaneously |
| SW2           | OUT2 and OUT3 simultaneously |
| SW3           | OUT4 and OUT5 simultaneously |
| SW4           | OUT6 and OUT7 simultaneously |

| SW4 | SW3 | SW2 | SW1 | OE | Out0 | Out1 | Out2 | Out3 | Out4 | Out5 | Out6 | Out7 |
|-----|-----|-----|-----|----|------|------|------|------|------|------|------|------|
| 0   | 0   | 0   | 0   | х  | off  |
| 0   | 0   | 0   | 1   | 0  | on   | on   | off  | off  | off  | off  | off  | off  |
| 0   | 0   | 1   | 0   | 0  | off  | off  | on   | on   | off  | off  | off  | off  |
| 0   | 0   | 1   | 1   | 0  | on   | on   | on   | on   | off  | off  | off  | off  |
| 0   | 1   | 0   | 0   | 0  | off  | off  | off  | off  | on   | on   | off  | off  |
| 0   | 1   | 0   | 1   | 0  | on   | on   | off  | off  | on   | on   | off  | off  |
| 0   | 1   | 1   | 0   | 0  | off  | off  | on   | on   | on   | on   | off  | off  |
| 0   | 1   | 1   | 1   | 0  | on   | on   | on   | on   | on   | on   | off  | off  |
| 1   | 0   | 0   | 0   | 0  | off  | off  | off  | off  | off  | off  | on   | on   |
| 1   | 0   | 0   | 1   | 0  | on   | on   | off  | off  | off  | off  | on   | on   |
| 1   | 0   | 1   | 0   | 0  | off  | off  | on   | on   | off  | off  | on   | on   |
| 1   | 0   | 1   | 1   | 0  | on   | on   | on   | on   | off  | off  | on   | on   |
| 1   | 1   | 0   | 0   | 0  | off  | off  | off  | off  | on   | on   | on   | on   |
| 1   | 1   | 0   | 1   | 0  | on   | on   | off  | off  | on   | on   | on   | on   |
| 1   | 1   | 1   | 0   | 0  | off  | off  | on   | on   | on   | on   | on   | on   |
| 1   | 1   | 1   | 1   | 0  | on   |
| x   | x   | х   | х   | 1  | off  |

#### Table 7. Switches vs. output truth table

# 8 Typical characteristics



#### Table 8. Table settings

| Vdd | lset (mA) | Rext (Ω) | V <sub>DROP</sub> min. (mV) | V <sub>DROP</sub> max. (mV) | V <sub>DROP</sub> AVG (mV) |
|-----|-----------|----------|-----------------------------|-----------------------------|----------------------------|
| 3   | 5         | 3930     | 46.5                        | 52.9                        | 48.63                      |
|     | 10        | 1910     | 80.9                        | 100                         | 82.26                      |
|     | 20        | 963      | 150                         | 161                         | 157                        |
|     | 50        | 386      | 392                         | 396                         | 394.3                      |
|     | 80        | 241      | 636                         | 646                         | 640.3                      |
|     | 100       | 192      | 846                         | 850                         | 848                        |
| 5   | 5         | 3930     | 40.8                        | 41.7                        | 41.16                      |
|     | 10        | 1910     | 80.1                        | 105                         | 89.2                       |
|     | 20        | 963      | 153                         | 154                         | 154                        |
|     | 50        | 386      | 379                         | 386                         | 382                        |
|     | 80        | 241      | 618                         | 626                         | 621                        |
|     | 100       | 192      | 825                         | 830                         | 827                        |

# 9 Typical application



### Figure 8. Typical application circuit

#### Typical application circuit

The figure above shows a typical application schematic for the ALED8102S, Cled value depends on common rail voltage connection length and driver total output current, typically it is around 47  $\mu$ F; Cin is about 1  $\mu$ F; current setting resistor depends on output current set (ex. with R<sub>EXT</sub> = 386  $\Omega \rightarrow I_0 \approx 50$  mA). The external programming resistor between R-EXT and GND should be connected as close as possible to the device.

To have the proper device functionality, it is strongly suggested to follow a correct power-up sequence:  $V_{DD}$  and  $V_{LED}$  power supplies must be provided simultaneously or at least,  $V_{DD}$  must be connected before  $V_{LED}$  so to activate all internal digital control blocks earlier than LEDs power supply. If  $V_{LED}$  anticipates driver  $V_{DD}$ , this could result in a visible flash on connected LEDs (output stage undesired activation).

#### **Device thermal management**

The aim of this section is to provide some recommendation that can be useful to design the application PCB for a better power dissipation:

- To decrease the device working temperature, the package exposed pad needs soldering to the board.
- To improve thermal performance at least a 4-layer (e.g. 2S2P) PCB should be used.
- The copper area below the package thermal pad should be as wide as possible also outside the package perimeter (using the package sides without pins)
- A reasonable number of vias must connect the copper area below the package to all available PCB layers especially just below the device package (e.g. 3x3 or 4x3 vias array) but also outside the package perimeter. The smaller and closely spaced vias are, the better solution is. The best implementation is represented by copper filled vias.
- On each inner layer a copper area must be provided for dissipation (wider it is better, if possible at least 4 times or more the package dimensions). A good condition is to have at least a power layer as an entire copper area (e.g. GND layer)
- Traces for pin connection must be as wide as layout constrains allow
- Several devices in power dissipation on the same board must be properly spaced.

Figure 9 shows, once the maximum power dissipation is fixed, which ambient temperature range can be covered according to the maximum junction temperature and package thermal resistance: 37.5 °C/W for HTSSOP16 on

Jedec PCB (2S2P) and conditions. With the same thermal resistance, figure 10 shows the junction temperature as a function of ambient temperature considering 1 W of power dissipation.









# **10** Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: www.st.com. ECOPACK<sup>®</sup> is an ST trademark.

## 10.1 HTSSOP16 package information

### Figure 11. HTSSOP16 exposed pad package outline



#### Table 9. HTSSOP16 exposed pad mechanical data

| Dim. | mm   |      |      |  |  |
|------|------|------|------|--|--|
|      | Min. | Тур. | Max. |  |  |
| А    |      |      | 1.20 |  |  |
| A1   |      |      | 0.15 |  |  |
| A2   | 0.80 | 1.00 | 1.05 |  |  |
| b    | 0.19 |      | 0.30 |  |  |
| С    | 0.09 |      | 0.20 |  |  |
| D    | 4.90 | 5.00 | 5.10 |  |  |
| D1   | 2.80 | 3.00 | 3.20 |  |  |
| E    | 6.20 | 6.40 | 6.60 |  |  |
| E1   | 4.30 | 4.40 | 4.50 |  |  |
| E2   | 2.80 | 3.00 | 3.20 |  |  |
| e    |      | 0.65 |      |  |  |
| L    | 0.45 | 0.60 | 0.75 |  |  |
| L1   |      | 1.00 |      |  |  |
| k    | 0.00 |      | 8.00 |  |  |
| ааа  |      |      | 0.10 |  |  |

## 10.2 HTSSOP16 packing information

### Figure 12. HTSSOP16 tape and reel outline



#### Table 10. HTSSOP16 tape and reel mechanical data

| Dim. | mm   |      |      |  |  |  |
|------|------|------|------|--|--|--|
|      | Min. | Тур. | Max. |  |  |  |
| А    |      |      | 330  |  |  |  |
| С    | 12.8 |      | 13.2 |  |  |  |
| D    | 20.2 |      |      |  |  |  |
| Ν    | 60   |      |      |  |  |  |
| Т    |      |      | 22.4 |  |  |  |
| Ao   | 6.7  |      | 6.9  |  |  |  |
| Во   | 5.3  |      | 5.5  |  |  |  |
| Ко   | 1.6  |      | 1.8  |  |  |  |
| Po   | 3.9  |      | 4.1  |  |  |  |
| Р    | 7.9  |      | 8.1  |  |  |  |

# **Revision history**

### Table 11. Document revision history

| Date        | Version | Changes          |
|-------------|---------|------------------|
| 29-Jan-2018 | 1       | Initial release. |

## Contents

| 1   | Pin description                    | 2  |
|-----|------------------------------------|----|
| 2   | Simplified internal block diagram  |    |
| 3   | Absolute maximum ratings           | 4  |
|     | 3.1 Thermal characteristics        | 4  |
| 4   | Electrical characteristics         | 5  |
| 5   | Switching characteristics          | 6  |
| 6   | Simplified internal block diagram  | 7  |
| 7   | The switch output control          | 8  |
| 8   | Typical characteristics            | 9  |
| 9   | Typical application                |    |
| 10  | Package information                |    |
|     | 10.1 HTSSOP16 package information. | 13 |
|     | 10.2 HTSSOP16 packing information  | 13 |
| Rev | vision history                     |    |

# List of tables

| Table 1.  | Pin description.                         | 2 |
|-----------|------------------------------------------|---|
| Table 2.  | Absolute maximum ratings                 | 4 |
| Table 3.  | Thermal characteristics.                 | 4 |
| Table 4.  | Electrical characteristics               | 5 |
| Table 5.  | Switching characteristics.               | 6 |
| Table 6.  | Switch output control                    | 8 |
|           | Switches vs. output truth table          |   |
| Table 8.  | Table settings                           | 9 |
| Table 9.  | HTSSOP16 exposed pad mechanical data 1   | 3 |
| Table 10. | HTSSOP16 tape and reel mechanical data 1 | 4 |
| Table 11. | Document revision history                | 5 |

# List of figures

| Figure 1.  | Pinout for HTSSOP16                                                                        | 2 |
|------------|--------------------------------------------------------------------------------------------|---|
| Figure 2.  | ALED8102S simplified block diagram                                                         | 3 |
| Figure 3.  | t <sub>ON</sub> - t <sub>OFF</sub> time evaluation.                                        | 6 |
| Figure 4.  | t <sub>PLH</sub> - t <sub>PHL</sub> time evaluation                                        | 6 |
| Figure 5.  | OE Terminal                                                                                | 7 |
| Figure 6.  | SWx Terminals                                                                              | 7 |
| Figure 7.  | I <sub>SET</sub> vs. dropout voltage (V <sub>DROP</sub> @ 25 °C)                           | 9 |
| Figure 8.  | Typical application circuit                                                                | 0 |
| Figure 9.  | Power dissipation rating vs. ambient temperature ( $R_{th}$ = 37.5 °C/W; $T_j$ = 125 °C) 1 | 1 |
| Figure 10. | Junction temperature vs. ambient temperature (R <sub>th</sub> = 37.5°C/W; Pd = 1 W) 1      | 1 |
| Figure 11. | HTSSOP16 exposed pad package outline 1                                                     | 3 |
| Figure 12. | HTSSOP16 tape and reel outline                                                             | 4 |



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics – All rights reserved