**Bi-CMOS LSI** # **Quad H-Bridge Micro Step** Motor Driver with I<sup>2</sup>C Interface www.onsemi.com #### Overview The LV8414CS is a motor driver that is available for the PWM constant-current control micro step drive of dual stepper motor. Miniaturization using the wafer level package (WLP) makes the IC ideally suited for driving the stepping motors used to control the lenses in digital still cameras, cell phone camera modules and other such devices. #### **Feature** - Built-in 256-division micro step drive circuit for dual stepper motor - Excitation step proceeds only by step signal input - Peak excitation current switchable to one of 16 levels - Serial data control using I<sup>2</sup>C interface - Built-in thermal protection circuit - Low supply voltage protection circuit incorporated - On-chip photo sensor drive transistors - On-chip Schmitt buffer # **Typical Applications** - Tablet - Digital Still Camera - Feature Phone - Smartphone WLP32K (2.47×2.47) ### **Specifications** ### Absolute Maximum Ratings at Ta = 25°C | Parameter | Symbol | Conditions | Ratings | Unit | |-----------------------------|---------------------|-------------------------------------|-------------|------| | Maximum supply voltage 1 | V <sub>M</sub> max | | 6.0 | V | | Maximum supply voltage 2 | V <sub>CC</sub> max | | 6.0 | V | | Output peak current | I <sub>O</sub> peak | ch1 to 4<br>t ≤ 10ms, ON-duty ≤ 20% | 600 | mA | | Continuous output current 1 | I <sub>O</sub> max1 | ch1 to 4 | 400 | mA | | Continuous output current 2 | I <sub>O</sub> max2 | PI | 30 | mA | | Allowable power dissipation | Pd max | *Mounted on a specified board. | 1.0 | W | | Operating temperature | Topr | | -30 to +85 | °C | | Storage temperature | Tstg | | −55 to +150 | °C | <sup>\*</sup> Specified circuit board : 40mm×50mm×0.8mm, glass epoxy four-layer board. Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### ORDERING INFORMATION See detailed ordering and shipping information on page 37 of this data sheet. <sup>\*</sup> I<sup>2</sup>C Bus is a trademark of Philips Corporation. # **Recommended Operating Conditions** at Ta = 25°C | Parameter | Symbol | Conditions | Ratings | Unit | |---------------------------------|--------------------|------------|---------------------------|------| | Operating supply voltage range1 | V <sub>M</sub> op | | 2.5 to 5.5 | ٧ | | Operating supply voltage range2 | V <sub>CC</sub> op | | 2.5 to 5.5 | V | | Logic input voltage | V <sub>IN</sub> | | 0 to V <sub>CC</sub> +0.3 | V | | CLK input frequency | FIN | CLK1 to 2 | 0 to 100 | kHz | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. # Electrical Characteristics at Ta = 25°C, $V_M = 5.0V$ , $V_{CC} = 3.3V$ | Parameter | Symbol | Conditions | | Ratings | | Unit | | |--------------------------------------------|---------------------|--------------------------------------------------------------------|---------------------|---------|---------------------|------|--| | Parameter | Symbol | Conditions | min | typ | max | Oim | | | Standby mode current drain | Istn | ENA = "L" | | | 1.0 | μА | | | VM current drain | I <sub>M</sub> | ENA = "H", IM1 + IM2, with no load | 50 | 100 | 200 | μΑ | | | V <sub>CC</sub> current drain | Icc | ENA = "H" | 0.75 | 1.5 | 3.0 | mA | | | V <sub>CC</sub> low-voltage cutoff voltage | VthV <sub>CC</sub> | | 2.0 | 2.25 | 2.5 | V | | | Low-voltage hysteresis voltage | VthHYS | | 100 | 150 | 200 | mV | | | Thermal shutdown temperature | TSD | Design guarantee value * | 160 | 180 | 200 | °C | | | Thermal hysteresis width | ΔTSD | Design guarantee value * | 10 | 30 | 50 | °C | | | Micro-step driver | | | | | | | | | Logic pin internal pull-down resistance | Rin | ENA, CLK1 to 2, FR1 to 2 | 50 | 100 | 200 | kΩ | | | Logic pin input current | linL | V <sub>IN</sub> = 0, ENA, CLK1 to 2, FR1 to 2 | | | 1.0 | μА | | | | linH | V <sub>IN</sub> = 3.3V, ENA, CLK1 to 2, FR1 to 2 | 16.5 | 33 | 66 | μА | | | Logic high-level voltage | VinH | ENA, SCL, SDA, CLK1 to 2, FR1 to 2 | 0.6×V <sub>CC</sub> | | | V | | | Logic low-level voltage | VinL | ENA, SCL, SDA, CLK1 to 2, FR1 to 2 | | | 0.2×V <sub>CC</sub> | V | | | Output on-resistance | Ronu | I <sub>O</sub> = 100mA, upper ON resistance | | 0.38 | | Ω | | | | Rond | I <sub>O</sub> = 100mA, lower ON resistance | | 0.22 | | Ω | | | | Ron | I <sub>O</sub> = 100mA, sum of upper- and lower-side on resistance | | 0.6 | 1.0 | Ω | | | Output leakage current | l <sub>O</sub> leak | | | | 1.0 | μА | | | Diode forward voltage | VD | I <sub>D</sub> = -100mA | 0.45 | 0.75 | 1.1 | V | | | Chopping frequency | Fchop00 | | 280 | 400 | 520 | kHz | | | | Fchop01 | | 140 | 200 | 260 | kHz | | | | Fchop10 | | 420 | 600 | 780 | kHz | | | | Fchop11 | | 210 | 300 | 390 | kHz | | | Current setting reference voltages | VSEN00 | | 0.185 | 0.200 | 0.215 | V | | | | VSEN01 | | 0.175 | 0.190 | 0.205 | V | | | | VSEN02 | | 0.165 | 0.180 | 0.195 | V | | | | VSEN03 | | 0.155 | 0.170 | 0.185 | V | | | | VSEN04 | | 0.145 | 0.160 | 0.175 | V | | | | VSEN05 | | 0.135 | 0.150 | 0.165 | V | | | | VSEN06 | | 0.125 | 0.140 | 0.155 | V | | | | VSEN07 | | 0.115 | 0.130 | 0.145 | V | | | | VSEN08 | | 0.105 | 0.120 | 0.135 | V | | | | VSEN09 | | 0.095 | 0.110 | 0.125 | V | | | | VSEN10 | | 0.085 | 0.100 | 0.115 | V | | | | VSEN11 | | 0.075 | 0.090 | 0.105 | V | | | | VSEN12 | | 0.065 | 0.080 | 0.095 | V | | | | VSEN13 | | 0.055 | 0.070 | 0.085 | V | | | | VSEN14 | | 0.045 | 0.060 | 0.075 | V | | | | VSEN15 | | 0.035 | 0.050 | 0.065 | V | | <sup>\* :</sup> Design target value, not to be measured at production test. Continued on next page. Continued from preceding page. Ratings Parameter Symbol Conditions Unit min typ max PI (Photo sensor driving transistor) Output on-resistance I<sub>O</sub> = 10mA 1.5 Ω Output leakage current 1.0 $I_O$ leak μΑ Schmitt buffer 0.5×V<sub>C</sub>C Logic input high-level voltage VinH BI1, BI2 ٧ VinL BI1, BI2 Logic input low-level voltage 0.25×V<sub>CC</sub> ٧ Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. # **Package Dimensions** # [LV8414CS-N-TE-L-H] #### WLP32K(2.47X2.47) # **Pin Assignment** # **Block Diagram** # Pin Functions | Pin No. | Pin Name | Function | Equivalent Circuit | |----------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------| | A1 | BI1 | Schmitt buffer input pin | - VCC | | A6<br>B3 | BI2<br>SCL | I <sup>2</sup> C Interface | IN SGND | | B4 | SDA | I <sup>2</sup> C Interface | SDA SGND | | E2 | ENA | Chip enable pin | - Vcc | | C2<br>C5<br>D2<br>D5 | CLK1<br>CLK2<br>FR1<br>FR2 | Step signal input pin Forward/reverse rotation setting signal input pin | VCC IN SGND | | A2 A5 C1 C6 D1 D6 F2 F5 B1 B6 E1 E6 E5 F1 F6 | OUT1A OUT3A OUT1B OUT3B OUT2A OUT4A OUT2B OUT4B RF1 RF3 RF2 RF4 MO BO1 BO2 | H bridge output pin Current-sense resistor connection pins Monitor output pin Schmitt buffer output pin | OUT RF OUT VCC OUT OUT OUT OUT OUT OUT OUT O | | | | | SGND | Continued on next page. Continued from preceding page. | Continued IIo | m preceding page. | | | | | | | | |---------------|-------------------|------------------------------------------|--------------------|--|--|--|--|--| | Pin No. | Pin Name | Function | Equivalent Circuit | | | | | | | E4 | PI | Photo sensor drive transistor output pin | PI<br>O<br>SGND | | | | | | | E3 | V <sub>CC</sub> | Logic power supply connection pin | | | | | | | | B5 | SGND | Signal ground | | | | | | | | F3<br>F4 | VM1<br>VM2 | Motor power supply connection pin | | | | | | | | A3<br>A4 | PGND1<br>PGND2 | Power ground | | | | | | | | B2 | N.C. | Unused pin | | | | | | | # **Serial Bus Communication Specifications** I<sup>2</sup>C serial transfer timing conditions # Standard mode | Parameter | symbol | Conditions | min | typ | max | unit | |---------------------------|---------------------------------------------------------------------------|----------------------------------------------------------|------|-----|------|------| | SCL clock frequency | fscl | SCL clock frequency | 0 | | 100 | kHz | | Data setup time | Data setup time ts1 Setup time of SCL with respect to the falling edge of | | | | | μS | | | ts2 | Setup time of SDA with respect to the rising edge of SCL | 250 | | | ns | | | ts3 | Setup time of SCL with respect to the rising edge of SDA | 4.0 | | | μS | | Data hold time | th1 | Hold time of SCL with respect to the rising edge of SDA | 4.0 | | | μS | | | th2 | Hold time of SDA with respect to the falling edge of SCL | 0.08 | | | μS | | Pulse width | twL | SCL low period pulse width | 4.7 | | | μS | | | twH | SCL high period pulse width | 4.0 | | | μS | | Input waveform conditions | ton | SCL, SDA (input) rising time | | | 1000 | μS | | | tof | SCL, SDA (input) falling time | | | 300 | μS | | Bus free time | tbuf | Interval between stop condition and start condition | 4.7 | | | μS | # **High-speed mode** | Parameter | Symbol | Conditions | min | typ | max | unit | |---------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------|------|-----|-----|------| | SCL clock frequency | fscl | SCL clock frequency | 0 | | 400 | kHz | | Data setup time | Data setup time ts1 Setup time of SCL with respect to the falling edge of SDA | | | | | μS | | | ts2 | Setup time of SDA with respect to the rising edge of SCL | 100 | | | ns | | | ts3 | Setup time of SCL with respect to the rising edge of SDA | 0.6 | | | μS | | Data hold time | th1 | Hold time of SCL with respect to the rising edge of SDA | 0.6 | | | μS | | | th2 | Hold time of SDA with respect to the falling edge of SCL | 0.08 | | | μS | | Pulse width | twL | SCL low period pulse width | 1.3 | | | μS | | | twH | SCL high period pulse width | 0.6 | | | μS | | Input waveform conditions | ton | SCL, SDA (input) rising time | | | 300 | μS | | | tof | SCL, SDA (input) falling time | | | 300 | μS | | Bus free time | tbuf | Interval between stop condition and start condition | 1.3 | | | μS | #### I<sup>2</sup>C bus transmission method Start and stop conditions The I<sup>2</sup>C bus requires that the state of SDA be preserved while SCL is high as shown in the timing diagram below during a data transfer operation. When data is not being transferred, both SCL and SDA are in the high state. The start condition is generated and access is started when SDA is changed from high to low while SCL and SDA are high. Conversely, the stop condition is generated and access is ended when SDA is changed from low to high while SCL is high. ### Data transfer and acknowledgement response After the start condition is generated, data is transferred one byte (8 bits) at a time. Any number of data bytes can be transferred consecutively. An ACK signal is sent to the sending side from the receiving side every time 8 bits of data are transferred. The transmission of an ACK signal is performed by setting the receiving side SDA to low after SDA at the sending side is released immediately after the clock pulse of SCL bit 8 in the data transferred has fallen low. After the receiving side has sent the ACK signal, if the next byte transfer operation is to receive only the byte, the receiving side releases SDA on the falling edge of the 9th clock of SCL. There are no CE signals in the $I^2C$ bus; instead, a 7-bit slave address is assigned to each device, and the first byte of the transfer data is allocated to the 7-bit slave address and to the command (R/W) which specifies the direction of subsequent data transfer. The LV8414CS is a drive IC with a dedicated write function and it does not have a read function. The 7-bit address is transferred in sequence starting with MSB, and the eighth bit is set to low. The second and subsequent bytes are transferred in write mode. In the LV8414CS, the slave address is stipulated to be "1110010.". #### Data transfer write format The slave address and Write command must be allocated to the first byte (8 bits) and the register address in the "Serial data truth table" must be designated in the second byte. For the third byte, data transfer is carried out to the address designated by the register address which is written in the second byte. Subsequently, if data continues, the register address value is automatically incremented for the fourth and subsequent bytes. Thus, continuous data transfer starting at the designated address is made possible. When the register address is set to "00000011," the address to which the next byte is transferred wraps around to "00000000." #### (1) Data write example #### (2) Actual example of continuous data transfer Based on the "Serial data truth table" on the next page, the following settings are used for the actual example of the continuous data transfer shown in the above figure. (Data transfer is set at the SCL rising edge of "D0" of each data.) #### 1/2-channel settings: Output ON, reset release, reverse (CCW) rotation, current reference voltage setting of 0.2V, no CLK1 frequency division, Half step setting #### 3/4-channel settings: Output ON, reset release, forward (CW) rotation, current reference voltage setting of 0.2V, no CLK2 frequency division, Half step setting #### Other settings: 400kHz chopping frequency, photo sensor OFF, MO output channels set to 1/2 channels, MO output initial position. # Serial data truth table | <u> </u> | u. u. | Register Address Data | | | | | | | | | | | | | | | | |----------|-------|-----------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|-----------------------------------|------------------------| | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Setting mode | Set contents | | | | | | | | | | * | * | * | * | 0 | 0 | 0 | 0 | | 0.200V | | | | | | | | | | * | * | * | * | 0 | 0 | 0 | 1 | | 0.190V | | | | | | | | | | * | * | * | * | 0 | 0 | 1 | 0 | | 0.180V | | | | | | | | | | * | * | * | * | 0 | 0 | 1 | 1 | | 0.170V | | | | | | | | | | * | * | * | * | 0 | 1 | 0 | 0 | | 0.160V | | | | | | | | | | * | * | * | * | 0 | 1 | 0 | 1 | | 0.150V | | | | | | | | | | * | * | * | * | 0 | 1 | 1 | 0 | | 0.140V | | | | | | | | | | * | * | * | * | 0 | 1 | 1 | 1 | 1/2ch | 0.130V | | | | | | | | | | * | * | * | * | 1 | 0 | 0 | 0 | Current reference voltage setting | 0.120V | | | | | | | | | | * | * | * | * | 1 | 0 | 0 | 1 | 3 | 0.110V | | | | | | | | | | * | * | * | * | 1 | 0 | 1 | 0 | | 0.100V | | | 0 | 0 | 0 | 0 | _ | _ | _ | * | * | * | * | 1 | 0 | 1 | 1 | | 0.090V | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | * | * | * | * | 1 | 1 | 0 | 0 | | 0.080V | | | | | | | | | | * | * | * | * | 1 | 1 | 0 | 1 | | 0.070V | | | | | | | | | | * | * | * | * | 1 | 1 | 1 | 0 | | 0.060V | | | | | | | | | | * | * | * | * | 1 | 1 | 1 | 1 | | 0.050V | | | | | | | | | | * | * | * | 0 | * | * | * | * | 1/2ch | CW (forward rotation) | | | | | | | | | | * | * | * | 1 | * | * | * | * | Excitation Direction | CCW (reverse rotation) | | | | | | | | | | * | * | 0 | * | * | * | * | * | 1/2ch | Clear | | | | | | | | | | * | * | 1 | * | * | * | * | * | Step/Hold | Hold | | | | | | | | | | * | 0 | * | * | * | * | * | * | 1/2ch | Reset | | | | | | | | | | * | 1 | * | * | * | * | * | * | Counter Reset | Clear | | | | | | | | | | 0 | * | * | * | * | * | * | * | 1/2ch | Output OFF | | | | | | | | | | 1 | * | * | * | * | * | * | * | Output Enable | Output ON | | | | | | | | | | * | * | * | * | 0 | 0 | 0 | 0 | | 0.200V | | | | | | | | | | * | * | * | * | 0 | 0 | 0 | 1 | | 0.190V | | | | | | | | | | * | * | * | * | 0 | 0 | 1 | 0 | | 0.180V | | | | | | | | | | * | * | * | * | 0 | 0 | 1 | 1 | | 0.170V | | | | | | | | | | * | * | * | * | 0 | 1 | 0 | 0 | | 0.160V | | | | | | | | | | * | * | * | * | 0 | 1 | 0 | 1 | | 0.150V | | | | | | | | | | * | * | * | * | 0 | 1 | 1 | 0 | | 0.140V | | | | | | | | | | * | * | * | * | 0 | 1 | 1 | 1 | 3/4ch Current reference voltage | 0.130V | | | | | | | | | | * | * | * | * | 1 | 0 | 0 | 0 | setting | 0.120V | | | | | | | | | | * | * | * | * | 1 | 0 | 0 | 1 | | 0.110V | | | | | | | | | | * | * | * | * | 1 | 0 | 1 | 0 | | 0.100V | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | * | * | * | * | 1 | 0 | 1 | 1 | | 0.090V | | | Ů | Ů | Ů | | | | ' | * | * | * | * | 1 | 1 | 0 | 0 | | 0.080V | | | | | | | | | | * | * | * | * | 1 | 1 | 0 | 1 | | 0.070V | | | | | | | | | | * | * | * | * | 1 | 1 | 1 | 0 | | 0.060V | | | | | | | | | | * | * | * | * | 1 | 1 | 1 | 1 | | 0.050V | | | | | | | | | | * | * | * | 0 | * | * | * | * | 3/4ch | CW (forward rotation) | | | | | | | | | | * | * | * | 1 | * | * | * | * | Excitation Direction | CCW (reverse rotation) | | | | | | | | | | * | * | 0 | * | * | * | * | * | 3/4ch | Clear | | | | | | | | | | * | * | 1 | * | * | * | * | * | Step/Hold | Hold | | | | | | | | | | * | 0 | * | * | * | * | * | * | 3/4ch | Reset | | | | | | | | | | * | 1 | * | * | * | * | * | * | Counter Reset | Clear | | | | | | | | | | 0 | * | * | * | * | * | * | * | 3/4ch | Output OFF | | | | | | | | | | 1 | * | * | * | * | * | * | * | Output Enable | Output ON | Continued on next page. Continued from preceding page. | Conti | nued f | | | | | | | ı | | | | | | | | <u> </u> | | |-------|--------|-----|-----|-------------|-----|-----|-----|----|----|----|----------|----|----|----|----|----------------------------|-------------------------| | A7 | A6 | A5 | A4 | Addre<br>A3 | A2 | A1 | A0 | D7 | D6 | D5 | Da<br>D4 | D3 | D2 | D1 | D0 | Setting mode | Set contents | | 711 | 710 | 710 | 714 | 7.0 | 712 | /(1 | 7.0 | * | * | * | * | * | * | 0 | 0 | | 1 (frequency division) | | | | | | | | | | * | * | * | * | * | * | 0 | 1 | -<br>1/2ch | 1/2 | | | | | | | | | | * | * | * | * | * | * | 1 | 0 | CLK1 division setting | 1/4 | | | | | | | | | | * | * | * | * | * | * | 1 | 1 | · | 1/8 | | | | | | | | | | * | * | * | * | 0 | 0 | * | * | | 1 (frequency division) | | | | | | | | | | * | * | * | * | 0 | 1 | * | * | 3/4ch | 1/2 | | | | | | | | | | * | * | * | * | 1 | 0 | * | * | CLK2 division setting | 1/4 | | | | | | | | | | * | * | * | * | 1 | 1 | * | * | | 1/8 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | * | * | 0 | 0 | * | * | * | * | | Micro-step | | | | | | | | | | * | * | 0 | 1 | * | * | * | * | 1/2ch | Half step | | | | | | | | | | * | * | 1 | 0 | * | * | * | * | Excitation mode setting | Half step (full torque) | | | | | | | | | | * | * | 1 | 1 | * | * | * | * | | Full step | | | | | | | | | | 0 | 0 | * | * | * | * | * | * | | Micro-step | | | | | | | | | | 0 | 1 | * | * | * | * | * | * | 3/4ch | Half step | | | | | | | | | | 1 | 0 | * | * | * | * | * | * | Excitation mode setting | Half step (full torque) | | | | | | | | | | 1 | 1 | * | * | * | * | * | * | | Full step | | | | | | | | | | * | * | * | * | * | * | 0 | 0 | | 400kHz | | | | | | | | | | * | * | * | * | * | * | 0 | 1 | Chopping frequency setting | 200kHz | | | | | | | | | | * | * | * | * | * | * | 1 | 0 | Chopping nequency setting | 600kHz | | | | | | | | | | * | * | * | * | * | * | 1 | 1 | | 300kHz | | | | | | | | | | * | * | * | * | * | 0 | * | * | Photo sensor driving | OFF | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | * | * | * | * | * | 1 | * | * | Filoto serisor driving | ON | | | | | | | | | | * | * | * | * | 0 | * | * | * | MO output | 1/2ch | | | | | | | | | | * | * | * | * | 1 | * | * | * | Channel setting | 3/4ch | | | | | | | | | | * | * | * | 0 | * | * | * | * | MO output position | Initial position | | | | | | | | | | * | * | * | 1 | * | * | * | * | o output pooliion | Half step position | | | | | | | | | | * | * | * | * | * | * | * | * | Dummy data | - | # **Precautions for IC operations** The supply voltage V<sub>CC</sub>, ENA pin and I<sup>2</sup>C output ON setting stand in the following relationship. • V<sub>CC</sub>, ENA pin, I<sup>2</sup>C output settings, and outputs - (1) No output operations are performed unless the ENA pin is set to high and the I<sup>2</sup>C output setting is set to ON. - (2) The I<sup>2</sup>C setting is accepted even if the ENA pin is in low state. (Other I<sup>2</sup>C settings are also accepted.) - (3) When the supply voltage $V_{CC}$ is set to low, the internal data is reset. (The $I^2C$ output setting in the above figure is initialized to OFF state by the fall in the supply voltage $V_{CC}$ .) | ENA pin | I <sup>2</sup> C Output Enable setting | Output | | | |---------|----------------------------------------|----------------------|--|--| | L | OFF setting | High-impedance state | | | | Н | OFF setting | High-impedance state | | | | L | ON setting | High-impedance state | | | | Н | ON setting | Output ON state | | | ### Description of stepping motor drive operations The following state settings related to the control of the stepping motor are established using an I<sup>2</sup>C serial data communication. • Excitation mode: Micro-step (256 divisions), Half step, Half step (full torque), or Full step • Excitation direction : CW (clockwise) or CCW (counterclockwise) Step/Hold : Clear or HoldCounter reset : Clear or Reset Output enable : Output Off or Output On Current setting reference voltages : Selects one of 16 values Chopping frequency : Selects one of 4 values ### 1. CLK pin function | CLK | input | | | | | | |------|-------|--------------------------|--|--|--|--| | ENA | CLK | Operating mode | | | | | | Low | * | Standby mode | | | | | | High | | Excitation step proceeds | | | | | | High | | Excitation step is kept | | | | | The excitation steps are advanced by setting the CLK1 (2) from low to high when the ENA is in high state. ### 2. Initial position The excitation mode is set to the initial position when the IC is set to the initial state at power-on or when the counter is reset. | Consideration models | Initial position | | | | |---------------------------------|------------------|-----------|--|--| | Excitation mode | 1ch (3ch) | 2ch (4ch) | | | | 256 divisions (1/64) Micro-step | 100% | 0% | | | | Half step | 100% | 0% | | | | Half step (full torque) | 100% | 0% | | | | Full step | 100% | -100% | | | #### 3. MO pin function By setting the MO output channel and MO output position using the I<sup>2</sup>C serial data, the MO pin is set to low at the initial position in each excitation mode or at the Half step position in the micro-step drive mode. - \* It is assumed that the Half step setting for the MO output is used in the micro-step drive mode. Even if the MO output position is set to Half step in the Half step or Full step mode, MO is set to low at the initial position and remains unchanged after it is initialized. - \* Since the period during which MO is set to low extends from the rising edge of the CLK which is the setting position, to the rising edge of the CLK which moves to the next position, care must be taken when a frequency division setting has been established. # 4. Excitation Mode Setting Given below and in the following pages are the timing charts and monitor output pin MO signal in each excitation mode. [Half step Timing Chart] [Half step (full torque) Timing Chart] [Full step Timing Chart] [Micro-step (1/64 step) Timing Chart] ### 5. Switching the excitation mode during operation The timing at which the results of switching the excitation mode during operation are reflected and the position established after each excitation mode has been switched are as shown below. [Timing at which the results of switching the excitation mode setting are reflected (from Half step to Full step)] The excitation mode switching is set at the rising edge of SCLK (8th bit of SCLK) of "D0" and the setting is reflected starting with the next CLK. [Positions when switching the excitation mode setting] #### (1) Switching to the micro-step mode When operation has been switched from each excitation mode to the micro-step mode, excitation position proceeds to the next micro step position by the first pulse generated after the switching. | Before switching the excitation mode | | Step position after the excitation mode is switched | | |--------------------------------------|----------------------------|-----------------------------------------------------|--| | Excitation mode | Position | 256 divisions Micro-step | | | Micro-step | θ64 | | | | | θ <b>63</b> to θ <b>33</b> | | | | | θ32 | | | | | θ31 to θ1 | | | | | θ0 | | | | Half step | 064 | 963 | | | | θ32 | θ31 | | | | θ0 | -01 | | | Half step full torque | 064 | θ63 | | | | θ32' | θ31 | | | | θ0 | -01 | | | Full step | θ32' | θ31 | | #### (2) Switching to the Half step (Half step full torque) mode When operation has been switched from excitation mode to the Half step (Half step full torque) mode, excitation position proceeds to position $\theta$ 32 ( $\theta$ 32') by the first pulse generated after the switching, and then operation transfers to the Half step (Half step full torque) mode. However, if the position established before the excitation mode switching is $\theta$ 32 ( $\theta$ 32'), excitation position proceeds to the next position in the Half step (Half step full torque) mode by the first pulse generated after the switching. ### (3) Switching to the Full step mode If, in the case of channel 1 to channel 4, operation has been switched from each excitation mode to the Full step mode, excitation position proceeds to position $\theta$ 32' by the first pulse generated after the switching, and then to the next position in the Full step mode. | Before switching the excitation mode | | Step p | Step position after the excitation mode is switched | | | | |--------------------------------------|------------|-----------|-----------------------------------------------------|--------------------|--|--| | Excitation mode | Position | Half step | Half step full torque | Full step | | | | Micro-step | 064 | θ32 | θ32' | θ32' | | | | | θ63 to θ33 | θ32 | θ32' | θ32' | | | | | θ32 | θ0 | θ0 | θ32' | | | | | θ31 to θ1 | θ32 | θ32' | θ32' | | | | | θ0 | -032' | -032' | -θ <b>32</b> ' | | | | Half step | θ64 | | θ32' | θ32' | | | | | θ32 | | θ0 | θ32' | | | | | θ0 | | -032' | -032' | | | | Half step full torque | 064 | θ32 | | θ32' | | | | | θ32' | θ0 | | θ32' | | | | | θ0 | -032 | | - <del>0</del> 32′ | | | | Full step | θ32' | θ0 | θΟ | | | | # 6. ENA pin function and I<sup>2</sup>C serial data output enable setting [ENA pin] V<sub>CC</sub> consumption current during standby can be reduced to virtually zero by setting the ENA input pin to low. Furthermore, when this pin is set to low, the output becomes OFF state (high-impedance), and the state of the internal logic circuit is set to the initial excitation position (initial position). By setting the ENA pin to high, the output becomes ON state, and the circuit operates from the initial excitation position. \* The output does not operate unless "output enable" is set to the "output ON" state using an I<sup>2</sup>C serial data communication. [I<sup>2</sup>C serial data output enable setting] When "output enable" is set to the "output OFF" state, the output is placed in the high-impedance state at the rising edge of the 8th SCL bit in the data transmission. However, since the internal logic circuit is activated, the position number advances if CLK has been input. This means that when "output enable" is set to the "output ON" state after this, the output is set to ON at the rising edge of the 8th SCL bit in the data transmission, and that the output level at this time will be the level at the number to which the position has advanced by the CLK input. [Timing at which the output enable setting is reflected (output OFF)] The output enable setting is reflected at the rising edge of SCLK (8th bit of SCLK) of "D0" [Timing at which the output enable setting is reflected (output ON)] # 7. FR pin function and I<sup>2</sup>C serial data excitation direction setting [FR pin] Using the FR1 (FR2) forward/reverse rotation setting signal input pin, it is possible to switch the excitation direction between forward and reverse rotation. When FR is set to low, the clockwise (CW: forward rotation) direction is set; conversely, when it is set to high, the counterclockwise (CCW: reverse rotation) direction is set. In CW (forward rotation) mode, the channel 2 (channel 4) current phase is delayed by 90° relative to the channel 1 (channel 3) current. In CCW (reverse rotation) mode, the channel 2 (channel 4) current phase is advanced by 90° relative to the channel 1 (channel 3) current. [I<sup>2</sup>C serial data excitation direction setting] When the excitation (rotation) direction of the stepping motor is determined using the "excitation direction" setting, the output is switched to forward or reverse rotation at the rising edge of the 8th bit of SCL in the data transmission. In CW (forward rotation) mode, the channel 2 (channel 4) current phase is delayed by 90° relative to the channel 1 (channel 3) current. In CCW (reverse rotation) mode, the channel 2 (channel 4) current phase is advanced by 90° relative to the channel 1 (channel 3) current. \* Since the FR1 (FR2) forward/reverse signal input pins are provided with an internal pull-down resistor, these pins are set to the low state when they are open. Furthermore, when these pins are set to low, the excitation direction setting established using an I<sup>2</sup>C serial data communication takes priority. Conversely, when they are set to high, the excitation direction is always set to "reverse rotation" regardless of the I<sup>2</sup>C communication setting. | FR pin | I <sup>2</sup> C excitation direction setting | Output | |--------|-----------------------------------------------|----------------------------| | L | CCW (reverse rotation) | reverse rotation direction | | Н | CCW (reverse rotation) | reverse rotation direction | | L | CW (forward rotation) | forward rotation direction | | Н | CW (forward rotation) | reverse rotation direction | [Timing at which excitation direction setting is reflected (CW to CCW)] The excitation direction is set at the rising edge of SCLK (8th bit of SCLK) of "D0" and the setting is reflected starting with the next CLK. ### 8. I<sup>2</sup>C serial data Step/Hold setting When the Step/Hold data is set to the Hold state, the state of the external clock signal (CLK) at that time is latched and held as the internal clock signal. Since the state of CLK (external) is low at the timing when step/hold is set for the first time as shown in the figure on the next page, the internal CLK is held in the low state. In contrast, at the timing with which Step/Hold is set to the Hold state for the second time, the internal clock signal will be held at the high level because the external clock (CLK) was at the high level. When Step/Hold is set to the Clear state, the internal clock is synchronized with the external clock (CLK). The output holds the state it was in at the point Step/Hold is set to the Hold state, and advances on the next clock signal rising edge after Step/Hold is set to the Clear state. As long as Step/Hold is in the Hold state, the position number does not advance even if an external clock (CLK) signal is applied. [Timing at which the step/hold setting is reflected (Clear to Hold)] The step/hold setting is reflected at the rising edge of SCLK (8th bit of SCLK) of "D0" [Timing at which the step/hold setting is reflected (Hold to Clear)] ### 9. I<sup>2</sup>C serial data counter reset setting When "counter reset" setting is set to the "reset" state, the output is set to the default state (initial position) at the rising edge of the 8th SCL bit in the data transmission. When "counter reset" setting is then set to the "release" state, the position number of the output advances from the rising edge of the CLK signal following the rising edge of the 8th SCL bit in the data transmission. [Timing at which the counter reset setting is reflected (Clear to Reset)] The counter reset setting is reflected at the rising edge of SCLK (8th bit of SCLK) of "D0" [Timing at which the counter reset setting is reflected (Reset to Clear)] # 10. Number of divisions (I<sup>2</sup>C serial data frequency division setting) Since this IC provides 256-division (1/64) micro-step drive, a 32kHz excitation step signal is required when driving a stepping motor at 1kHz if Half step excitation is to be used. $I^2C$ communication allows one of four ratios, namely, 1 (no frequency division), 1/2, 1/4, or 1/8 to be selected as the CLK frequency division ratio, so the motor speed can be set. # [Timing at which CLK frequency division setting is reflected] The CLK frequency division is set at the rising edge of SCLK (8th bit of SCLK) of "D0" and the setting is reflected starting with the next CLK. ### 11. Output current reference voltage I<sup>2</sup>C communication allows the voltage to be switched to one of 16 steps from 0.200V to 0.050V. This is effective for reducing power consumption when stepping motor holding current is supplied. The output current is determined from the internal reference voltage and the resistance value connected between the current-sense resistor connection pin (RF) and GND. The formula used to calculate the output current is given below. (Output constant current) = (Constant current reference voltage) ÷ (RF resistance value) Example: With a 0.200V internal reference voltage, $1.0\Omega$ RF resistance and 100% current ratio Iout = $0.2V \times 100\% \div 1.0\Omega = 200mA$ Output current reference voltage values for 1/2 channels and 3/4 channels are set as shown below. 1/2 channels setting Register address (A7 = "0", A6 = "0", A5 = "0", A4 = "0", A3 = "0", A2 = "0", A1 = "0", A0 = "1") | D3 | D2 | D1 | D0 | Current setting reference voltage | |----|----|----|----|-----------------------------------| | 0 | 0 | 0 | 0 | 0.200V | | 0 | 0 | 0 | 1 | 0.190V | | 0 | 0 | 1 | 0 | 0.180V | | 0 | 0 | 1 | 1 | 0.170V | | 0 | 1 | 0 | 0 | 0.160V | | 0 | 1 | 0 | 1 | 0.150V | | 0 | 1 | 1 | 0 | 0.140V | | 0 | 1 | 1 | 1 | 0.130V | | 1 | 0 | 0 | 0 | 0.120V | | 1 | 0 | 0 | 1 | 0.110V | | 1 | 0 | 1 | 0 | 0.100V | | 1 | 0 | 1 | 1 | 0.090V | | 1 | 1 | 0 | 0 | 0.080V | | 1 | 1 | 0 | 1 | 0.070V | | 1 | 1 | 1 | 0 | 0.060V | | 1 | 1 | 1 | 1 | 0.050V | [Timing at which current setting reference voltage is reflected] The current setting reference voltage is reflected at the rising edge of SCLK (8th bit of SCLK) of "D0" Example: With $1.0\Omega$ for RF and 100% current ratio #### 12. Current control operation specification [Sine wave increasing direction] [Sine wave increasing direction] [Description of current limiting operation] In each current mode, the operation sequence is as described below: At rise of chopping frequency, the CHARGE mode begins. • The coil current (ICOIL) and setting current (IREF) are compared in the forced CHARGE section. When (ICOIL < IREF) existed in the forced CHARGE section: The CHARGE mode is established until ICOIL $\geq$ IREF. Then it is switched to the SLOW DECAY mode, and finally it is switched to the FAST DECAY mode. When (ICOIL < IREF) did not exist in the forced CHARGE section: The FAST DECAY mode begins. The coil current is attenuated in the FAST DECAY mode till one cycle of chopping is over. Above operations are repeated. Normally, the SLOW (+FAST) DECAY mode continues in the sine wave increasing direction, then entering the FAST DECAY mode till the current is attenuated to the set level and followed by the SLOW DECAY mode. [Timing at which the chopping frequency setting is reflected (400kHz to 200kHz)] The frequency setting is reflected at the rising edge of SCLK (8th bit of SCLK) of "D0" #### ORDERING INFORMATION | Device | Package | Shipping (Qty / Packing) | |-------------------|------------------------------------------------|--------------------------| | LV8414CS-N-TE-L-H | WLP32K (2.47×2.47)<br>(Pb-Free / Halogen Free) | 5000 / Tape & Reel | ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent re