

# Spread Spectrum Clock Generator

CY88154A is a clock generator for EMI (Electro Magnetic Interference) reduction. The peak of unnecessary radiation noise (EMI) can be attenuated by making the oscillation frequency slightly modulate periodically with the internal modulator. It corresponds to both of the center spread which modulates input frequency as Middle Centered and down spread which modulates so as not to exceed input frequency.

#### Features

- Input frequency : 16.6 MHz to 67 MHz
- Output frequency: 16.6 MHz to 67 MHz (One time input frequency)
- Modulation rate can select from ± 0.5%, ± 1.0%, ± 1.5% or 1.0%, 2.0%, 3.0%. (For center spread / down spread.)
- Equipped with crystal oscillation circuit: Range of oscillation 16.6 MHz to 48 MHz
- The external clock can be input: 16.6 MHz to 67 MHz
- Modulation clock output duty : 40% to 60%
- Modulation clock cycle-cycle jitter : Less than 100 ps
- Low current consumption by CMOS process : 5.0 mA (24 MHz : Typ-sample, no load)
- Power supply voltage : 3.3 V ± 0.3 V
- Operating temperature : -40 °C to +85 °C
- Package : SOP 8-pin

٠



### Contents

| Product Lineup                                | 3 |
|-----------------------------------------------|---|
| Pin Assignment                                | 3 |
| Pin Description                               | 3 |
| I/O Circuit Type                              | 4 |
| Handling Devices                              | 4 |
| Preventing Latch-up                           |   |
| Handling Unused Pins                          | 4 |
| The Attention When the External Clock is Used | 4 |
| Power Supply Pins                             | 5 |
| Oscillation Circuit                           | 5 |
| Block Diagram                                 | 6 |
| Pin Setting                                   | 7 |
| Absolute Maximum Ratings                      | 9 |
| Recommended Operating Conditions              | 9 |
| Electrical Characteristics1                   | 0 |

| DC Characteristics                                             |
|----------------------------------------------------------------|
| AC Characteristics                                             |
| Output Clock Duty Cycle ( $t_{DCC}$ , $t_{DCR} = t_b/t_a$ ) 12 |
| Input Frequency ( $f_{in} = 1/t_{in}$ )                        |
| Output Slew Rate (SR) 12                                       |
| Cycle-cycle Jitter (t_Jc =   t_n - t_{n+1}  )13                |
| Modulation Waveform 14                                         |
| Lock-up Time 15                                                |
| Oscillation Circuit16                                          |
| Interconnection Circuit Example 17                             |
| Example Characteristics 18                                     |
| Ordering Information 19                                        |
| Package Dimension                                              |
| Document History                                               |
| Sales, Solutions, and Legal Information 22                     |



### 1. Product Lineup

CY88154A has two kinds of input frequency, and three kinds of modulation type (center/down spread), total six line-ups.

| Product      | Input/Output Frequency | Modulation Type |
|--------------|------------------------|-----------------|
| CY88154A-103 | 16.6 MHz to 40 MHz     | Down spread     |
| CY88154A-112 | 33 MHz to 67 MHz       |                 |
| CY88154A-113 | 16.6 MHz to 40 MHz     | Center spread   |

### 2. Pin Assignment



### 3. Pin Description

| Pin Name | I/O | Pin No.                                            | Description                      |  |  |
|----------|-----|----------------------------------------------------|----------------------------------|--|--|
| CKOUT    | 0   | 1                                                  | 1 Modulated clock output pin     |  |  |
| Vdd      |     | 2                                                  | 2 Power supply voltage pin       |  |  |
| Vss      |     | 3                                                  | 3 GND pin                        |  |  |
| XIN      | I   | 4 Crystal resonator connection pin/clock input pin |                                  |  |  |
| XOUT     | 0   | 5                                                  | Crystal resonator connection pin |  |  |
| SEL0     | I   | 6                                                  | Modulation rate setting pin      |  |  |
| REFOUT   | 0   | 7                                                  | Non-modulated clock output pin   |  |  |
| SEL1     | I   | 8                                                  | Modulation rate setting pin      |  |  |



### 4. I/O Circuit Type



Note : For XIN and XOUT pins, refer to "Oscillation Circuit"

### 5. Handling Devices

#### 5.1 Preventing Latch-up

A latch-up can occur if, on this device, (a) a voltage higher than  $V_{DD}$  or a voltage lower than  $V_{SS}$  is applied to an input or output pin or (b) a voltage higher than the rating is applied between  $V_{DD}$  pin and  $V_{SS}$  pin. The latch-up, if it occurs, significantly increases the power supply current and may cause thermal destruction of an element. When you use this device, be very careful not to exceed the maximum rating.

#### 5.2 Handling Unused Pins

Do not leave an unused input pin open, since it may cause a malfunction. Handle by, using a pull-up or pull-down resistor.

Unused output pin should be opened.

#### 5.3 The Attention When the External Clock is Used

Input the clock to XIN pin, and XOUT pin should be opened when you use the external clock.

Please pay attention so that an overshoot and an undershoot do not occur to an input clock of XIN pin.



#### 5.4 Power Supply Pins

Please design connecting the power supply pin of this device by as low impedance as possible from the current supply source.

We recommend connecting electrolytic capacitor (about 10  $\mu$ F) and the ceramic capacitor (about 0.01  $\mu$ F) in parallel between Vss pin and V<sub>DD</sub> pin near the device, as a bypass capacitor.

#### 5.5 Oscillation Circuit

Noise near the XIN and XOUT pins may cause the device to malfunction. Design printed circuit boards so that electric wiring of XIN or XOUT pin and the resonator do not intersect other wiring.

Design the printed circuit board that surrounds the XIN and XOUT pins with ground.



### 6. Block Diagram





### 7. Pin Setting

#### SEL 0, SEL 1 Modulation Rate Setting

|      |      | Modulat      | ion Rate                   |
|------|------|--------------|----------------------------|
| SEL1 | SEL0 | CY88154A-103 | CY88154A-112, CY88154A-113 |
|      |      | Down Spread  | Center Spread              |
| L    | L    | — 1.0%       | ± 0.5%                     |
| L    | Н    | - 2.0%       | ± 1.0%                     |
| Н    | L    | - 3.0%       | ± 1.5%                     |
| Н    | Н    | No spread    | No spread                  |

Notes:

- The modulation rate can be changed at the level of the pin. Spectrum does not spread when "H" level is set to SEL0 and SEL1 pins. The clock with low jitter can be obtained.
- When changing the modulation rate setting, the stabilization wait time for the modulation clock is required. The stabilization wait time for the modulation clock take the maximum value of "Electrical Characteristics AC Characteristics Lock-Up time".

#### Center Spread

Spectrum is spread (modulated) by centering on the input frequency.





#### Down Spread

Spectrum is spread (modulated) below the input frequency.





### 8. Absolute Maximum Ratings

| Parameter                      | Symbol | Symbol Rating                        |                                     |      |  |  |
|--------------------------------|--------|--------------------------------------|-------------------------------------|------|--|--|
| Farameter                      | Symbol | Min                                  | Max                                 | Unit |  |  |
| Power supply voltage*          | Vdd    | - 0.5                                | + 4.0                               | V    |  |  |
| Input voltage*                 | Vi     | Vss - 0.5                            | Vdd + 0.5                           | V    |  |  |
| Output voltage*                | Vo     | Vss - 0.5                            | Vdd + 0.5                           | V    |  |  |
| Storage temperature            | Tst    | — 55                                 | + 125                               | °C   |  |  |
| Operation junction temperature | TJ     | - 40                                 | + 125                               | °C   |  |  |
| Output current                 | lo     | - 14                                 | + 14                                | mA   |  |  |
| Overshoot                      | VIOVER |                                      | $V_{DD}$ + 1.0 (tover $\leq$ 50 ns) | V    |  |  |
| Undershoot                     |        | $V_{SS} - 1.0$ (tunder $\leq 50$ ns) | —                                   | V    |  |  |

 $^{\ast}$  : The parameter is based on Vss = 0.0 V.

WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings.



### 9. Recommended Operating Conditions

|                          |        |               |                                     |                     |       | (Vss :     | = 0.0 V) |
|--------------------------|--------|---------------|-------------------------------------|---------------------|-------|------------|----------|
| Parameter                | Symbol | Pin           | Conditions                          |                     | Value |            | Unit     |
| Farameter                | Symbol | FIII          | Pin Conditions                      | Min                 | Тур   | Max        | Unit     |
| Power supply voltage     | Vdd    | Vdd           | —                                   | 3.0                 | 3.3   | 3.6        | V        |
| "H" level input voltage  | Vін    | XIN,          | —                                   | Vdd × 0.80          | _     | Vdd + 0.3  | V        |
| "L" level input voltage  | VIL    | SEL0,<br>SEL1 |                                     | Vss                 |       | VDD × 0.20 | V        |
| Input clock duty cycle   | tDCI   | XIN           | 16.6 MHz to 67 MHz                  | 40                  | 50    | 60         | %        |
| Input clock through rate | SRIN   | XIN           | Input frequency<br>40 MHz to 67 MHz | 0.0475×fin-<br>1.75 | _     | —          | V/ns     |
| Operating temperature    | Та     | —             | —                                   | - 40                |       | + 85       | °C       |



WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure.

No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their representatives beforehand.





### **10. Electrical Characteristics**

#### **10.1 DC Characteristics**

#### $(Ta = -40 \text{ °C to } + 85 \text{ °C}, V_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}, V_{SS} = 0.0 \text{ V})$

| Parameter            | Symbol | Pin                   | Conditions                                           |           | Value |     | Unit |
|----------------------|--------|-----------------------|------------------------------------------------------|-----------|-------|-----|------|
| Farameter            | Symbol | F III                 | Conditions                                           | Min       | Тур   | Max | Onit |
| Power supply current | lcc    | Vdd                   | no load capacitance at 24<br>MHz output              | —         | 5.0   | 7.0 | mA   |
| Output voltage       | Vон    | CKOUT,<br>REFOUT      | "H" level output<br>$I_{OH} = -3 \text{ mA}$         | Vdd - 0.5 |       | Vdd | V    |
|                      | Vol    |                       | "L" level output<br>Io∟ = 3 mA                       | Vss       |       | 0.4 | V    |
| Output impedance     | Zo     | CKOUT,<br>REFOUT      | 16.6 MHz to 67 MHz                                   |           | 70    |     | Ω    |
| Input capacitance    | Cin    | XIN,<br>SEL0,<br>SEL1 | Ta = +25 °C,<br>$V_{DD} = V_1 = 0.0 V,$<br>f = 1 MHz |           | _     | 16  | pF   |



#### **10.2 AC Characteristics**

| $(Ta = -40 \text{ °C to } + 85 \text{ °C}, V_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}, \text{ V}_{SS} = 0.0 \text{ V}$ |              |                  |                                                                         |                        |                    |                        | s = 0.0 V)    |
|----------------------------------------------------------------------------------------------------------------------|--------------|------------------|-------------------------------------------------------------------------|------------------------|--------------------|------------------------|---------------|
| Parameter                                                                                                            | Symbol       | Pin              | Conditions                                                              |                        | Unit               |                        |               |
| i di dificici                                                                                                        | Symbol       | F III            | Conditions                                                              | Min                    | Тур                | Max                    | Onic          |
| Oscillation frequency                                                                                                | fx           | XIN,             | Fundamental oscillation                                                 | 16.6                   |                    | 40                     | MHz           |
|                                                                                                                      |              | XOUT             | 3rd over-tone oscillation                                               | 40                     |                    | 48                     |               |
| Input frequency                                                                                                      | fin          | XIN              | CY88154A-103/113                                                        | 16.6                   |                    | 40                     | MHz           |
|                                                                                                                      |              |                  | CY88154A-112                                                            | 33                     |                    | 67                     |               |
| Output frequency                                                                                                     | fout         | CKOUT,           | CY88154A-103/113                                                        | 16.6                   |                    | 40                     | MHz           |
|                                                                                                                      |              | REFOUT           | CY88154A-112                                                            | 33                     |                    | 67                     |               |
| Output slew rate                                                                                                     | SR           | CKOUT,<br>REFOUT | 0.4 V to 2.4 V<br>load capacitance 15 pF                                | 0.3                    |                    | 2.0                    | V/ns          |
| Output clock duty cycle                                                                                              | tocc         | CKOUT            | 1.5 V                                                                   | 40                     |                    | 60                     | %             |
|                                                                                                                      | <b>t</b> DCR | REFOUT           | 1.5 V                                                                   | t <sub>DCI</sub> — 10* |                    | t <sub>DCI</sub> + 10* | %             |
| Modulation frequency<br>(Number of input clocks                                                                      | fмод (nмод)  | CKOUT            | CY88154A-103/113                                                        | fin/2640<br>(2640)     | fin/2280<br>(2280) | fin/1920<br>(1920)     | kHz<br>(clks) |
| per modulation)                                                                                                      |              |                  | CY88154A-112                                                            | fin/4400<br>(4400)     | fin/3800<br>(3800) | fin/3200<br>(3200)     |               |
| Lock-Up time                                                                                                         | tlк          | CKOUT            | —                                                                       | —                      | 2                  | 5                      | ms            |
| Cycle-cycle jitter                                                                                                   | tjc          | CKOUT            | No load capacitance,<br>Ta = $+25 \text{ °C}$ , V <sub>DD</sub> = 3.3 V |                        |                    | 100                    | ps-rms        |

\*: Duty of the REFOUT output is guaranteed only for the following A and B because it depends on tbci of input clock duty.

A. Resonator : When resonator is connected with XIN and XOUT and oscillates normally.

B. External clock input : The input level is Full - swing (Vss - VDD).

#### <Definition of modulation frequency and number of input clocks per modulation>



CY88154A contains the modulation period to realize the efficient EMI reduction.

The modulation period fmod depends on the input frequency and changes between fmod (Min) and fmod (Max).

Furthermore, the average value of fmod equals the typical value of the electrical characteristics.



### 11. Output Clock Duty Cycle (tDcc, tDcR = tb/ta)



## **<u>12.</u>** Input Frequency ( $f_{in} = 1/t_{in}$ )



### 13. Output Slew Rate (SR)





### 14. Cycle-cycle Jitter ( $t_{JC} = |t_n - t_{n+1}|$ )





### 15. Modulation Waveform

■ ±1.5% modulation rate, Example of center spread





### 16. Lock-up Time



If the setting pin is fixed at the "H" or "L" level, the maximum time after the power is turned on until the set clock signal is output from CKOUT pin is (the stabilization wait time of input clock to XIN pin) + (the lock-up time "tLK"). For the input clock stabilization time, check the characteristics of the resonator or oscillator used.

Note : When the pin setting is changed, the CKOUT pin output clock stabilization time is required. Until the output clock signal becomes stable, the output frequency, output clock duty cycle, modulation period, and cycle-cycle jitter cannot be guaranteed. It is therefore advisable to perform processing such as cancelling a reset of the device at the succeeding stage after the lock-up time.



### 17. Oscillation Circuit

The left side of figures below shows the connection example about general resonator. The oscillation circuit has the built-in feedback resistance ( $R_1$ ). The value of capacity ( $C_1$  and  $C_2$ ) is required adjusting to the most suitable value of an individual resonator. The right side of figures below shows the example of connecting for the 3rd over-tone resonator. The value of capacity ( $C_1$ ,  $C_2$  and  $C_3$ ) and inductance ( $L_1$ ) is needed adjusting to the most suitable value of an individual resonator. The most suitable value is different by individual resonator. Please refer to the resonator manufacturer which use for the most suitable value. When an external clock is used (the resonator is not used), input the clock to XIN pin and do not connect anything with XOUT.





### **18. Interconnection Circuit Example**





### **19. Example Characteristics**

The condition of the examples of the characteristic is shown as follows: Input frequency = 20 MHz (Output frequency = 20 MHz : Using CY88154A-113), Power - supply voltage = 3.3 V, None load capacity. Modulation rate =  $\pm 1.5\%$  (center spread)





### 20. Ordering Information

| Part number              | Input/Output frequency | Modulation<br>type | Package           | Remarks       |
|--------------------------|------------------------|--------------------|-------------------|---------------|
| CY88154APNF-G-112-JNE1   | 33 MHz to 67 MHz       | Center             | 8-pin plastic SOP |               |
| CY88154APNF-G-113-JNE1   | 16.6 MHz to 40 MHz     |                    | (SOB008)          |               |
| CY88154APNF-G-103-JNEFE1 | 16.6 MHz to 40 MHz     | Down               |                   | Emboss taping |
| CY88154APNF-G-112-JNEFE1 | 33 MHz to 67 MHz       | Center             |                   | (EF type)     |
| CY88154APNF-G-113-JNEFE1 | 16.6 MHz to 40 MHz     | -                  |                   |               |
| CY88154APNF-G-103-JNERE1 | 16.6 MHz to 40 MHz     | Down               |                   | Emboss taping |
| CY88154APNF-G-112-JNERE1 | 33 MHz to 67 MHz       | Center             |                   | (ER type)     |
| CY88154APNF-G-113-JNERE1 | 16.6 MHz to 40 MHz     |                    |                   |               |

### **Ordering Code Definitions**

CY88154APNF -G -103 -JN EFE1







### 21. Package Dimension



| SYMBOL | DI        | MENSIO   | NS   |  |  |
|--------|-----------|----------|------|--|--|
| STMBOL | MIN.      | NOM.     | MAX. |  |  |
| A      |           |          | 1.75 |  |  |
| A1     | 0.05      | _        | 0.25 |  |  |
| A2     | 1.30      | 1.40     | 1.50 |  |  |
| D      | 5         | 5.05 BSC |      |  |  |
| E      | 6.00 BSC. |          |      |  |  |
| E1     | 3.90 BSC  |          |      |  |  |
| θ      | 0°        |          | 8°   |  |  |
| с      | 0.15      |          | 0.25 |  |  |
| b      | 0.36      | 0.44     | 0.52 |  |  |
| L      | 0.45      | 0.60     | 0.75 |  |  |
| L 1    | 1.05 REF  |          |      |  |  |
| L 2    | 0.25 BSC  |          |      |  |  |
| е      | 1.27 BSC. |          |      |  |  |
| h      |           | 0.40 BS  | C.   |  |  |

#### NOTES

- 1. ALL DIMENSIONS ARE IN MILLIMETER.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- DIMENSIONING D INCLUDE MOLD FLASH, DIMENSIONING E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.025 mm PER SIDE. D and E1 DIMENSION ARE DETERMINED AT DATUM H.
- A THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONING D and E1 ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, THE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- A DATUMS A & B TO BE DETERMINED AT DATUM H.
- 6. "N" IS THE MAXIMUM NUMBER OF TERMINAL POSITIONS FOR THE SPECIFIED PACKAGE LENGTH.
- ▲ THE DIMENSION APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm TO 0.25mm FROM THE LEAD TIP.
- ▲ DIMENSION "b" DOES NOT INCLUDE THE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.10mm TOTAL IN EXCESS OF THE "b" DIMENSION AT MAXIMUM MATERIAL CONDITION. THE DAMBAR MAY NOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT.
- THIS CHAMFER FEATURE IS OPTIONAL. LF IT IS NOT PRESENT, THEN A PIN 1 IDENTIFIER MUST BE LOCATED WITHIN THE INDEX AREA INDICATED
- 10. "A1" IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY EXCLUDING THE LID AND OR THERMAL ENHANCEMENT ON CAVITY DOWN PACKAGE CONFIGURATIONS.
- 11. JEDEC SPECIFICATION NO. REF : N/A

002-15856 \*\*



### **Document History**

#### Spansion Publication Number: DS04-29129-2E

| Document Title: CY88154A Spread Spectrum Clock Generator<br>Document Number: 002-08252 |         |                    |                    |                                                                                                                                                                 |  |  |
|----------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision                                                                               | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                           |  |  |
| **                                                                                     | -       | TAOA               | 06/29/2009         | Initial Release                                                                                                                                                 |  |  |
| *A                                                                                     | 5563140 | TAOA               | 12/22/2016         | Updated to Cypress Template                                                                                                                                     |  |  |
| *B                                                                                     | 5991372 | ΤΑΟΑ               | 12/12/2017         | Deleated EOL part number: CY88154A-101/102/111<br>Updated Package Dimensions: Updated to Cypress format.<br>Changed the package name from FPT-8P-M02 to SOB008. |  |  |
| *C                                                                                     | 6262677 | ATTS               | 07/30/2018         | Updated part number: MB88154A to CY88154A<br>Added Ordering code Definitions                                                                                    |  |  |



### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Arm <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |
|                                                       | 21                     |

#### **PSoC®Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

Cypress Developer Community Community | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

© Cypress Semiconductor Corporation, 2007-2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties on the software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the applications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.