

# High Speed Five-Channel Digital Isolators

# **Functional Diagrams**







### **Features**

- High Speed: 110 Mbps
- 1.2 mA/channel typical quiescent current
- Very high isolation: 6 kV<sub>RMS</sub> Reinforced Isolation (VE-Series)
- 50 kV/µs typ.; 30 kV/µs min. common mode transient immunity
- No carrier or clock for low EMI emissions and susceptibility
- -40 to 85 °C operating temperature
- 44000-year barrier life
- Excellent magnetic immunity
- 2 ns typical pulse width distortion
- 100 ps pulse jitter
- 4 ns typical propagation delay skew
- 10 ns typical propagation delay
- 2 ns channel-to-channel skew
- IEC 60747-17 (VDE 0884-17):2021-10 certified; UL 1577 recognized
- 0.15" and True 8<sup>TM</sup> mm 16-pin SOIC; 16-pin QSOP packages

## **Applications**

- ADCs and DACs
- Multiplexed data transmission
- · Board-to-board communication
- Peripheral interfaces
- Equipment covered under IEC 61010-1 Edition 3
- >5 kV<sub>RMS</sub> rated IEC 60601-1 medical applications

#### Description

NVE's IL260-Series five-channel high-speed digital isolators are CMOS devices manufactured with NVE's patented\* spintronic Giant Magnetoresistive (GMR) technology.

A unique ceramic/polymer composite barrier provides excellent isolation and virtually unlimited barrier life.

Performance is specified over the temperature range of -40 °C to +85 °C without derating. All transmit and receive channels operate at 110 Mbps over the full temperature and supply voltage range. The symmetric magnetic coupling barrier provides a typical propagation delay of only 10 ns and a pulse width distortion of 2 ns, achieving the best specifications of any isolator. The fifth channel can be is used to distribute isolated clocks or handshake signals to multiple delta-sigma A/D converters.

Parts are available in ultraminiature 16-pin QSOPs, as well as 0.15" and 0.3"-wide SOIC packages. V-Series versions offer extremely high isolation voltage of 6 kV $_{RMS}$ , and true 8 mm creepage.

High channel density and low jitter, skew, and pulse-width distortion makes these devices ideal for isolating ADCs and DACs, parallel buses and peripheral interfaces.

IsoLoop is a registered trademark of NVE Corporation. \*U.S. Patent number 5,831,426; 6,300,617 and others.





**Absolute Maximum Ratings**(1)

| Parameters              | Symbol                               | Min. | Тур. | Max.           | Units | <b>Test Conditions</b> |
|-------------------------|--------------------------------------|------|------|----------------|-------|------------------------|
| Storage Temperature     | Ts                                   | -55  |      | 150            | °C    |                        |
| Junction Temperature    | $T_{\mathrm{J}}$                     | -55  |      | 150            | °C    |                        |
| Supply Voltage          | $V_{\mathrm{DD1}}, V_{\mathrm{DD2}}$ | -0.5 |      | 7              | V     |                        |
| Input Voltage           | $V_{\rm I}$                          | -0.5 |      | $V_{DD} + 0.5$ | V     |                        |
| Output Voltage          | Vo                                   | -0.5 |      | $V_{DD} + 0.5$ | V     |                        |
| Output Current Drive    | $I_{O}$                              | -10  |      | 10             | mA    |                        |
| Lead Solder Temperature |                                      |      |      | 260            | °C    | 10 sec.                |
| ESD                     |                                      |      | 2    |                | kV    | HBM                    |

**Recommended Operating Conditions** 

| recommended operating conditions |                                      |      |      |             |       |                        |  |  |  |
|----------------------------------|--------------------------------------|------|------|-------------|-------|------------------------|--|--|--|
| Parameters                       | Symbol                               | Min. | Тур. | Max.        | Units | <b>Test Conditions</b> |  |  |  |
| Ambient Operating Temperature    | $T_A$                                | -40  |      | 85          | °C    |                        |  |  |  |
| Junction Temperature             | $T_{J}$                              | -40  |      | 100         | °C    |                        |  |  |  |
| Supply Voltage                   | $V_{\mathrm{DD1}}, V_{\mathrm{DD2}}$ | 2.7  |      | 5.5         | V     |                        |  |  |  |
| Logic High Input Voltage         | $V_{\mathrm{IH}}$                    | 2.4  |      | $V_{ m DD}$ | V     |                        |  |  |  |
| Logic Low Input Voltage          | $V_{\rm IL}$                         | 0    |      | 0.8         | V     |                        |  |  |  |
| Input Signal Rise and Fall Times | tir, tif                             |      |      | 1           | us    |                        |  |  |  |



# **Safety and Approvals**

#### IEC 60747-17 (VDE 0884-17):2021-10:

"VE" version (Reinforced Isolation; VDE File Number 5016933-4880-0002)

- Working Voltage (V<sub>IORM</sub>): 1200 V<sub>RMS</sub> (1700 V<sub>PK</sub>) with 20% Safety Factor; pollution degree 2
- Isolation voltage (V<sub>ISO</sub>): 6000 V<sub>RMS</sub>
- Surge immunity (V<sub>IOSM</sub>): 12.8 kV<sub>PK</sub>
- Surge rating: 8000 V
- Transient overvoltage (V<sub>IOTM</sub>): 6000 V<sub>PK</sub>
- Each part tested at 2387 V<sub>PK</sub> for 1 second, 5 pC partial discharge limit
- Samples tested at 6000 V<sub>PK</sub> for 60 sec.; then 2122 V<sub>PK</sub> for 10 sec. with 5 pC partial discharge limit

Standard versions (Basic Isolation; VDE File Number 5016933-4880-0001)

- Isolation voltage (V<sub>ISO</sub>): 2500 V<sub>RMS</sub>
- Transient overvoltage (V<sub>IOTM</sub>): 4000 V<sub>PK</sub>
- Surge rating: 4000 V
- Each part tested at 1590 V<sub>PK</sub> for 1 second, 5 pC partial discharge limit.
- Samples tested at 4000 V<sub>PK</sub> for 60 sec.; then 1358 V<sub>PK</sub> for 10 sec. with 5 pC partial discharge limit.
- Working Voltage (V<sub>IORM</sub>; pollution degree 2):

| Package                               | Part No.<br>Suffix | Working<br>Voltage   |
|---------------------------------------|--------------------|----------------------|
| QSOP16                                | -1                 | 600 V <sub>RMS</sub> |
| Narrow-body SOIC16                    | -3                 | 700 V <sub>RMS</sub> |
| Wide-body SOIC16/True 8 <sup>TM</sup> | None               | 600 V <sub>RMS</sub> |

| Safety-Limiting Values                           | Symbol | Value | Units |
|--------------------------------------------------|--------|-------|-------|
| Safety rating ambient temperature                | Ts     | 180   | °C    |
| Safety rating power (180 °C)                     | $P_S$  | 270   | mW    |
| Supply current safety rating (total of supplies) | $I_S$  | 54    | mA    |

## UL 1577 (Component Recognition Program File Number E207481)

V-Series isolation grade

6 kV rating; tested at 7.2 kV<sub>RMS</sub> (10.2 kV<sub>PK</sub>) for 1 second; each lot sample tested at 6 kV<sub>RMS</sub> (8485 V<sub>PK</sub>) for 1 minute.

Standard isolation grade

Each part tested at 3000 V<sub>RMS</sub> (4243 V<sub>PK</sub>) for 1 second; each lot sample tested at 2500 V<sub>RMS</sub> (3536 V<sub>PK</sub>) for 1 minute.

### Soldering Profile

Per JEDEC J-STD-020C, MSL 1



## **IL260 Pin Connections**

| 1  | $IN_1$             | Input 1          |
|----|--------------------|------------------|
| 2  | GND <sub>1</sub>   | Ground*          |
| 3  | $IN_2$             | Input 2          |
| 4  | IN <sub>3</sub>    | Input 3          |
| 5  | IN <sub>4</sub>    | Input 4          |
| 6  | $V_{\mathrm{DD1}}$ | Supply Voltage 1 |
| 7  | IN <sub>5</sub>    | Input 5          |
| 8  | $GND_1$            | Ground*          |
| 9  | GND <sub>2</sub>   | Ground*          |
| 10 | OUT <sub>5</sub>   | Output 5         |
| 11 | OUT <sub>4</sub>   | Output 4         |
| 12 | OUT <sub>3</sub>   | Output 3         |
| 13 | OUT <sub>2</sub>   | Output 2         |
| 14 | OUT <sub>1</sub>   | Output 1         |
| 15 | GND <sub>2</sub>   | Ground*          |
| 16 | $V_{\mathrm{DD2}}$ | Supply Voltage 2 |



# **IL261 Pin Connections**

| 1  | $V_{DD1}$          | Supply Voltage 1 |
|----|--------------------|------------------|
| 2  | $GND_1$            | Ground*          |
| 3  | $IN_1$             | Input 1          |
| 4  | $IN_2$             | Input 2          |
| 5  | IN <sub>3</sub>    | Input 3          |
| 6  | IN <sub>4</sub>    | Input 4          |
| 7  | OUT <sub>5</sub>   | Output 5         |
| 8  | $GND_1$            | Ground*          |
| 9  | GND <sub>2</sub>   | Ground*          |
| 10 | IN <sub>5</sub>    | Input 5          |
| 11 | OUT <sub>4</sub>   | Output 4         |
| 12 | OUT <sub>3</sub>   | Output 3         |
| 13 | OUT <sub>2</sub>   | Output 2         |
| 14 | OUT <sub>1</sub>   | Output 1         |
| 15 | GND <sub>2</sub>   | Ground*          |
| 16 | $V_{\mathrm{DD2}}$ | Supply Voltage 2 |



## **IL262 Pin Connections**

| 1  | $V_{DD1}$          | Supply Voltage 1 |
|----|--------------------|------------------|
| 2  | $GND_1$            | Ground*          |
| 3  | $IN_1$             | Input 1          |
| 4  | $IN_2$             | Input 2          |
| 5  | IN <sub>3</sub>    | Input 3          |
| 6  | OUT <sub>4</sub>   | Output 4         |
| 7  | OUT <sub>5</sub>   | Output 5         |
| 8  | GND <sub>1</sub>   | Ground*          |
| 9  | GND <sub>2</sub>   | Ground*          |
| 10 | IN <sub>5</sub>    | Input 5          |
| 11 | IN <sub>4</sub>    | Input 4          |
| 12 | OUT <sub>3</sub>   | Output 3         |
| 13 | OUT <sub>2</sub>   | Output 2         |
| 14 | OUT <sub>1</sub>   | Output 1         |
| 15 | GND <sub>2</sub>   | Ground*          |
| 16 | $V_{\mathrm{DD2}}$ | Supply Voltage 2 |



<sup>\*</sup>NOTE: Pins 2 and 8 are internally connected, as are pins 9 and 15.





| 3.3 Volt Electrical Specifications (Tmin to Tmax) |       |                    |                       |                       |      |       |                                     |  |
|---------------------------------------------------|-------|--------------------|-----------------------|-----------------------|------|-------|-------------------------------------|--|
| Parameters                                        |       | Symbol             | Min.                  | Тур.                  | Max. | Units | <b>Test Conditions</b>              |  |
|                                                   | IL260 |                    |                       | 300                   | 400  | μΑ    |                                     |  |
| Input Quiescent Current                           | IL261 | $I_{\mathrm{DD1}}$ |                       | 1.2                   | 1.75 | mA    |                                     |  |
| _                                                 | IL262 |                    |                       | 2.4                   | 3.5  | mA    |                                     |  |
|                                                   | IL260 |                    |                       | 6                     | 8.75 | mA    |                                     |  |
| Output Quiescent Current                          | IL261 | $I_{\mathrm{DD2}}$ |                       | 4.8                   | 7    | mA    |                                     |  |
|                                                   | IL262 |                    |                       | 3.6                   | 5.25 | mA    |                                     |  |
| Logic Input Current                               |       | $I_i$              | -10                   |                       | 10   | μΑ    |                                     |  |
| I: - II: -b Outsout Welts                         |       | N/                 | V <sub>DD</sub> -0.1  | $V_{ m DD}$           |      | V     | $I_0 = -20 \mu A, V_1 = V_{1H}$     |  |
| Logic High Output Voltage                         |       | $V_{OH}$           | 0.8 x V <sub>DD</sub> | 0.9 x V <sub>DD</sub> |      | 1 V   | $I_0 = -4 \text{ mA}, V_I = V_{IH}$ |  |
| Logic Lovy Output Voltage                         |       | V                  |                       | 0                     | 0.1  | V     | $I_O = 20 \mu A, V_I = V_{IL}$      |  |
| Logic Low Output Voltage                          |       | $V_{\mathrm{OL}}$  |                       | 0.5                   | 0.8  |       | $I_0 = 4 \text{ mA}, V_1 = V_{11}$  |  |

| Switching Specifications (2.7 V < V <sub>DD</sub> < 3.6 V)                        |                                    |     |     |     |         |                                                                                        |  |  |
|-----------------------------------------------------------------------------------|------------------------------------|-----|-----|-----|---------|----------------------------------------------------------------------------------------|--|--|
| Maximum Data Rate                                                                 |                                    | 100 | 110 |     | Mbps    | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Minimum Pulse Width <sup>(7)</sup>                                                | PW                                 | 10  |     |     | ns      | 50% Points, Vo                                                                         |  |  |
| Propagation Delay Input to Output (High to Low)                                   | t <sub>PHL</sub>                   |     | 12  | 18  | ns      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Propagation Delay Input to Output (Low to High)                                   | t <sub>PLH</sub>                   |     | 12  | 18  | ns      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Pulse Width Distortion  t <sub>PHL</sub> -t <sub>PLH</sub>   <sup>(2)</sup>       | PWD                                |     | 2   | 3   | ns      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Propagation Delay Skew <sup>(3)</sup>                                             | $t_{PSK}$                          |     | 4   | 6   | ns      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Output Rise Time (10%–90%)                                                        | $t_R$                              |     | 2   | 4   | ns      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Output Fall Time (10%–90%)                                                        | $t_{\mathrm{F}}$                   |     | 2   | 4   | ns      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Common Mode Transient Immunity<br>(Output Logic High to Logic Low) <sup>(4)</sup> | CM <sub>H</sub>  , CM <sub>L</sub> | 30  | 50  |     | kV/μs   | $V_{\text{CM}} = 1500 \text{ V}_{\text{DC}}$<br>$t_{\text{TRANSIENT}} = 25 \text{ ns}$ |  |  |
| Channel-to-Channel Skew                                                           |                                    |     | 2   | 3   | ns      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Dynamic Power Consumption <sup>(6)</sup>                                          |                                    |     | 140 | 240 | μΑ/Mbps | per channel                                                                            |  |  |

| <b>Magnetic Field Immunity</b> <sup>(8)</sup> $(V_{DD2} = 3 \text{ V}, 3 \text{ V} < V_{DD1} < 5.5 \text{ V})$ |          |  |      |  |     |                |  |  |  |
|----------------------------------------------------------------------------------------------------------------|----------|--|------|--|-----|----------------|--|--|--|
| Power Frequency Magnetic Immunity                                                                              | $H_{PF}$ |  | 1500 |  | A/m | 50Hz/60Hz      |  |  |  |
| Pulse Magnetic Field Immunity                                                                                  | $H_{PM}$ |  | 2000 |  | A/m | $t_p = 8\mu s$ |  |  |  |
| Damped Oscillatory Magnetic Field                                                                              | Hosc     |  | 2000 |  | A/m | 0.1Hz – 1MHz   |  |  |  |
| Cross-axis Immunity Multiplier <sup>(9)</sup>                                                                  | Kx       |  | 2.5  |  |     |                |  |  |  |





| 5 Volt Electrical Specifications (Tmin to Tmax) |       |                    |                     |                     |      |       |                                         |  |  |
|-------------------------------------------------|-------|--------------------|---------------------|---------------------|------|-------|-----------------------------------------|--|--|
| Parameters                                      |       | Symbol             | Min.                | Тур.                | Max. | Units | Test Conditions                         |  |  |
|                                                 | IL260 |                    |                     | 350                 | 500  | μΑ    |                                         |  |  |
| Input Quiescent Current                         | IL261 | $I_{\mathrm{DD1}}$ |                     | 1.8                 | 2.5  | mA    |                                         |  |  |
| _                                               | IL262 |                    |                     | 3.6                 | 5    | mA    |                                         |  |  |
|                                                 | IL260 |                    |                     | 9                   | 12.5 | mA    |                                         |  |  |
| Output Quiescent Current                        | IL261 | $I_{DD2}$          |                     | 7.2                 | 10   | mA    |                                         |  |  |
|                                                 | IL262 |                    |                     | 5.4                 | 7.5  | mA    |                                         |  |  |
| Logic Input Current                             |       | $I_i$              | -10                 |                     | 10   | μΑ    |                                         |  |  |
| Lacia High Output Valtage                       |       | <b>V</b>           | $V_{DD}$ -0.1       | $V_{\mathrm{DD}}$   |      | V     | $I_{O} = -20 \ \mu A, \ V_{I} = V_{IH}$ |  |  |
| Logic High Output Voltage                       |       | Voh                | $0.8 \times V_{DD}$ | $0.9 \times V_{DD}$ |      |       | $I_O = -4 \text{ mA}, V_I = V_{IH}$     |  |  |
| Logic Low Output Voltage                        |       | 37                 |                     | 0                   | 0.1  | V     | $I_0 = 20 \mu A, V_I = V_{IL}$          |  |  |
|                                                 |       | $V_{OL}$           |                     | 0.5                 | 0.8  | v     | $I_O = 4 \text{ mA}, V_I = V_{IL}$      |  |  |

| Switching Specifications ( $V_{DD} = 5 \text{ V}$ )                               |                                    |     |     |     |         |                                                                                        |  |  |
|-----------------------------------------------------------------------------------|------------------------------------|-----|-----|-----|---------|----------------------------------------------------------------------------------------|--|--|
| Maximum Data Rate                                                                 |                                    | 100 | 110 |     | Mbps    | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Minimum Pulse Width <sup>(7)</sup>                                                | PW                                 | 10  |     |     | ns      | 50% Points, Vo                                                                         |  |  |
| Propagation Delay Input to Output (High to Low)                                   | $t_{PHL}$                          |     | 10  | 15  | ns      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Propagation Delay Input to Output (Low to High)                                   | tplн                               |     | 10  | 15  | ns      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Pulse Width Distortion  t <sub>PHL</sub> -t <sub>PLH</sub>  (2)                   | PWD                                |     | 2   | 3   | ns      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Pulse Jitter <sup>(10)</sup>                                                      | tı                                 |     | 100 |     | ps      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Propagation Delay Skew <sup>(3)</sup>                                             | $t_{PSK}$                          |     | 4   | 6   | ns      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Output Rise Time (10%–90%)                                                        | $t_R$                              |     | 1   | 3   | ns      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Output Fall Time (10%–90%)                                                        | $t_{\mathrm{F}}$                   |     | 1   | 3   | ns      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Common Mode Transient Immunity<br>(Output Logic High to Logic Low) <sup>(4)</sup> | CM <sub>H</sub>  , CM <sub>L</sub> | 30  | 50  |     | kV/μs   | $V_{\text{CM}} = 1500 \text{ V}_{\text{DC}}$<br>$t_{\text{TRANSIENT}} = 25 \text{ ns}$ |  |  |
| Channel-to-Channel Skew                                                           |                                    |     | 2   | 3   | ns      | $C_L = 15 \text{ pF}$                                                                  |  |  |
| Dynamic Power Consumption <sup>(6)</sup>                                          |                                    |     | 200 | 340 | μA/Mbps | per channel                                                                            |  |  |

| Magnetic Field Immunity <sup>(8)</sup> (V <sub>DD2</sub> = 5 V, 3 V < V <sub>DD1</sub> < 5.5V) |          |  |      |  |     |                |
|------------------------------------------------------------------------------------------------|----------|--|------|--|-----|----------------|
| Power Frequency Magnetic Immunity                                                              | $H_{PF}$ |  | 3500 |  | A/m | 50Hz/60Hz      |
| Pulse Magnetic Field Immunity                                                                  | $H_{PM}$ |  | 4500 |  | A/m | $t_p = 8\mu s$ |
| Damped Oscillatory Magnetic Field                                                              | Hosc     |  | 4500 |  | A/m | 0.1Hz – 1MHz   |
| Cross-axis Immunity Multiplier <sup>(9)</sup>                                                  | $K_X$    |  | 2.5  |  |     |                |





| Insulation Specifications                                        |                             |                   |          |                      |      |               |                                                            |                                  |
|------------------------------------------------------------------|-----------------------------|-------------------|----------|----------------------|------|---------------|------------------------------------------------------------|----------------------------------|
| Parameter                                                        |                             | Symbol            | Min.     | Тур.                 | Max. | Units         | Test Conditions                                            |                                  |
|                                                                  |                             |                   |          |                      |      |               |                                                            |                                  |
| Creepage Distance (external)                                     | QSOP<br>0.15" SO<br>0.3" SO |                   |          | 4.03<br>4.03<br>8.03 | 8.3  |               | mm                                                         | Per IEC 60601                    |
| Total Barrier Thickness (internal)                               |                             |                   | 0.012    | 0.016                |      | mm            |                                                            |                                  |
| Leakage Current <sup>(5)</sup>                                   |                             |                   |          | 0.2                  |      | $\mu A_{RMS}$ | 240 V <sub>RMS</sub>                                       |                                  |
| Barrier Resistance <sup>(5)</sup>                                |                             | R <sub>IO</sub>   |          | >1014                |      | Ω             | 500 V                                                      |                                  |
| Barrier Capacitance <sup>(5)</sup>                               |                             | C <sub>IO</sub>   |          | 5                    |      | pF            | f = 1  MHz                                                 |                                  |
| Comparative Tracking Index                                       |                             | CTI               | ≥600     |                      |      | $V_{RMS}$     | Per IEC 60112                                              |                                  |
| High Voltage Endur<br>(Maximum Barrier V<br>for Indefinite Life) |                             | AC<br>DC          | $V_{IO}$ | 1000<br>1500         |      |               | $V_{ m RMS}$ $V_{ m DC}$                                   | At maximum operating temperature |
| Surge Immunity ("V" Versions)                                    |                             | V <sub>IOSM</sub> | 12.8     |                      |      | $kV_{PK}$     | Per IEC 61000-4-5                                          |                                  |
| Barrier Life                                                     |                             |                   |          | 44000                |      | Years         | 100°C, 1000 V <sub>RMS</sub> , 60%<br>CL activation energy |                                  |

| Thermal Characteristics                   |                                     |                    |      |                 |                    |          |                      |
|-------------------------------------------|-------------------------------------|--------------------|------|-----------------|--------------------|----------|----------------------|
| Parameter                                 |                                     | Symbol             | Min. | Тур.            | Max.               | Units    | Test Conditions      |
| Junction–Ambient<br>Thermal Resistance    | QSOP<br>0.15" SOIC16<br>0.3" SOIC16 | $\theta_{\rm JA}$  |      | 100<br>82<br>67 |                    |          | Double-sided PCB in  |
| Junction–Case (Top)<br>Thermal Resistance | QSOP<br>0.15" SOIC16<br>0.3" SOIC16 | $	heta_{	ext{JC}}$ |      | 9<br>8<br>12    | °C/W               | free air |                      |
| Junction–Ambient<br>Thermal Resistance    | - 0.3" SOIC                         | $\theta_{\rm JA}$  |      | 46              |                    |          | 2s2p PCB in free air |
| Junction–Case (Top)<br>Thermal Resistance | 0.5 5010                            | $\theta_{\rm JC}$  |      | 9               |                    |          | per JESD51           |
| Power Dissipation                         | QSOP<br>0.15" SOIC16<br>0.3" SOIC16 | $P_{D}$            |      |                 | 675<br>675<br>1500 | mW       |                      |

# Notes:

- 1. Absolute maximum means the device will not be damaged if operated under these conditions. It does not guarantee performance.
- 2. PWD is defined as lt<sub>PHL</sub> t<sub>PLH</sub>l. %PWD is equal to PWD divided by pulse width.
- 3.  $t_{PSK}$  is the magnitude of the worst-case difference in  $t_{PHL}$  and/or  $t_{PLH}$  between devices at 25°C.
- 4.  $CM_H$  is the maximum common mode voltage slew rate that can be sustained while maintaining  $V_0 > 0.8 V_{DD2}$ .  $CM_L$  is the maximum common mode input voltage that can be sustained while maintaining  $V_0 < 0.8 V$ . The common mode voltage slew rates apply to both rising and falling common mode voltage edges.
- 5. Device is considered a two-terminal device: pins 1–8 shorted and pins 9–16 shorted.
- 6. Dynamic power consumption numbers are calculated per channel and are supplied by the channel's input side power supply.
- 7. Minimum pulse width is the minimum value at which specified PWD is guaranteed.
- 8. The relevant test and measurement methods are given in the Electromagnetic Compatibility section on p. 8.
- 9. External magnetic field immunity is improved by this factor if the field direction is "end-to-end" rather than to "pin-to-pin" (see diagram on p. 8).
- 10. 66,535-bit pseudo-random binary signal (PRBS) NRZ bit pattern with no more than five consecutive 1s or 0s; 800 ps transition time.



# **Application Information**

## **Electrostatic Discharge Sensitivity**

This product has been tested for electrostatic sensitivity to the limits stated in the specifications. However, NVE recommends that all integrated circuits be handled with appropriate care to avoid damage. Damage caused by inappropriate handling or storage could range from performance degradation to complete failure.

## **Electromagnetic Compatibility**

IsoLoop Isolators have the lowest EMC footprint of any isolation technology. There are no internal clocks or carriers. IsoLoop Isolators' Wheatstone bridge configuration and differential magnetic field signaling ensure excellent EMC performance against all relevant standards.

These isolators are fully compliant with IEC 61000-6-1 and IEC 61000-6-2 standards for immunity, and IEC 61000-6-3, IEC 61000-6-4, CISPR, and FCC Class A standards for emissions.

Immunity to external magnetic fields is even higher if the field direction is "end-to-end" rather than to "pin-to-pin" as shown in the diagram below:



Cross-axis Field Direction

## **Dynamic Power Consumption**

IsoLoop Isolators achieve their low power consumption from the way they transmit data across the isolation barrier. By detecting the edge transitions of the input logic signal and converting these to narrow current pulses, a magnetic field is created around the GMR Wheatstone bridge. Depending on the direction of the magnetic field, the bridge causes the output comparator to switch following the input logic signal. Since the current pulses are narrow, about 2.5 ns, the power consumption is independent of mark-to-space ratio and solely dependent on frequency. This has obvious advantages over optocouplers, which have power consumption heavily dependent on mark-to-space ratio.

#### **Thermal Management**

IsoLoop Isolators are designed for low power dissipation and thermal performance, providing unmatched channel density for high-performance isolators. Nevertheless, package temperature rise should be considered when running multiple channels at high speed. Power consumption is higher at 5 volt operation than at 3.3 volts, and dynamic supply current is higher on the input side of the isolators than the output side, so thermal management is more important with five-volt input-side power supplies.

IL260/IL261/IL262 parts have a maximum junction temperature of 110°C. Based on the specifications contained in this datasheet, the derating curve at typical operating conditions is as follows:



# **Power Supply Decoupling**

Both power supplies should be bypassed with  $0.1\,\mu F$  typical (0.047  $\mu F$  minimum) capacitors as close as possible to the  $V_{DD}$  pins. Ground planes for both GND<sub>1</sub> and GND<sub>2</sub> are highly recommended for data rates above 10 Mbps.

# **Maintaining Creepage**

Creepage distances are often critical in isolated circuits. In addition to meeting JEDEC standards, NVE isolator packages have unique creepage specifications. Standard pad libraries often extend under the package, compromising creepage and clearance. Similarly, ground planes, if used, should be spaced to avoid compromising clearance. Package drawings and recommended pad layouts are included in this datasheet.

#### Signal Status on Start-up and Shut Down

To minimize power dissipation, input signals are differentiated and then latched on the output side of the isolation barrier to reconstruct the signal. This could result in an ambiguous output state depending on power up, shutdown and power loss sequencing. Therefore, the designer should consider including an initialization signal in the start-up circuit. Initialization consists of toggling the input either high then low, or low then high.



# Application Diagram—Multi-Channel Delta-Sigma A/D Converter

In a typical single-channel delta-sigma ADC, the system clock is located on the isolated side of the system and only four channels of isolation are required. With multiple ADCs configured in a channel-to-channel isolation configuration, however, clock jitter and edge placement accuracy of the system clock must be matched between ADCs. The best solution is to use a single clock on the system side and distribute the clock to each ADC. The five-channel IL261 is ideal, with the fifth channel used to distribute a single, isolated clock to multiple ADCs as shown below:





## **Package Drawings**













# **Recommended Pad Layouts**













# **Available Parts**

| Available<br>Parts | Transmit<br>Channels | Receive<br>Channels | Isolation<br>Voltage<br>(RMS) | Package     |
|--------------------|----------------------|---------------------|-------------------------------|-------------|
| IL260-1E           | 5                    | 0                   | 2.5 kV                        | QSOP        |
| IL260-3E           | 5                    | 0                   | 2.5 kV                        | Narrow SOIC |
| IL260E             | 5                    | 0                   | 2.5 kV                        | Wide SOIC   |
| IL260VE            | 5                    | 0                   | 6 kV                          | Wide SOIC   |
| IL261-1E           | 4                    | 1                   | 2.5 kV                        | QSOP        |
| IL261-3E           | 4                    | 1                   | 2.5 kV                        | Narrow SOIC |
| IL261E             | 4                    | 1                   | 2.5 kV                        | Wide SOIC   |
| IL261VE            | 4                    | 1                   | 6 kV                          | Wide SOIC   |
| IL262-3E           | 3                    | 2                   | 2.5 kV                        | Narrow SOIC |
| IL262E             | 3                    | 2                   | 2.5 kV                        | Wide SOIC   |
| IL262VE            | 3                    | 2                   | 6 kV                          | Wide SOIC   |

All part types are available on tape and reel.

## **Part Numbering**









# **Revision History**

| ISB-DS-001-IL260/1/2-Y<br>February 2023 | <ul> <li>Changes</li> <li>Increased minimum supply voltage from 2.5 V to 2.7 V (p. 2).</li> <li>Eliminated redundant "valid part numbers" list (p. 14).</li> </ul>                                                                                                                                 |
|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ISB-DS-001-IL260/1/2-X                  | <ul> <li>Changes</li> <li>Upgraded to IEC 60747-17 (VDE 0884-17):2021-10 (p. 3).</li> <li>Increased Working Voltage ratings based on latest VDE testing (p. 3).</li> </ul>                                                                                                                         |
| ISB-DS-001-IL260/1/2-W                  | <ul> <li>Changes</li> <li>Reduced minimum supply voltage to 2.5 V (p. 2).</li> <li>Updated EMC standards.</li> <li>Deleted minimum magnetic field immunity specifications (not 100% tested).</li> <li>Updated thermal specifications (p. 7).</li> </ul>                                            |
| ISB-DS-001-IL260/1/2-V                  | <ul> <li>Change</li> <li>VDE certification and UL approval for V-Series versions (6 kV reinforced isolation).</li> </ul>                                                                                                                                                                           |
| ISB-DS-001-IL260/1/2-U                  | <ul> <li>Changes</li> <li>Updated VDE certification standard to VDE V 0884-10.</li> <li>Upgraded "VE" Version Surge Immunity specification to 12.8 kV.</li> <li>Upgraded "VE" Version VDE 0884-10 rating to reinforced insulation.</li> <li>Corrected QSOP pin width dimension (p. 10).</li> </ul> |
| ISB-DS-001-IL260/1/2-T                  | <ul> <li>Changes</li> <li>Increased V-Series isolation voltage to 6 kVrms.</li> <li>Increased typ. Total Barrier Thickness specification to 0.016 mm.</li> <li>Increased CTI min. specification to ≥600 V<sub>RMS</sub>.</li> </ul>                                                                |
| ISB-DS-001-IL260/1/2-S                  | <ul> <li>Changes</li> <li>Added V-Series 5 kV isolation voltage versions.</li> <li>More detailed "Available Parts" table.</li> </ul>                                                                                                                                                               |
| ISB-DS-001-IL260/1/2-R                  | <ul> <li>Changes</li> <li>Added QSOP packages (-1 suffix).</li> <li>Revised and added details to thermal characteristic specifications (p. 2).</li> </ul>                                                                                                                                          |

Added VDE 0884 Safety-Limiting Values (p. 3).

Added "Thermal Management" paragraph in Applications section.





#### **Datasheet Limitations**

The information and data provided in datasheets shall define the specification of the product as agreed between NVE and its customer, unless NVE and customer have explicitly agreed otherwise in writing. All specifications are based on NVE test protocols. In no event however, shall an agreement be valid in which the NVE product is deemed to offer functions and qualities beyond those described in the datasheet.

#### **Limited Warranty and Liability**

Information in this document is believed to be accurate and reliable. However, NVE does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NVE be liable for any indirect, incidental, punitive, special or consequential damages (including, without limitation, lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

#### Right to Make Changes

NVE reserves the right to make changes to information published in this document including, without limitation, specifications and product descriptions at any time and without notice. This document supersedes and replaces all information supplied prior to its publication.

#### Use in Life-Critical or Safety-Critical Applications

Unless NVE and a customer explicitly agree otherwise in writing, NVE products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical devices or equipment. NVE accepts no liability for inclusion or use of NVE products in such applications and such inclusion or use is at the customer's own risk. Should the customer use NVE products for such application whether authorized by NVE or not, the customer shall indemnify and hold NVE harmless against all claims and damages.

#### **Applications**

Applications described in this datasheet are illustrative only. NVE makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NVE products, and NVE accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NVE product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customers. Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NVE does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customers. The customer is responsible for all necessary testing for the customer's applications and products using NVE products in order to avoid a default of the applications and the products or of the application or use by customer's third party customers. NVE accepts no liability in this respect.

### **Limiting Values**

Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the recommended operating conditions of the datasheet is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

#### **Terms and Conditions of Sale**

In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NVE hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NVE products by customer.

#### No Offer to Sell or License

Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### **Export Control**

This document as well as the items described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

### **Automotive Qualified Products**

Unless the datasheet expressly states that a specific NVE product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NVE accepts no liability for inclusion or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NVE's warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NVE's specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NVE for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NVE's standard warranty and NVE's product specifications.





An ISO 9001 Certified Company

**NVE** Corporation 11409 Valley View Road Eden Prairie, MN 55344-3617 USA Telephone: (952) 829-9217

www.nve.com

e-mail: iso-info@nve.com

©NVE Corporation

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

ISB-DS-001-IL260/1/2-Y

February 2023