

# N-Channel Synchronous MOSFETs With Break-Before-Make

#### DESCRIPTION

The Si4724CY N-Channel synchronous MOSFET with break-before-make (BBM) is a high speed driver designed to operate in high frequency DC/DC switchmode power supplies. It's purpose is to simplify the use of N-Channel MOSFETs in high frequency buck regulators. This device is designed to be used with any single output PWM IC or ASIC to produce a highly efficient low cost synchronous rectifier converter. A synchronous enable pin (disable = low, enable = high) controls the synchronous function for light load conditions.

The Si4724CY is packaged in Vishay Siliconix's high performance LITTLE FOOT  $^{\textcircled{B}}$  SO-16 package.

#### FEATURES

- 0 V to 30 V operation
- Driver impedance-3
- Undervoltage lockout
- Fast switching times
- 30 V MOSFETs
- High side: 0.0375 at V<sub>DD</sub> = 4.5 V
- Low side: 0.029 at V<sub>DD</sub> = 4.5 V
- Switching frequency: 250 kHz to 1 MHz
- Integrated schottky

#### **FUNCTIONAL BLOCK DIAGRAM**





# Si4724

### Vishay Siliconix



| <b>ABSOLUTE MAXIMUM RATINGS</b> ( $T_A = 25 \text{ °C}$ , unless otherwise noted) |                        |                                   |                                |      |  |  |
|-----------------------------------------------------------------------------------|------------------------|-----------------------------------|--------------------------------|------|--|--|
| Parameter                                                                         |                        | Symbol                            | Steady State                   | Unit |  |  |
| Logic Supply                                                                      |                        | V <sub>DD</sub>                   | 7                              |      |  |  |
| Logic Inputs                                                                      |                        | V <sub>IN</sub>                   | - 0.7 to V <sub>DD</sub> + 0.3 |      |  |  |
| Drain Voltage                                                                     |                        | V <sub>D1</sub>                   | 30                             | V    |  |  |
| Bootstrap Voltage                                                                 |                        | V <sub>BOOT</sub>                 | V <sub>S1</sub> + 7            |      |  |  |
| Synchronous pin Voltage                                                           |                        | V <sub>SYNC</sub>                 | - 0.7 to V <sub>DD</sub> + 0.3 |      |  |  |
|                                                                                   | T <sub>A</sub> = 25 °C | - I <sub>D1</sub>                 | 5.1                            |      |  |  |
| Continuous Drain Current                                                          | T <sub>A</sub> = 70 °C |                                   | 4.09                           | А    |  |  |
| Continuous Drain Current                                                          | T <sub>A</sub> = 25 °C |                                   | 6.5                            |      |  |  |
|                                                                                   | T <sub>A</sub> = 70 °C | I <sub>D2</sub>                   | 5.2                            |      |  |  |
| Maximum Power Dissipation <sup>a</sup>                                            |                        | P <sub>D</sub>                    | 1.2                            | W    |  |  |
| Operating Junction and Storage Temperature Bange                                  | Driver                 | T <sub>J</sub> , T <sub>stq</sub> | - 65 to 125                    | °C   |  |  |
| Operating Junction and Storage Temperature Range                                  | MOSFETs                | 'J, 'stg                          | - 65 to 150                    |      |  |  |

Notes:

a. Surface mounted on 1" x 1" FR4 board, full copper two sides.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| RECOMMENDED OPERATING CONDITIONS |                   |                                |      |  |  |
|----------------------------------|-------------------|--------------------------------|------|--|--|
| Parameter                        | Symbol            | Steady State                   | Unit |  |  |
| Drain Voltage                    | V <sub>D1</sub>   | 0 to 30                        |      |  |  |
| Logic Supply                     | V <sub>DD</sub>   | 4.5 to 5.5                     | v    |  |  |
| Input Logic High Voltage         | V <sub>IH</sub>   | 0.7 x $V_{DD}$ to $V_{DD}$     | v    |  |  |
| Input Logic Low Voltage          | V <sub>IL</sub>   | - 0.3 to 0.3 x V <sub>DD</sub> |      |  |  |
| Bootstrap Capacitor              | C <sub>BOOT</sub> | 0.1 to 1                       | μ    |  |  |
| Ambient Temperature              | T <sub>A</sub>    | - 40 to 85                     | °C   |  |  |

| THERMAL RESISTANCE RATINGS                     |              |                    |         |         |      |  |  |
|------------------------------------------------|--------------|--------------------|---------|---------|------|--|--|
| Parameter                                      |              | Symbol             | Typical | Maximum | Unit |  |  |
| Highside Junction-to-Ambient <sup>a</sup>      |              | R <sub>thJA1</sub> | 85      | 105     |      |  |  |
| Lowside Junction-to-Ambient <sup>a</sup>       | Steady State | R <sub>thJA2</sub> | 68      | 85      | °C/W |  |  |
| Highside Junction-to-Foot (Drain) <sup>b</sup> |              | R <sub>thJF1</sub> | 28      | 35      | C/W  |  |  |
| Lowside Junction-to-Foot (Drain) <sup>b</sup>  |              | R <sub>thJF2</sub> | 19      | 24      |      |  |  |

Notes:

a. Surface mounted on 1" x 1" FR4 board.

b. Junction-to-foot thermal impedance represents the effective thermal impedance of all heat carrying leads in parallel and is intended for use in conjunction with the thermal impedance of the PC board pads to ambient ( $R_{thJA} = R_{thJF} + R_{thPCB-A}$ ). It can also be used to estimate chip temperature if power dissipation and the lead temperature of a heat carrying (drain) lead is known.



| SPECIFICATIONS                                |                                           |                          |                                                                  |                                  |        |      |      |       |
|-----------------------------------------------|-------------------------------------------|--------------------------|------------------------------------------------------------------|----------------------------------|--------|------|------|-------|
| Parameter                                     |                                           |                          | Test Conditions Unless Specified                                 |                                  | Limits |      |      |       |
|                                               |                                           | Symbol                   | T <sub>A</sub> = 25 °C<br>4.5 V < V <sub>DD</sub> < 5.5 V, 4.5 V | < V <sub>D1</sub> < 30 V         | Min.   | Тур. | Max. | Unit  |
| Power Supplies                                |                                           |                          |                                                                  |                                  |        |      |      |       |
| Logic Voltage                                 |                                           | V <sub>DD</sub>          |                                                                  |                                  | 4.5    |      | 5.5  | V     |
| Lania Quanant                                 |                                           | I <sub>DD(EN)</sub>      | $V_{DD} = 4.5 \text{ V}, \text{ V}_{IN} =$                       | 4.5 V                            |        | 280  | 500  |       |
| Logic Current                                 |                                           | I <sub>DD(DIS)</sub>     | V <sub>DD</sub> = 4.5 V, V <sub>IN</sub> =                       | : 0 V                            |        | 220  | 500  | μA    |
| Logic Input                                   |                                           |                          |                                                                  |                                  |        |      |      |       |
| Logic Input Voltage (V <sub>IN</sub> )        | High                                      | V <sub>IH</sub>          | V <sub>DD</sub> = 4.5                                            |                                  | 3.15   | 2.3  |      | v     |
| Logic input voltage (VIN)                     | Low                                       | V <sub>IL</sub>          | - 40 °C ≤ T <sub>A</sub> ≤ 85                                    | °C                               | - 0.3  | 2.25 | 0.8  | v     |
| Protection                                    |                                           |                          |                                                                  |                                  |        |      |      |       |
| Break-Before-Make Reference                   |                                           | $V_{BBM}$                | V <sub>DD</sub> = 5.5                                            |                                  |        | 2.4  |      |       |
| Undervoltage Lockout                          |                                           | V <sub>UVLO</sub>        | SYNC = 4.5                                                       |                                  | 3.75   | 4    | 4.25 | V     |
| Undervoltage Lockout Hysteresis               |                                           | V <sub>H</sub>           | 51110 = 4.5                                                      |                                  |        | 0.4  |      |       |
| MOSFET Drivers                                |                                           |                          |                                                                  |                                  |        |      |      |       |
| Driver Impedance                              |                                           | R <sub>DR1</sub>         | V <sub>DD</sub> = 4.5 V                                          | Driver 1                         |        | 3    |      | v     |
| Driver Impedance                              |                                           | R <sub>DR2</sub>         | V <sub>DD</sub> – 4.5 V                                          | Driver 2                         |        | 2    |      |       |
| MOSFETs                                       |                                           |                          |                                                                  |                                  |        |      |      |       |
| Drain-Source Voltage                          | Source Voltage $V_{DS}$ $I_D = 250 \mu A$ |                          |                                                                  | 30                               |        |      | V    |       |
|                                               |                                           | R <sub>DS(on)1</sub>     | $V_{DD} = 4.5 \text{ V}, \text{ I}_{D} = 5 \text{ A}$            | Q1                               |        | 30   | 37.5 | mΩ    |
| Drain Source On State Resistance              | <b>∋</b> ~                                | R <sub>DS(on)2</sub>     | T <sub>A</sub> = 25 °C                                           | Q2                               |        | 24   | 29   | 11152 |
|                                               |                                           | V <sub>SD1</sub>         | I <sub>S</sub> = 2 A, V <sub>GS</sub> = 0                        | Q1                               |        | 0.7  | 1.1  | v     |
| Diode Forward Voltage <sup>a</sup>            |                                           | V <sub>SD2</sub>         | $V_{SD2}$ $I_S = 2 A, V_{GS} = 0$                                |                                  |        | 0.7  | 1.1  | V     |
| Dynamic <sup>b</sup> (Unless Specified- $F_s$ | = 250 k                                   | Hz, V <sub>IN</sub> = 12 | V. $V_{DD}$ = 5 V, I = 5 A, Refer to                             | Switching Test                   | Setup) |      | •    |       |
| Turn Off Delay                                |                                           | t <sub>d(off)1</sub>     | off)2 See Timing Diagram                                         | $V_{\text{IN}}$ to $G_1$         |        | 28   | 56   | _     |
|                                               |                                           | t <sub>d(off)2</sub>     |                                                                  | $V_{IN}$ to $G_2$                |        | 17   | 40   |       |
| A.+                                           |                                           | $\Delta t_{1-2}$         |                                                                  | G <sub>1</sub> to G <sub>2</sub> |        | 16   | 32   | ns    |
| Δt                                            |                                           | $\Delta t_{2-1}$         |                                                                  | G <sub>2</sub> to G <sub>1</sub> |        | 38   | 80   | 115   |
| Source-Drain Reverse Recovery                 |                                           | t <sub>frr</sub>         | I <sub>F</sub> 2.7 A, di/dt = 100                                | A/μs                             |        | 50   | 80   | 1     |

Notes: a. Pulse test; pulse width  $\leq$  300 µs, duty cycle  $\leq$  2 %. b. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.

| <b>SCHOTTKY SPECIFICATIONS</b> (T <sub>J</sub> = 25 °C, unless otherwise noted) |                 |                                                  |     |       |       |      |  |
|---------------------------------------------------------------------------------|-----------------|--------------------------------------------------|-----|-------|-------|------|--|
| Parameter                                                                       | Symbol          | Test Conditions                                  | Min | Тур   | Max   | Unit |  |
| Forward Voltage Drop                                                            | V <sub>F</sub>  | I <sub>F</sub> = 1 A                             |     | 0.47  | 0.50  | V    |  |
|                                                                                 |                 | I <sub>F</sub> = 1 A, T <sub>J</sub> = 125 °C    |     | 0.36  | 0.42  | V    |  |
| Maximum Reverse Leakage Current                                                 | I <sub>rm</sub> | V <sub>r</sub> = 30 V                            |     | 0.004 | 0.100 | mA   |  |
|                                                                                 |                 | V <sub>r</sub> = 30 V, T <sub>J</sub> = 100 °C   |     | 0.7   | 10    |      |  |
|                                                                                 |                 | V <sub>r</sub> = - 30 V, T <sub>J</sub> = 125 °C |     | 3     | 20    |      |  |
| Junction Capacitance                                                            | CT              | V <sub>r</sub> = 10 V                            |     | 50    |       | pF   |  |

Document Number: 71863 S11-1185-Rev. F, 13-Jun-11



#### **APPLICATION CIRCUIT**



Power Down Sequence: Ensure IN and SYNC EN are low before turning  $V_{\text{DD}}$  off.



#### **PIN CONFIGURATION**





| TRUTH TABLE |     |                |                |  |  |  |
|-------------|-----|----------------|----------------|--|--|--|
| Sync EN     | CLK | Q <sub>1</sub> | Q <sub>2</sub> |  |  |  |
| Н           | Н   | ON             | OFF            |  |  |  |
| Н           | L   | OFF            | ON             |  |  |  |
| L           | Н   | ON             | OFF            |  |  |  |
| L           | L   | OFF            | OFF            |  |  |  |

| PIN DESCRIPTION |                   |                                                                     |  |  |  |
|-----------------|-------------------|---------------------------------------------------------------------|--|--|--|
| Pin<br>Number   | Symbol            | Description                                                         |  |  |  |
| 1, 2            | D <sub>1</sub>    | Highside MOSFET Drain                                               |  |  |  |
| 3               | GND               | Ground                                                              |  |  |  |
| 4               | IN                | Input Logic Signal                                                  |  |  |  |
| 5               | SYNC EN           | Synchronous Enable                                                  |  |  |  |
| 6, 7, 8         | S <sub>2</sub>    | Lowside MOSFET Source                                               |  |  |  |
| 9, 10, 11, 12   | D <sub>2</sub>    | Lowside MOSFET Drain                                                |  |  |  |
| 13              | $V_{DD}$          | Logic Supply, decoupling to GND with a cap is strongly recommended. |  |  |  |
| 14              | C <sub>BOOT</sub> | Bootstrap Capacitor for Upper<br>MOSFET                             |  |  |  |
| 15, 16          | S <sub>1</sub>    | Highside MOSFET Source                                              |  |  |  |

www.vishay.com 4 Document Number: 71863 S11-1185-Rev. F, 13-Jun-11







#### SWITCHING TEST SET-UP







#### TYPICAL CHARACTERISTICS (25 °C unless noted)







Output Capacitance vs. Drain Voltage (Q1 and Q2)





www.vishay.com 6 Document Number: 71863 S11-1185-Rev. F, 13-Jun-11



#### TYPICAL CHARACTERISTICS (25 °C unless noted)





**TYPICAL CHARACTERISTICS** (25 °C unless noted)



Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="http://www.vishay.com/ppg?71863">www.vishay.com/ppg?71863</a>.

www.vishay.com 8 Document Number: 71863 S11-1185-Rev. F, 13-Jun-11



SOIC (NARROW): 16-LEAD

JEDEC Part Number: MS-012





# **Application Note 826**

Vishay Siliconix



#### **RECOMMENDED MINIMUM PADS FOR SO-16**



Recommended Minimum Pads Dimensions in Inches/(mm)

Return to Index



Vishay

# Disclaimer

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.