

# CMX7143 Multi-Mode Wireless Data Modem

D/7143\_FI-3.0/5 August 2011

# DATASHEET

Provisional Issue

# 7143FI-3.x FFSK/MSK Packet Data Modem

#### Features

- Multiple Modulation Types
  - o 7143 FI-1.0: GMSK/GFSK Modulation
  - o 7143 FI-2.0: 4FSK Modulation
  - o 7143 FI-3.0: FFSK/MSK Modulation
- Automatic Frame Sync Detection
- Automatic Preamble, Frame Sync Insertion
- 2 x Auxiliary ADCs and 4 x Auxiliary DACs
- 3 x Analogue Inputs (RSSI or Discriminator)
- C-BUS Serial Interface to Host µController

- 1200/2400 Baud
- Raw Mode, Data Pump, Carrier Sense
- Auxiliary System Clock Outputs
- Tx Outputs for 2-point or I/Q Modulation
- Available in 48-pin LQFP and VQFN Packages
- Low-power 3.3V Operation
- Flexible Powersave Modes
- Formatted or Raw Data Modes



### **1** Brief Description

Designed for use in wireless data modems, the CMX7143 with 7143FI-3.x is a half-duplex modem with carrier sense and automatic control of transmit hardware, including a RAMDAC for PA ramping. Carrier sense provides a listen before talk capability, automatically reverting to receive if activity on channel is detected.

In receive, automatic frame sync detection provides acquisition of the received signal with minimal host intervention. Three different frame sync patterns may be searched for concurrently. *Continued...* 

© 2011 CML Microsystems Plc

Other features include two Auxiliary ADC channels with four selectable inputs and up to four auxiliary DAC outputs (with an optional RAMDAC on the first DAC output, to facilitate transmitter power ramping).

The device has flexible powersaving modes and is available in both LQFP and VQFN packages.

The device utilises CML's proprietary *FirmASIC*<sup>®</sup> component technology. On-chip sub-systems are configured by a Function Image<sup>™</sup>: this is a data file that is uploaded during device initialisation and defines the device's function and feature set. The Function Image<sup>™</sup> can be loaded automatically from an external EEPROM or from a host µController over the built-in C-BUS serial interface. The device's functions and features can be enhanced by subsequent Function Image<sup>™</sup> releases, facilitating in-the-field upgrades. This document refers specifically to the features provided by Function Image<sup>™</sup> 7143FI-3.x. Separate Function Image<sup>™</sup> are available which support GFSK/GMSK and 4-FSK modulation.

This Datasheet is the first part of a two-part document comprising Datasheet and User Manual: the User Manual can be obtained by registering your interest in this product with your local CML representative.

#### CONTENTS

| <u>Secti</u> | ion                                                         | Page     |  |  |  |  |  |
|--------------|-------------------------------------------------------------|----------|--|--|--|--|--|
| 1            | Brief Description                                           | 1        |  |  |  |  |  |
|              | 1.1 History                                                 | 5        |  |  |  |  |  |
| 2            | Plack Diagram                                               | 6        |  |  |  |  |  |
| 2            | Block Diagram                                               | 0        |  |  |  |  |  |
| 3            | Signal List                                                 |          |  |  |  |  |  |
| 4            | External Components                                         | 9        |  |  |  |  |  |
| 5            | PCB Layout Guidelines and Power Supply Decoupling           | 11       |  |  |  |  |  |
| 6            | General Description                                         |          |  |  |  |  |  |
|              | 6.1 CMX7143 Features                                        | 12       |  |  |  |  |  |
| 7            | Detailed Descriptions                                       |          |  |  |  |  |  |
|              | 7.1 Xtal Frequency                                          | 13       |  |  |  |  |  |
|              | 7.2 Host Interface                                          | 13       |  |  |  |  |  |
|              | 7.2.1 C-BUS Operation                                       | 13       |  |  |  |  |  |
|              | 7.3 Function Image™ Loading                                 | 15       |  |  |  |  |  |
|              | 7.3.1 FI Loading from Host Controller                       | 15       |  |  |  |  |  |
|              | 7.3.2 FI Loading from Serial Memory                         | 17       |  |  |  |  |  |
|              | 7.4 Device Control                                          |          |  |  |  |  |  |
|              | 7.4.1 Normal Operation Overview                             |          |  |  |  |  |  |
|              | 7.4.2 Device Configuration (Using the Programming Register) | 19       |  |  |  |  |  |
|              | 7.4.3 Device Configuration (Using dedicated registers)      |          |  |  |  |  |  |
|              | 7.4.4 Interrupt Operation                                   |          |  |  |  |  |  |
|              | 7.4.5 Signal Routing                                        |          |  |  |  |  |  |
|              | 7.4.6 Tx Mode                                               |          |  |  |  |  |  |
|              | 7.4.7 Rx Mode                                               | 21       |  |  |  |  |  |
|              | 7.4.8 Carrier Sense Mode                                    |          |  |  |  |  |  |
|              | 7.4.9 The Transmit Sequence                                 |          |  |  |  |  |  |
|              | 7.4.10 Other Modem Modes                                    |          |  |  |  |  |  |
|              | 7.4.11 Data Transfer                                        |          |  |  |  |  |  |
|              | 7 4 12 Raw Data Transfer                                    | 27       |  |  |  |  |  |
|              | 7 4 13 Formatted Data Transfer                              | 28       |  |  |  |  |  |
|              | 7.4.14 Pre-loading Transmit Data                            |          |  |  |  |  |  |
|              | 7 4 15 Auxiliary Clock Rates                                | 28       |  |  |  |  |  |
|              | 7 4 16 Auxiliary Data                                       | 28       |  |  |  |  |  |
|              | 7 4 17 GPIO Pin Operation                                   | 29       |  |  |  |  |  |
|              | 7.4.18 Auxiliary ADC Operation                              | 20       |  |  |  |  |  |
|              | 7.4.10 Auxiliary DAC/RAMDAC Operation                       | 30       |  |  |  |  |  |
|              | 7.5 Digital System Clock Constants                          |          |  |  |  |  |  |
|              | 7.5 1 System Clock Operation                                |          |  |  |  |  |  |
|              | 7.5.2 Main Clock Operation                                  | ນ2<br>ຊາ |  |  |  |  |  |
|              | 7.6 Signal Level Ontimication                               | שט<br>ממ |  |  |  |  |  |
|              | 7.6 1 Transmit Dath Lovele                                  | 2<br>مە  |  |  |  |  |  |
|              |                                                             | 2<br>مە  |  |  |  |  |  |
|              | 7.0.2 RECEIVE Fall LEVEIS                                   |          |  |  |  |  |  |
|              |                                                             |          |  |  |  |  |  |

| 8 | 7143FI  | -3.x | Features                  |    |
|---|---------|------|---------------------------|----|
|   | 8.1     | Мо   | dulation                  |    |
|   | 8.2     | Ra   | dio Interface             |    |
|   | 8.3     | Fo   | rmatted Data              |    |
|   | 8.4     | Tra  | ansmit Performance        | 38 |
| 9 | Perform | nan  | ce Specification          | 40 |
|   | 9.1     | Ele  | ectrical Performance      | 40 |
|   | 9.1     | .1   | Absolute Maximum Ratings  | 40 |
|   | 9.1     | .2   | Operating Limits          | 41 |
|   | 9.1     | .3   | Operating Characteristics |    |
|   | 9.1     | .4   | Parametric Performance    |    |
|   | 9.2     | C-   | BUS Timing                |    |
|   | 9.3     | Pa   | ckaging                   |    |
|   |         |      |                           |    |

#### <u>Table</u>

#### Page

| Table 1 | BOOTEN Pin States    | 15 |
|---------|----------------------|----|
| Table 2 | C-BUS Data Registers | 27 |
| Table 3 | C-BUS Registers      | 33 |

#### Figure

#### Page

| Figure 1 Block Diagram                                                 | 6  |
|------------------------------------------------------------------------|----|
| Figure 2 CMX7143 Recommended External Components                       | 9  |
| Figure 3 CMX7143 Power Supply and De-coupling                          | 11 |
| Figure 4 C-BUS Transactions                                            | 14 |
| Figure 5 FI Loading from Host                                          | 16 |
| Figure 6 FI Loading from Serial Memory                                 | 17 |
| Figure 7 Host Tx Data Flow (No Tx sequence/Carrier sense)              | 21 |
| Figure 8 Host Rx Data Flow (Use Trans=0)                               | 22 |
| Figure 9 Host Rx Data Flow (Flow controlled data with UseTrans=1)      | 23 |
| Figure 10 Carrier Sense                                                | 25 |
| Figure 11 Transmit Sequence                                            | 26 |
| Figure 12 Digital Clock Generation Schemes                             | 31 |
| Figure 13 Modulating Waveforms for 1200 and 2400 Baud MSK/FFSK Signals | 34 |
| Figure 14 Outline Radio Design                                         | 35 |
| Figure 15 Formatted Data Over Air Signal Format                        | 36 |
| Figure 16 Tx Modulation Spectra (FFSK/MSK) - 2400bps, 5kHz deviation   | 38 |
| Figure 17 Tx Modulation Spectra (FFSK/MSK) - 2400bps, 1.5kHz deviation | 39 |
| Figure 18 C-BUS Timing                                                 | 48 |
| Figure 19 Mechanical Outline of 48-pin VQFN (Q3)                       | 49 |
| Figure 20 Mechanical Outline of 48-pin LQFP (L4)                       | 49 |
|                                                                        |    |

Information in this data sheet should not be relied upon for final product design. It is always recommended that you check for the latest product datasheet version from the CML website: [www.cmlmicro.com].

# 1.1 History

| Version | on Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         |  |  |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|
| 5       | Clarification of BOOTEN options by Table 1 and Table 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |  |  |
|         | Correction of error in Figure 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |  |  |
| 4       | <ul> <li>Clarification of additional delay required when preloading data in Tx Idle or CS<br/>Idle modes, in section 7.4.14, and additional delays for all consecutive C-BUS<br/>writes. Clarification of maximum bit/byte counter value in raw mode (TxData 0<br/>and RxData 0). Definition of the action of any unused bits added.</li> </ul>                                                                                                                                                                                                                                                                                                       | 1.12.09 |  |  |
| 3       | <ul> <li>History and Function Image Update section updated.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4.8.09  |  |  |
|         | Document is now "Provisional Issue".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |         |  |  |
| 2       | <ul> <li>Changes to Pin names, Register and Bit names for consistency with other FIs. (Functionality is unchanged, but drawings, tables and text descriptions updated).</li> <li>Addition of a "Last tail" status bit in Tx for 7143FI-3.0.1.0. Description added.</li> <li>Descriptions for Program Blocks P4.7 and P4.8 added.</li> <li>Order of the 3 input power-up bits in the Power Down Control register now corrected.</li> <li>Table in section 11.1 replaced by a hyperlinked register table.</li> <li>Descriptions of the b1512 allocation in section 11.2.4 corrected.</li> <li>Definition of maximum signal levels clarified.</li> </ul> | 27.7.09 |  |  |
|         | • Details of Fine Output Attenuation in Program Blocks P4.9 and P4.10 added.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |  |  |
|         | <ul> <li>FI loading procedure, P3.x tables and Reset mechanisms clarified.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |  |  |
|         | Style of EDS changed to conform to latest guidelines, logos, etc. also updated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |  |  |
| 1       | Original document, prepared for first beta release of software.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 25.6.08 |  |  |

# 2 Block Diagram



Figure 1 Block Diagram

## 3 Signal List

| CMX7143<br>48-pin<br>Q3/L4 | Pin<br>Name | Туре  | Description                                                                                                                                                                                                                                                     |
|----------------------------|-------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                          | EPSI        | OP    | SPI bus Master Output                                                                                                                                                                                                                                           |
| 2                          | EPSCLK      | BI    | SPI bus Serial Clock                                                                                                                                                                                                                                            |
| 3                          | EPSO        | IP+PD | SPI bus Master Input                                                                                                                                                                                                                                            |
| 4                          | EPCSN       | OP    | Flash/EEPROM Chip Select                                                                                                                                                                                                                                        |
| 5                          | BOOTEN1     | IP+PD | Used in conjunction with BOOTEN2 to determine the operation of the bootstrap program                                                                                                                                                                            |
| 6                          | BOOTEN2     | IP+PD | Used in conjunction with BOOTEN1 to determine the operation of the bootstrap program                                                                                                                                                                            |
| 7                          | DVSS        | PWR   | Digital Ground                                                                                                                                                                                                                                                  |
| 8                          | IRQN        | OP    | C-BUS: A 'wire-ORable' output for connection to the Interrupt Request input of the host. Pulled down to $DV_{SS}$ when active and is high impedance when inactive. An external pull-up resistor (R1) is required.                                               |
| 9                          | VDEC        | PWR   | Internally generated 2.5V digital supply voltage. Must be decoupled to $DV_{SS}$ by capacitors mounted close to the device pins. No other connections allowed                                                                                                   |
| 10                         | GPIO1       | BI    | General Purpose I/O pin                                                                                                                                                                                                                                         |
| 11                         | GPIOA       | BI    | General Purpose I/O pin                                                                                                                                                                                                                                         |
| 12                         | GPIOB       | BI    | General Purpose I/O pin                                                                                                                                                                                                                                         |
| 13                         | SYSCLK1     | OP    | Synthesized Digital System Clock Output 1                                                                                                                                                                                                                       |
| 14                         | DVSS        | PWR   | Digital Ground                                                                                                                                                                                                                                                  |
| 15                         | GPIO2       | BI    | General Purpose I/O pin                                                                                                                                                                                                                                         |
| 16                         | CH1N        | IP    | Channel 1 inverting input for RxSig/RSSI                                                                                                                                                                                                                        |
| 17                         | CH1FB       | OP    | Channel 1 input amplifier feedback                                                                                                                                                                                                                              |
| 18                         | CH2N        | IP    | Channel 2 inverting input for RxSig/RSSI                                                                                                                                                                                                                        |
| 19                         | CH2FB       | OP    | Channel 2 input amplifier feedback                                                                                                                                                                                                                              |
| 20                         | CH3FB       | OP    | Channel 3 input amplifier feedback                                                                                                                                                                                                                              |
| 21                         | CH3N        | IP    | Channel 3 inverting input for RxSig/RSSI                                                                                                                                                                                                                        |
| 22                         | AVSS        | PWR   | Analog Ground                                                                                                                                                                                                                                                   |
| 23                         | MOD1        | OP    | Modulator 1 output                                                                                                                                                                                                                                              |
| 24                         | MOD2        | OP    | Modulator 2 output                                                                                                                                                                                                                                              |
| 25                         | VBIAS       | OP    | Internally generated bias voltage of approximately $AV_{DD}/2$ , except when the device is in 'Powersave' mode when VBIAS will discharge to AVss. Must be decoupled to $AV_{SS}$ by a capacitor mounted close to the device pins. No other connections allowed. |
| 26                         | Reserved    | NC    | No connection should be made to this pin                                                                                                                                                                                                                        |
| 27                         | ADC1        | IP    | Auxiliary ADC input 1                                                                                                                                                                                                                                           |
| 28                         | ADC2        | IP    | Auxiliary ADC input 2                                                                                                                                                                                                                                           |

CMX7143

| CMX7143<br>48-pin<br>Q3/L4                           | Pin<br>Name | Туре                                                                                                                                             | Description                                                                                                                                                                                                                     |  |
|------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 29                                                   | ADC3        | IP                                                                                                                                               | Auxiliary ADC input 3                                                                                                                                                                                                           |  |
| 30                                                   | ADC4        | IP                                                                                                                                               | Auxiliary ADC input 4                                                                                                                                                                                                           |  |
| 31                                                   | AVDD        | PWR                                                                                                                                              | Analog +3.3V supply rail. Levels and thresholds within the device are proportional to this voltage. This pin should be decoupled to $AV_{SS}$ by capacitors mounted close to the device pins.                                   |  |
| 32                                                   | DAC1        | OP                                                                                                                                               | Auxiliary DAC output 1/RAMDAC                                                                                                                                                                                                   |  |
| 33                                                   | DAC2        | OP                                                                                                                                               | Auxiliary DAC output 2                                                                                                                                                                                                          |  |
| 34                                                   | AVSS        | PWR                                                                                                                                              | Analog Ground                                                                                                                                                                                                                   |  |
| 35                                                   | DAC3        | OP                                                                                                                                               | Auxiliary DAC output 3                                                                                                                                                                                                          |  |
| 36                                                   | DAC4        | OP                                                                                                                                               | Auxiliary DAC output 4                                                                                                                                                                                                          |  |
| 37                                                   | DVSS        | PWR                                                                                                                                              | Digital Ground                                                                                                                                                                                                                  |  |
| 38 VDEC PWR Internally generate<br>other connections |             | Internally generated 2.5V supply voltage. Must be decoupled to DVss by capacitors mounted close to the device pins. No other connections allowed |                                                                                                                                                                                                                                 |  |
| 39                                                   | XTAL/CLK    | IP                                                                                                                                               | input from the external clock source or Xtal                                                                                                                                                                                    |  |
| 40                                                   | XTALN       | OP                                                                                                                                               | The output of the on-chip Xtal oscillator inverter. NC if external Clock used.                                                                                                                                                  |  |
| 41                                                   | DVDD        | PWR                                                                                                                                              | Digital +3.3V supply rail. This pin should be decoupled to $DV_{SS}$ by capacitors mounted close to the device pins.                                                                                                            |  |
| 42                                                   | CDATA       | IP                                                                                                                                               | C-BUS: Serial data input from the $\mu$ C                                                                                                                                                                                       |  |
| 43                                                   | RDATA       | TS<br>OP                                                                                                                                         | C-BUS: A 3-state C-BUS serial data output to the $\mu$ C. This output is high impedance when not sending data to the $\mu$ C.                                                                                                   |  |
| 44                                                   | SSOUT       | BI                                                                                                                                               | SPI bus Chip Select                                                                                                                                                                                                             |  |
| 45                                                   | DVSS        | PWR                                                                                                                                              | Digital Ground                                                                                                                                                                                                                  |  |
| 46                                                   | SCLK        | IP                                                                                                                                               | C-BUS: The C-BUS serial clock input from the $\mu$ C                                                                                                                                                                            |  |
| 47                                                   | SYSCLK2     | OP                                                                                                                                               | Synthesized Digital System Clock Output 2                                                                                                                                                                                       |  |
| 48                                                   | CSN         | IP                                                                                                                                               | C-BUS: The C-BUS chip select input from the $\mu$ C                                                                                                                                                                             |  |
| Exposed<br>Metal<br>Pad                              | SUBSTRATE   | ~                                                                                                                                                | On this device, the central metal pad (which is exposed on Q3 packages only) may be electrically unconnected or, alternatively, may be connected to Analogue Ground (AVss). <b>No other electrical connection is permitted.</b> |  |

| Notes: | IP    | = | Input (+ PU/PD = internal pullup/pulldown resistor)    |
|--------|-------|---|--------------------------------------------------------|
|        | OP    | = | Output                                                 |
|        | BI    | = | Bidirectional                                          |
|        | TS OP | = | 3-state Output                                         |
|        | PWR   | = | Power Connection                                       |
|        | NC    | = | No Connection - should NOT be connected to any signal. |
|        |       |   |                                                        |

 $\ensuremath{\textcircled{}^\circ}$  2011 CML Microsystems PIc

# 4 External Components



Figure 2 CMX7143 Recommended External Components

| R1  | 100kΩ      | C1 | 18pF  |     |       | C21 | 10nF            |
|-----|------------|----|-------|-----|-------|-----|-----------------|
|     |            | C2 | 18pF  | C12 | 100pF | C22 | 10nF            |
| R3  | 100kΩ      | C3 | 10nF  |     | •     | C23 | 10nF            |
| R4  | 100kΩ      |    |       | C14 | 100pF | C24 | 10µF            |
| R5  | See note 2 | C5 | N/F   |     |       |     | •               |
| R6  | 100kΩ      | C6 | N/F   | C16 | 200pF |     |                 |
| R7  | See note 3 | C7 | 100nF | C17 | 10µF  |     |                 |
| R8  | 100kΩ      | C8 | 100pF | C18 | 10nF  | X1  | 9.6 or 19.2 MHz |
| R9  | See note 4 | C9 | 100pF | C19 | 10nF  |     | See note 1      |
| R10 | 100kΩ      |    | •     | C20 | 10µF  |     |                 |

Resistors  $\pm 5\%$ , capacitors and inductors  $\pm 20\%$  unless otherwise stated.

Notes:

- 1. X1 can be a crystal or an external clock generator; this will depend on the application. The tracks between the crystal and the device pins should be as short as possible to achieve maximum stability and best start up performance. By default, a 9.6MHz crystal or 19.2MHz external oscillator is assumed, other values could be used if the various internal clock dividers are set to appropriate values.
- 2. R5 should be selected to provide the desired dc gain of the first discriminator/RSSI input, as follows:

$$|\text{GAIN}_1| = 100 \text{k}\Omega / \text{R5}$$

The gain should be such that the resultant output at the CH1FB pin is within the discriminator input signal range specified in 7.6.2.

3. R7 should be selected to provide the desired dc gain of the second discriminator/RSSI input as follows:

$$|\operatorname{GAIN}_2| = 100 \mathrm{k}\Omega / \mathrm{R7}$$

The gain should be such that the resultant output at the CH2FB pin is within the discriminator input signal range specified in 7.6.2.

4. R9 should be selected to provide the desired dc gain of the third discriminator/RSSI input, as follows:  $|GAIN_3| = 100k\Omega / R9$ 

The gain should be such that the resultant output at the CH3FB pin is within the discriminator input signal range specified in 7.6.2.

- 5. If any of the Channel inputs are not required, the respective pin should be connected to AV<sub>SS</sub>.
- 6. A single 10μF electrolytic capacitor (C24, fitted as shown) may be used for smoothing the power supply to both V<sub>DEC</sub> pins, providing they are connected together on the pcb with an adequate width power supply trace. Alternatively, separate smoothing capacitors should be connected to each V<sub>DEC</sub> pin. High frequency decoupling capacitors (C3 and C23) must always be fitted as close as possible to both V<sub>DEC</sub> pins.



# 5 PCB Layout Guidelines and Power Supply Decoupling

Figure 3 CMX7143 Power Supply and De-coupling

Component Values as per Figure 2.

#### Notes:

It is important to protect the analogue pins from extraneous in-band noise and to minimise the impedance between the CMX7143 and the supply and bias de-coupling capacitors. The de-coupling capacitors C3, C7, C18, C19, C21, C22, and C23should be as close as possible to the CMX7143. It is therefore recommended that the printed circuit board is laid out with separate ground planes for the AV<sub>SS</sub> and DV<sub>SS</sub> supplies in the area of the CMX7143, with provision to make links between them, close to the CMX7143. Use of a multi-layer printed circuit board will facilitate the provision of ground planes on separate layers.

 $V_{\text{BIAS}}$  is used as an internal reference for detecting and generating the various analogue signals. It must be carefully decoupled, to ensure its integrity, so apart from the decoupling capacitor shown, no other loads should be connected. If  $V_{\text{BIAS}}$  needs to be used to set the discriminator mid-point reference, it must be buffered with a high input impedance buffer.

The crystal, X1, may be replaced with an external clock source.

© 2011 CML Microsystems PIc

# 6 General Description

# 6.1 CMX7143 Features

The CMX7143 is intended for use in half-duplex modems. A flexible power control facility allows the device to be placed in its optimum powersave mode when not actively processing signals.

The device includes a crystal clock generator, with buffered output, to provide a common system clock if required.

A block diagram of the device is shown in Figure 1.

Inputs to the RxSig and RSSI/CS signal processing blocks of the Data Demodulator can be routed from any of the three channel input pins (CH1N, CH2N or CH3N).

#### Tx Functions:

- Flexible Tx data transfer block size, up to 104bits
- Automatic preamble, frame sync insertion simplifies host control
- Modulator producing 2-point or I/Q outputs with programmable deviation
- Data pulse shape filtering
- RAMDAC capability for PA ramping control
- Tx trigger feature allowing precise control of burst start time
- Tx burst sequence for automatic RAMDAC ramp and Tx hardware switching
- Carrier sense for "listen before talk" operation
- Raw and Formatted (Channel coded) data modes

#### **Rx Functions:**

- Demodulator input with input amplifier and programmable gain adjustment
- Flexible Rx data transfer block size, up to 104bits
- Automatic frame sync detection simplifies host control
- Rx filtering
- Tracking of symbol timing and received signal levels
- Raw and Formatted (Channel coded) data modes

#### **Auxiliary Functions:**

- 2 programmable system clock outputs
- 2 auxiliary ADCs with four selectable input paths
- 4 auxiliary DACs, one with built-in programmable RAMDAC

#### Interface:

- Optimised C-BUS (4–wire, high speed synchronous serial command/data bus) interface to host for control and data transfer
- Open drain IRQ to host
- Four GPIO pins
- Tx trigger input (Provided by GPIO1)
- Flash/EEPROM boot mode
- C-BUS (host) boot mode

While in idle mode, the AuxADC can be used to detect the RSSI signal from the RF section, while still retaining a significant degree of powersaving within the CMX7143 and obviating the need to wake the host up un-necessarily. The use of the programmable thresholds allows for user selection of wake-up threshold programmed from the host.

In carrier sense mode, RSSI will be sampled using the selected RxSig/RSSI input and averaged automatically by the CMX7143, resulting in a decision to transmit or not, based on the presence of a signal on the channel.

Both transmit and receive data can be raw or in the form of coded data blocks. Coding is compatible with the CMX7031 FI-1.x.

<sup>© 2011</sup> CML Microsystems Plc

# 7 Detailed Descriptions

### 7.1 Xtal Frequency

The CMX7143 is designed to work with a Xtal with a frequency of 9.6MHz, or an external frequency oscillator of 9.6 or 19.2 MHz. Program Block 3 (see User Manual) must be loaded with the correct values to ensure that the device will work to specification with the user selected clock frequency. A table of configuration values can be found in Table 5, supporting the two baud rates of 1200 and 2400 bps with either oscillator frequency.

# 7.2 Host Interface

A serial data interface (C-BUS) is used for command, status and data transfers between the CMX7143 and the host  $\mu$ C; this interface is compatible with Microwire<sup>TM</sup>, SPI<sup>TM1</sup> and other similar interfaces. Interrupt signals notify the host  $\mu$ C when a change in status has occurred and the  $\mu$ C should read the Status register across the C-BUS and respond accordingly. Interrupts only occur if the appropriate mask bit has been set, see Interrupt Operation.

#### 7.2.1 C-BUS Operation

This block provides the transfer of data, control and status information between the CMX7143's internal registers and the host  $\mu$ C over the C-BUS serial interface. Each transaction consists of a single Address byte sent from the  $\mu$ C. This may be followed by one or more Data byte(s) sent from the  $\mu$ C to be written into one of the CMX7143's write only Registers, or one or more data byte(s) read out from one of the CMX7143's read only Registers, as illustrated in Figure 4.

Data from the  $\mu$ C on the CDATA line is clocked into the CMX7143 on the rising edge of the SCLK. RDATA from the CMX7143 to the  $\mu$ C is valid when the SCLK is high. The CSN line must be held low during a data transfer and kept high between transfers. The C-BUS interface is compatible with most common  $\mu$ C serial interfaces and may be easily implemented with general purpose  $\mu$ C I/O pins controlled by a simple software routine.

The number of data bytes following an Address byte is dependent on the value of the Address byte. The most significant bit of the address or data are sent first. For detailed timings see section 9.2. Note that, due to internal timing constraints, there must be an appropriate delay between subsequent writes to the same C-BUS register. This delay allows for C-BUS polling and is 3 x AuxClk periods for mode changes and 1 x AuxClk period for all other writes. See section 7.4.15.

<sup>1</sup> Microwire<sup>™</sup> is a trademark of National Semiconductors, SPI<sup>™</sup> is a trademark of Motorola

#### See Note 1 See Note 2 CSN SCLK CDATA 7 6 5 0 6 0 0 Δ З 2 1 7 7 MSB LSB MSB I SB MSB LSB Address/Command byte Upper 8 bits Lower 8 bits RDATA High Z state **C-BUS Read:** See Note 2 CSN SCLK 6 5 4 3 CDATA 7 2 1 0 MSB LSB Address byte Upper 8 bits Lower 8 bits RDATA 6 0 7 0 7 High Z state MSB LSB MSB LSB Data value unimportant Repeated cycles Either logic level valid (and may change) Either logic level valid (but must not change from low to high) Figure 4 C-BUS Transactions Notes:

**C-BUS Write:** 

1. For Command byte transfers only the first 8 bits are transferred (\$01 = Reset).

- 2. For single byte data transfers only the first 8 bits of the data are transferred.
- 3. The CDATA and RDATA lines are never active at the same time. The Address byte determines the data direction for each C-BUS transfer.
- 4. The SCLK can be high or low at the start and end of each C-BUS transaction.
- 5. The gaps shown between each byte on the CDATA and RDATA lines in the above diagram are optional, the host may insert gaps or concatenate the data as required.

# 7.3 Function Image<sup>™</sup> Loading

The Function Image<sup>™</sup> (FI), which defines the operational capabilities of the device, may be obtained from the CML Technical Portal, following registration. This is in the form of a 'C' header file which can be included into the host controller software or programmed into an external EEPROM or Flash memory. The maximum possible size of Function Image<sup>TM</sup> is 46kbytes, although a typical FI will be less than this. Note that the BOOTEN pins are only read at power-on or following a C-BUS General Reset and must remain stable throughout the FI loading process. Once the FI load has completed, the BOOTEN pins are ignored by the CMX7143 until the next power-up or C-BUS General Reset.

The BOOTEN pins are both fitted with internal low-current pulldown devices.

For C-BUS load operation, both pins should be pulled high by connecting them to DV<sub>DD</sub> either directly or via a 220k resistor (see Table 1).

For Flash/EEPROM load, only BOOTEN1 needs to be pulled high in a similar manner, however, if it is required to program the EEPROM or Flash memory in-situ from the host, either a jumper to DV<sub>DD</sub> or a link to a host I/O pin should be provided to pull BOOTEN2 high when required (see Table 1).

Once the FI has been loaded, the CMX7143 performs these actions:

- (1) The product identification code (\$7143) is reported in C-BUS register \$C5
- (2) The FI version code is reported in C-BUS register \$C9
- (3) The two 32-bit FI checksums are reported in C-BUS register pairs \$A9, \$AA and \$B8, \$B9
- (4) The device waits for the host to load the 32-bit Device Activation Code to C-BUS register \$C8
- (5) Once activated, the device initialises fully, enters idle mode and becomes ready for use.

The checksums should be verified against the published values to ensure that the FI has loaded correctly. Once the FI has been activated, the checksum, product identification and version code registers are cleared and these values are no longer available. If an invalid activation code is loaded, the device will report the value \$DEAD in register \$A9 and must be power cycled before an attempt is made to re-load the FI and re-activate.

Both the Device Activation Code and the checksum values are available from the CML Technical Portal.

|                    | BOOTEN2 | BOOTEN1 |
|--------------------|---------|---------|
| C-BUS Host load    | 1       | 1       |
| reserved           | 1       | 0       |
| Serial Memory load | 0       | 1       |
| No FI load         | 0       | 0       |

#### Table 1 BOOTEN Pin States

Note: Following a General reset, reloading of the Function Image is strongly recommended.

#### 7.3.1 FI Loading from Host Controller

The FI can be included into the host controller software build and downloaded into the CMX7143 at powerup over the C-BUS interface. The BOOTEN pins must be set to the C-BUS load configuration, the CMX7143 powered up and placed into Program Mode, the data can then be sent directly over the C-BUS to the CMX7143.

If the host detects a brownout, the BOOTEN state should be set to re-load the FI. A General Reset should then be issued and the appropriate FI load procedure followed.

Each time the Programming register, \$C8, is written, it is necessary to wait for the PRG flag (Status register (\$C6) b0) to go high before another write to \$C8. The PRG flag going high confirms the write to the Programming register has been accepted. The PRG flag state can be determined by polling the Status register or by unmasking the interrupt (Interrupt Mask register, \$CE, b0).

© 2011 CML Microsystems Plc

CMX7143

The download time is limited by the clock frequency of the C-BUS, with a 5MHz SCLK, it should take less than 500ms to complete.





CMX7143

#### 7.3.2 FI Loading from Serial Memory

The FI must be converted into a format for the Flash/EEPROM programmer (normally Intel Hex) and loaded into the serial memory either by the host or an external programmer. The CMX7143 needs to have the BOOTEN pins set to serial memory load, and then on power-on, or following a C-BUS General Reset, the CMX7143 will automatically load the data from the serial memory without intervention from the host controller.





The CMX7143 has been designed to function with Atmel AT25HP512 serial EEPROM and the AT25F512 Flash EEPROM devices, however other manufacturers parts may also be suitable. The time taken to load the FI is dependent on the Xtal frequency, with a 9.6MHz Xtal, it should load in less than 1 second.

© 2011 CML Microsystems Plc

# 7.4 Device Control

Once the Function Image is loaded the CMX7143 can be set into one of four main modes using the Modem Mode and Control - \$C1 write register:

- Idle mode for configuration or low power operation
- Transmit mode for transmission of raw or formatted data
- Receive mode for detection and reception of bursts containing raw or formatted data
- Carrier Sense mode for attempting to transmit if the channel is free, otherwise continuing to receive

These four modes are described in the following sections. All control is carried out over the C-BUS interface: either directly to operational registers in Transmit, Receive and Carrier Sense modes or, for parameters that are not likely to change during operation, using the Programming register (\$C8) in Idle mode.

To conserve power when the device is not actively processing a signal, place the device into Idle mode. Additional power-saving can be achieved by disabling the unused hardware blocks, however, care must be taken not to disturb any sections that are automatically controlled. Note that the BIAS block must be enabled to allow any of the Input or Output blocks to function. It is only possible to write to the Programming register whilst in Idle mode. See:

- Power Down Control \$C0 write
- Modem Mode and Control \$C1 write
- Programming Register \$C8 write

#### 7.4.1 Normal Operation Overview

In normal operation (after the CMX7143 is configured) the appropriate mode must be selected and data provided in transmit or retrieved in receive. This process is carried out by selecting the mode (Tx, Rx or Carrier Sense), Frame Sync 1, 2 or 3 and formatted or raw data. Such a selection is required at the beginning of transmission or reception of a burst.

In transmit (or following a carrier sense period where no signal is detected on channel) the CMX7143 will begin by switching GPIO signals as configured by the transmit sequence. The RAMDAC can also be configured to ramp up at this point. Transmission then begins with preamble and the selected frame sync. The main payload of user data comes next, ending with selectable tail bits. The burst ends with the transmission sequence ramping the RAMDAC down and/or switching GPIO signals.

In receive, (or following a carrier sense period where signal is detected on channel) the CMX7143 will begin by searching for the configured frame sync patterns carried on signal with the selected baud rates. On detection of a Frame Sync reception and data output will begin. Reception continues until the CMX7143 is switched into a different mode determined by the host.

During the burst, data blocks must be transferred into or out of the CMX7143. Each of these transfers uses the RxData or TxData registers to transfer data and the Status register to indicate that the data has been dealt with successfully. Each transfer can contain a host selectable number of bits or bytes. The CMX7143 can be configured to interrupt the host on completion of a data transfer.

The CMX7143 offers internal buffering of data in addition to the RxData and TxData registers in both receive and transmit directions. The amount of buffering offered is dependant on the mode in which the device is operating and the size of any transfers carried out by the host. In the process of burst transmission or reception the most significant registers are:

- Modem Mode and Control \$C1 write
- Status \$C6 read
- Interrupt Mask \$CE write
- Rx Control \$C3 write
- RxData0 \$B8 read (Plus RxData1-6) containing control fields and data
- TxData0 \$B5 write (Plus TxData1-6) containing control fields and data

<sup>© 2011</sup> CML Microsystems Plc

#### 7.4.2 Device Configuration (Using the Programming Register)

While in idle mode, the Programming register becomes active. The Programming register provides access to the Program Blocks. Program Blocks allow configuration of the CMX7143 during major mode change. Features that can be configured include:

- Selection of Baud rate, 1200 or 2400 baud.
- Pre-amble and frame syncs to be using in transmit and receive
- Selection of Automatic control of 4 x GPIO and the RAMDAC during transmission
- Configuration of RAMDAC profile
- Configuration of AuxADC and RSSI averaging
- Programming of input and output gains and offsets
- Configuration of the carrier sense window and thresholds

Full details of how to configure these aspects of device operation are given in section 10.2 in the User Manual.

### 7.4.3 Device Configuration (Using dedicated registers)

Some device features may be configured using dedicated registers. This allows for configuration outside of idle mode. Configuration of the following features is possible:

- Auxiliary ADC detect thresholds
- Auxiliary ADC input selection and averaging mode
- Power down control
- Input gain and input/output signal routing

The registers that allow configuration of these features are:

- AuxConfig \$A7 write
- Power Down Control \$C0 write
- AuxConfig2 \$CD write
- Input Gain and Input/Output Signal Routing \$B1 write

### 7.4.4 Interrupt Operation

The CMX7143 can produce an interrupt output when various events occur. Possible events include detection of a frame sync, an overflow of the internal data buffering in receive or completion of transmission whilst in transmit.

Each event has an associated status register bit and an interrupt mask register bit. The interrupt mask register is used to select which status events will trigger an interrupt on the IRQN line. All events can be masked using the IRQ mask bit (bit 15) or individually masked using the Interrupt Mask register. Enabling an interrupt by setting a mask bit  $(0\rightarrow1)$  after the corresponding Status register bit has already been set to 1 will also cause an interrupt on the IRQN line. The IRQ bit (bit 15) of the Status register reflects the IRQN line state.

All interrupt flag bits in the Status register, except the PRG flag (bit 0), are cleared and the interrupt request is cleared following the command/address phase of a C-BUS read of the Status register. See:

- Interrupt Mask \$CE write
- Status \$C6 read

#### 7.4.5 Signal Routing

The CMX7143 offers a flexible routing architecture, with three signal inputs, and two modulator outputs. The analogue gain/attenuation of each input and output can be set individually, with additional Fine Attenuation control available via the Program Blocks.

One of the three input sources (CH1N, CH2N or CH3N) should be routed to RxSig In and another to RSSIIn. Output1 and Output2 should be routed to MOD1 and MOD2, as required.

The input source routed to RxSig In will be treated as the input signal to demodulate. This is expected to be the demod output from a limiter discriminator.

The input source routed to RSSI In will be averaged and the result presented in the Aux Data Registers. If carrier sense is selected then the same input source will be averaged over a short period internally in order to make the decision on whether to transmit or not.

The output signals MOD1 and MOD2 will provide 2-point modulation outputs with independently programmable gains. Alternatively an I/Q output may be selected in which case MOD1 and MOD2 will provide in phase and quadrature signals. See:

- Input Gain and Input/Output Signal Routing \$B1 write
- AuxConfig2 \$CD write

#### 7.4.6 Tx Mode

In typical Tx operation, the preamble and FS1, FS2 or FS3 are transmitted automatically (default values may be changed by use of the Program Blocks), and then data from the TxData Block is transmitted directly until the mode is changed to Rx or Idle. The first block of data MUST be loaded into the TxData registers BEFORE executing the modem mode change to Tx.

The host should write the initial data to the C-BUS TxData registers and then set modem control to the required transmit type with the Mode bits as Tx. As soon as the data has been read from the C-BUS TxData registers the DataRDY IRQ will be asserted (when configured correctly). More data should be loaded into the TxData registers at this stage before data buffered in the CMX7143 runs out, otherwise the burst will end.

For precise control of the instant that transmission starts it is possible to trigger a transmission using GPIO1 as an input. In addition to triggering the modulation output, it is possible to define a transmission sequence with defined RAMDAC ramp up/down, and GPIO on/off events. The transmission sequence is configured using Program Block 1. Selecting a Tx mode with GPIO1 configured as an "automatic input" places the device into a "Tx pending" state, where it is neither receiving nor transmitting, just waiting for a trigger on GPIO1 to begin transmission.

In general Figure 7 can be extended to represent operation when a transmit sequence is defined by the host by:

- Removing the need for the host to provide a ramp up instead the configured Tx sequence will deal with this
- Inserting GPIO on/off events before ramp up and after ramp down as specified by the transmit sequence



Figure 7 Host Tx Data Flow (No Tx sequence/Carrier sense)

#### 7.4.7 Rx Mode

In Rx mode a frame sync must be detected, then data is supplied to the host through the RxData registers and should be read in response to a DataRDY IRQ (when configured). The CMX7143 will continue decoding the input waveform until the host sets the Mode bits to either Tx or IDLE, as required. A test mode to examine the Rx "EYE" is also provided.

<sup>© 2011</sup> CML Microsystems Plc

Once initial timing is established, timing corrections can be derived from the data to track the received signal. The modem control register allows selection of the tracking mode used to track both the signal level and symbol timing of the input signal. It is recommended that the automatic modes are used.

If the UseTrans bit in the RxControl register is set to 0 the device will update the C-BUS RxData registers with payload data as it becomes available and the host MUST respond to the DataRDY IRQ before the data is over-written by the modem. If UseTrans is set to 1 then the host can use the transaction counter in the RxControl register to control the data read transaction rate.



Figure 8 Host Rx Data Flow (Use Trans=0)



Figure 9 Host Rx Data Flow (Flow controlled data with UseTrans=1)

#### 7.4.8 Carrier Sense Mode

Carrier Sense mode is a receive mode, pending a transmission. A carrier sense period, averaging window length and threshold must be defined in the Program Blocks prior to entering this mode. For this mode to operate correctly an RSSI signal must be connected to the RSSI/carrier sense input.

On entry to Carrier Sense mode reception will begin (or continue if the previous mode was receive) with an attempt to search for a frame sync. During the defined carrier sense period average RSSI will be computed over a moving window. Three outcomes are possible:

- 1. If during the carrier sense period the average RSSI is above the carrier sense threshold then transmission will be aborted and search for frame sync will continue. The device reverts to receive.
- 2. There is a possibility that a valid frame sync will be detected during the carrier sense period. If this is the case, the transmission will be aborted immediately and the device reverts to receive.
- 3. If the RSSI average remains below the carrier sense threshold then transmission will proceed.

In each of the three possible cases, status bits will be used to indicate the result of the carrier sense period.

If the carrier sense mechanism is used in conjunction with GPIO1 as a Tx trigger then operation is as follows: The device is put in receive, searching for a frame sync. If frame sync is found during this period then it is indicated to the host via the status bits and normal reception resumes. No carrier sense happens until GPIO1 is used to start the transmit process, at which point carrier sense begins and operation is as described above.



#### Figure 10 Carrier Sense

© 2011 CML Microsystems Plc

#### CMX7143

#### 7.4.9 The Transmit Sequence

The CMX7143 is capable of being configured to provide the following features:

- 1. Selecting Tx mode results in transmission beginning directly on entry to Tx mode or is delayed until GPIO1 is used as an input trigger.
- 2. Selecting Carrier Sense mode will result in behaviour as in point 1, followed by a carrier sense period, where transmission is delayed (reception continues) until a carrier sense period is completed and no activity is sensed on the channel.
- 3. Once started transmission can be configured to be a simple modulation output or can include a programmable sequence of events including RAMDAC rampup/down and GPIO On/Off.

Each of these 3 options can be selected independently of the others. The following diagram illustrates transmit operation.



#### Figure 11 Transmit Sequence

#### 7.4.10 Other Modem Modes

In Rx mode it is possible to output the received signal as an "eye" diagram for test and alignment purposes. In this configuration, the filtered received signal is presented at the MOD1 pin and a trigger pulse at the MOD2 pin (derived directly from the XTAL/CLK source) to allow viewing on a suitable oscilloscope. In some cases it is advisable to obtain a trigger pulse that is synchronised to the transmitting modem symbol rate.

In Tx mode, a fixed PRBS sequence or a fixed preamble transmission is provided which can be used for test and alignment.

#### 7.4.11 Data Transfer

The payload data is transferred to and from the host via a block of seven Rx or seven Tx 16-bit C-BUS registers which allow up to 104 bits (13 bytes) of data to be transferred at once. Raw or formatted data may be transmitted with the CMX7143 adding preamble, frame sync and tail bits.

Raw or formatted transmission/reception is selected using the Modem Mode and Control - \$C1 write register, each whole transmission/reception must continue in the selected mode. Relevant registers are:

- Modem Mode and Control \$C1 write
- Rx Control \$C3 write •
- RxData0 \$B8 read containing control fields and data (and RxData 1-6 containing data only)
- TxData0 \$B5 write containing control fields and data (and TxData 1-6 containing data only)

| C-BUS Address | Function              | C-BUS address | Function              |
|---------------|-----------------------|---------------|-----------------------|
| \$B5          | Tx data 0-7 & control | \$B8          | Rx data 0-7 & control |
| \$B6          | Tx data 8-23          | \$B9          | Rx data 8-23          |
| \$B7          | Tx data 24-39         | \$BA          | Rx data 24-39         |
| \$CA          | Tx data 40-55         | \$BB          | Rx data 40-55         |
| \$CB          | Tx data 56-71         | \$C5          | Rx data 56-71         |
| \$C2          | Tx data 72-87         | \$C9          | Rx data 72-87         |
| \$C7          | Tx data 88-103        | \$CC          | Rx data 88-103        |
|               |                       | \$C3          | RxControl             |

| Table 2 | C-BUS | Data | Registers |
|---------|-------|------|-----------|
|         |       |      |           |

TxData0. RxData0 and RxControl hold a Transaction Counter. This a two-bit counter that is incremented on every read/write of the Data Block. This is particularly useful to detect data underflow and overflow conditions. The counter increments modulo 4.

The host must increment this counter on every write to the TxData block. If the CMX7143 identifies that a block has been written out of sequence, the Event IRQ will be asserted. The device detects that new data from the host is available by the change in the value of the Transaction Counter, therefore the host should ensure that all the data is available in the TxData block before updating this register (it should be the last register the host writes to in any block transfer).

In Rx mode, the CMX7143 will automatically increment the counter every time it writes to the RxData block. If the host identifies that a block has been written out of sequence, then it is likely that a data overflow condition has occurred and some data has been lost. Two methods of data transfer are possible in receive mode, selectable using the UseTrans bit in the Rx Control - \$C3 write register.

If UseTrans is zero, the RxControl register bytewise flag and bit/byte counter is latched in at the start of the burst. Transfers containing eight or more bits must be selected as the CMX7143 will force a time delay between transactions to ensure that the host has sufficient time to read the RxData registers. Any writes to the transaction counter in the RxControl register will be ignored. Received data will be presented regularly in the RxData registers, with incrementing transaction count in RxData0 as it is received. Each transfer will contain the amount of data specified in the RxControl register at the start of the burst. If UseTrans is zero then the RxControl register should not be written to during active reception.

If UseTrans is one, the transaction counter in the RxControl register controls the transaction size and rate during the burst. The CMX7143 will only output the next transaction when it sees that the transaction counter in the RxControl register has been incremented. When it is incremented the bit/byte count is read and the requested amount of data will be output in the RxData registers once available.

#### 7.4.12 Raw Data Transfer

When transferring raw data the lowest 8 bits of the TxData0, RxData0 and RxControl registers are reserved for a Byte/Bit selector, Byte/Bit Counter and a Transaction Counter to allow the host to identify any data loss, and the remaining 104 bits hold the data to be transmitted/received. The byte count

© 2011 CML Microsystems Plc

indicates how many bytes in the data block are valid and so reduces the need to perform a full, 7-word C-BUS read/write if only small blocks of data need to be transferred. The Byte/Bit selector provides a bit transfer mode which, while less efficient (in terms of C-BUS accesses to transfer a quantity of data), provides a facility to transmit or receive a burst of arbitrary length, not just a whole number of bytes. It is suggested that data is transferred in the maximum size blocks possible until the end of a burst - where the remaining bits, or bytes can be transferred in a single transaction of the required size.

#### 7.4.13 Formatted Data Transfer

When the transfer of formatted data is selected by the Modem Mode and Control - \$C1 write register the TxData0, RxData0 and RxControl registers indicate the block type to use in either sending or decoding the data. The block type dictates the format or quantity of data transferred.

#### 7.4.14 Pre-loading Transmit Data

It is possible to pre-load a number of transactions in to the CMX7143 before transmission begins. To do this the host should load the first transaction into the TxData registers and then select Transmit(Idle) or Carrier Sense(Idle) mode. The first transaction will be loaded into the CMX7143 but no transmission will begin. Further transactions may be loaded in, creating a larger buffer of data than the TxData registers can hold themselves. Once the buffer is full the CMX7143 will stop accepting transactions. Next, an active Tx mode should be selected by the host and the data in the buffer will be transmitted allowing the host to load further transactions, as the buffer becomes free.

Note that in the case of 2-part coded blocks both parts must be loaded into the CMX7143 before any data can be sent. This is due to the way the data is interleaved. It is especially useful to pre-load both halves of any 2-part coded block transmission if the block is to be sent at the beginning of a burst. This is because the CMX7143 will have nothing to send other than the preamble and framesync until both parts of the coded block are loaded in. When using the Modem Control bits in \$C1 to change from an active Transmit or Carrier Sense mode into Transmit(Idle) or Carrier Sense(Idle) mode, or back again into an active mode, sufficient time must be allowed for the change of mode to be recognised by the CMX7143. As there is no flag to indicate when the previous mode change has been actioned, a delay of 3 x AuxClk periods should be inserted between a mode change and further C-BUS writes.

The buffer of pre-loaded data may be created in Carrier Sense(Idle) and Transmit(Idle) modes simply because in those modes no data is being transmitted - so the buffer does not empty. Transactions and buffering are carried out in an otherwise identical fashion in the active Transmit or Carrier Sense modes.

The buffer is cleared when the host changes the lower two bits of the modem control register or following an automatic transition from Carrier Sense mode into Receive mode.

#### 7.4.15 Auxiliary Clock Rates

Auxiliary functions including carrier sensing, AuxADC, DAC and GPIO updates operate on an internal clock. This rate will be referred to in describing these functions. The AuxClk speed is given by:

In Idle: AuxClk = Xtal Frequency /  $(P3.2 \times (P3.3 - 128) \times 8)$ 

In Rx/Tx/CS: 12 kHz

#### 7.4.16 Auxiliary Data

The CMX7143 provides 2 auxiliary data registers. These can each be independently configured to output the following information:

- AuxADC1 input data and threshold detect status
- AuxADC2 input data and threshold detect status
- The input on 4 x GPIO pins if configured as inputs
- The dc offset of any signal in the process of being received, based on the selected RxSig input
- The RSSI of any signal, based on the selected RSSI input

The information is selected using the AuxConfig register. See:

• AuxConfig - \$A7 write

© 2011 CML Microsystems Plc

- Aux Data1 \$A9 read
- Aux Data2 \$AA read

#### 7.4.17 GPIO Pin Operation

The CMX7143 provides 4 x GPIO pins, each pin can be configured independently as automatic/manual, input/output and rising/falling (with the exception of the combination automatic + input which is only allowed for GPIO1).

Pins that are automatic outputs become part of a transmit sequence and will automatically switch, along with the RAMDAC (if it is configured as automatic) during the course of a burst. Pins that are manual are under direct user control. When automatic a rising, or a falling event at the start or end of transmission will cause the specified GPIO to get switched high or low accordingly.

GPIO1 may be configured as an automatic input. This means that any attempted transmission will wait until GPIO1 input is high (if rising is selected) or low (if falling is selected).

See:

- Program Block 1 Burst Tx Sequence + GPIO Configuration
- AuxConfig \$A7 write
- Aux Data1 \$A9 read
- Aux Data2 \$AA read
- AuxConfig2 \$CD write

#### 7.4.18 Auxiliary ADC Operation

The inputs to the two Auxiliary ADCs can be independently routed to any of the Signal Input pins under control of the Signal Routing register \$A7. Conversions will be performed as long as a valid input source is selected, to stop the ADCs, the input source should be set to "off". BIAS in the Power Down Control - \$C0 write register must be enabled for Auxiliary ADC operation.

Averaging can be applied to the ADC readings by selecting the relevant bits in the Signal Routing register A7, the length of the averaging is determined by the value in the Program Block (P3.0 and P3.1), and defaults to a value of 0. This is a rolling average system such that a proportion of the current data will be added to the last value. The proportion is determined by the value of the average counter in P3.0 and P3.1. For an average value of 0; 50% of the current value will be applied, for a value of 1 = 25%, 2 = 12.5% etc. The maximum useful value of this field is 8.

High and Low thresholds may be independently applied to both ADC channels (the comparison is applied after averaging, if this is enabled) and an IRQ generated as required (except in the case where the high threshold has been set below the low threshold). The thresholds are programmed via the AuxADC Threshold register \$CD.

Auxiliary ADC data is read back in the AuxADC Data registers \$A9 and \$AA and includes the threshold status as well as the actual conversion data (subject to averaging, if enabled).

The Aux ADC sample rate is affected by settings in Program Block 3 –RAMDAC and Clock Control. The rate will be the AuxClk rate, see 7.4.15 Auxiliary Clock Rates.

See:

- AuxConfig \$A7 write
- Aux Data1 \$A9 read
- Aux Data2 \$AA read
- AuxConfig2 \$CD write

#### 7.4.19 Auxiliary DAC/RAMDAC Operation

The four Auxiliary DAC channels are programmed via the AuxDAC Control register \$A8. AuxDAC channel 1 may also be programmed to operate as a RAMDAC which will autonomously output a pre-programmed profile at a programmed rate. The RAMDAC may be configured as automatic or manual using Program Block 1 – Burst Tx Sequence + GPIO Configuration. The AuxDAC Control register \$A8, with b12 set, controls the RAMDAC mode of operation when configured as a manually triggered RAMDAC.

The default profile is a raised cosine (see Table 6 in the user manual), but this may be over-written with a user defined profile by writing to Program Block 3. The RAMDAC operation is <u>only</u> available in Tx mode and, to avoid glitches in the ramp profile, it is important <u>not</u> to change to IDLE or Rx mode whilst the RAMDAC is still ramping. The AuxDAC outputs hold the user-programmed level during a powersave operation if left enabled, otherwise they will return to zero. Note that access to all four AuxDACs is controlled by the AuxDAC Control register, \$A8, and therefore to update all AuxDACs requires four writes to this register. It is not possible to simultaneously update all four AuxDACs.

See:

• AuxDAC Control/Ddata - \$A8 write

# 7.5 Digital System Clock Generators



#### Figure 12 Digital Clock Generation Schemes

The CMX7143 includes a 2-pin crystal oscillator circuit. This can either be configured as an oscillator, as shown in section 5, or the XTAL input can be driven by an externally generated clock. The crystal (Xtal) source frequency is expected to be 9.6MHz, if an external oscillator is used the input frequency can be 9.6 or 19.2 MHz.

© 2011 CML Microsystems Plc

#### 7.5.1 System Clock Operation

Two System Clock outputs, SYSCLK1 and SYSCLK2, are available to drive additional circuits, as required. These are digital phase locked loop (PLL) clocks that can be programmed via the System Clock registers with suitable values chosen by the user. The System Clock PLL Configure registers (\$AB and \$AD) control the values of the VCO Output divider and Main Divide registers, while the System Clock Ref. Configure registers (\$AC and \$AE) control the values of the Reference Divider and signal routing configurations. The PLLs are designed for a reference frequency of 96kHz. If not required, these clocks can be independently powersaved. The clock generation scheme is shown in the block diagram of Figure 12. Note that the output is inhibited until enabled by a host command over the C-BUS.

- See:System CLK 1 and 2 PLL data \$AB, \$AD write
- System CLK 1 and 2 REF \$AC and \$AE write

#### 7.5.2 Main Clock Operation

A digital PLL is used to create the Main Clock for the internal sections of the CMX7143. The configuration of the main clock and the internal clocks derived from it is controlled using Program Block 3 –RAMDAC and Clock Control.

The CMX7143 defaults to settings appropriate for a 19.2MHz Xtal with a baud rate of 19200s/s, however if a 9.6MHz crystal is to be used, or a different baud rate required then Program Block entries P3.2 to P3.6 will need to be programmed appropriately at power-on. A table of allowed values is provided in Table 5.

It is possible to route the output from the Main clock VCO to the VCO output dividers for either SYS CLK1 or SYSCLK2 output frequency generation. However, as the Main clock VCO output is used internally there are constraints on selection of its frequency. The frequency will be based on Program Block P3.4 and P3.5, with allowed values given in Table 5 Xtal/Clock Frequency Settings for Program Block 3. Additionally, as the CMX7143 disables the Main clock VCO during idle mode, this selection will only be of use during the active modes of the device.

See:

- Program Block 3 RAMDAC and Clock Control
- System CLK 1 and 2 REF \$AC and \$AE write
- Table 5 Xtal/Clock Frequency Settings for Program Block 3

# 7.6 Signal Level Optimisation

The internal signal processing of the CMX7143 will operate with wide dynamic range and low distortion only if the signal level at all stages in the signal processing chain is kept within the recommended limits. For a device working from a  $3.3V \pm 10\%$  supply, the maximum signal level which can be accommodated without distortion is [( $3.3 \times 90\%$ ) - ( $2 \times 0.3V$ )] Volts p-p = 838mV rms, assuming a sine wave signal. This should not be exceeded at any stage.

#### 7.6.1 Transmit Path Levels

For the maximum signal out of the MOD1 and MOD2 attenuators, the signal level at the output of the Modem block is set to be 0dB, The Fine Output adjustment has a maximum attenuation of 1.8dB and no gain, whereas the Coarse Output adjustment has a variable attenuation of up to 44.8dB and no gain.

#### 7.6.2 Receive Path Levels

The Fine Input adjustment has a maximum attenuation of 3.5dB and no gain, whereas the Coarse Input adjustment has a variable gain of up to +22.4dB and no attenuation. With the lowest gain setting (0dB), the maximum allowable input signal level at the CH1FB, CH2FB or CH3FB pin would be 838mV rms.

# 7.7 C-BUS Register Summary

| ADDR.<br>(hex)   |     | REGISTER                | Word Size<br>(bits) |
|------------------|-----|-------------------------|---------------------|
| \$01             | W   | C-BUS RESET             | 0                   |
| <b>\$</b> Δ7     | \٨/ | AuxConfig               | 16                  |
| \$ <u>48</u>     | W   | AuxDAC Control/Data     | 16                  |
| \$A9             | R   | Aux Data1/Checksum 2 hi | 16                  |
| \$AA             | R   | Aux Data2/Checksum 2 lo | 16                  |
| \$AB             | Ŵ   | System Clk 1 PLL data   | 16                  |
| \$AC             | Ŵ   | System Clk 1 Ref        | 16                  |
| \$AD             | W   | System Clk 2 PLL data   | 16                  |
| \$AE             | W   | System Clk 2 Ref        | 16                  |
| \$AF             |     | Reserved                |                     |
| ¢ρο              |     | Deserved                |                     |
| \$BU             | \\/ | Reserved                | 16                  |
| ۱ <del>۵</del> ۵ | VV  | Record                  | 10                  |
| φD2<br>ΦD2       |     | Reserved                |                     |
| φD3<br>\$R/      |     | Reserved                |                     |
| φD4<br>\$R5      | ١٨/ | TxData0                 | 16                  |
| \$B6             | W   | TxData0                 | 16                  |
| \$B7             | W   | TxData?                 | 16                  |
| \$B8             | R   | RxData0/Checksum 1 hi   | 16                  |
| \$B9             | R   | RxData1/Checksum 1 lo   | 16                  |
| \$BA             | R   | RxData2                 | 16                  |
| \$BB             | R   | RxData3                 | 16                  |
| \$BC             |     | Reserved                |                     |
| \$BD             |     | Reserved                |                     |
| \$BE             |     | Reserved                |                     |
| \$BF             |     | Reserved                |                     |
| \$C0             | W   | Power-Down Control      | 16                  |
| \$C1             | W   | Modem Mode and Control  | 16                  |
| \$C2             | Ŵ   | TxData5                 | 16                  |
| \$C3             | W   | Rx Control              | 16                  |
| \$C4             |     | Reserved                |                     |
| \$C5             | R   | Rx Data4                | 16                  |
| \$C6             | R   | Status                  | 16                  |
| \$C7             | W   | TxData6                 | 16                  |
| \$C8             | W   | Programming Register    | 16                  |
| \$C9             | R   | RxData5                 | 16                  |
| \$CA             | W   | TxData3                 | 16                  |
| \$CB             | W   | TxData4                 | 16                  |
| \$CC             | R   | RxData6                 | 16                  |
| \$CD             | W   | AuxConfig2              | 16                  |
| \$CE             | W   | Interrupt Mask          | 16                  |
| \$CF             |     | Reserved                |                     |

#### Table 3 C-BUS Registers

All other C-BUS addresses (including those not listed above) are either reserved for future use or allocated for production testing and must not be accessed in normal operation.

<sup>© 2011</sup> CML Microsystems Plc

# 8 7143FI-3.x Features

The 7143FI-3.x uses an FFSK/MSK modulation scheme with a configurable over-air bit rate of 1200 or 2400 bps. Raw data can be transferred, in addition to formatted data blocks. Formatted data mode supports control blocks and data bytes, each of which may have CRCs, FEC, scrambling and interleaving applied to them. The modulation scheme and coding is designed to produce a signal that is compatible with the CMX7031 FI-1.x in FFSK/MSK mode, and associated data block coding.

# 8.1 Modulation

The modulation output is shown in Figure 13. The data in NRZ format is used to select the tone frequency for each bit period. This signal may then be used to modulate a voltage controlled oscillator (VCO) to generate a radio frequency signal: FM modulated FFSK modulation. The frequency deviation caused by the modulation applied to the VCO is controlled by the amplitude of the signal applied to the VCO and the VCO gain ( $K_{VCO}$ ) which is usually expressed in MHz/V. The CMX7143 offers an alternative I/Q output format, which requires a more complex modulator but allows precise control of the deviation. Please note that the I/Q output bandwidth is limited on CMX7143 (see note below). Figure 13 illustrates the waveforms and frequencies of the signal produced.



| Baud Rate | Data | Frequency | Number of Cycles |
|-----------|------|-----------|------------------|
| 1200baud  | 1    | 1200Hz    | one              |
|           | 0    | 1800Hz    | one and a half   |
| 2400baud  | 1    | 1200Hz    | half             |
|           | 0    | 2400Hz    | one              |

Figure 13 Modulating Waveforms for 1200 and 2400 Baud MSK/FFSK Signals

The FFSK/MSK scheme running at either 2400 or 1200 baud and a peak deviation of 1.3kHz can fit inside a 12.5kHz channel bandwidth, with higher deviations being suitable for use in 25kHz channels. (Note: Channel bandwidth is dependent on the deviation that the modulating signal causes the carrier to deviate by). As a result, the user can choose to configure the device to suitable settings for a particular application.

PLEASE NOTE THAT IN I/Q OUTPUT MODE THE CMX7143 DOES NOT SUPPORT MODULATION BANDWIDTHS TYPICAL OF 25kHz CHANNELS.

© 2011 CML Microsystems Plc

### 8.2 Radio Interface

The CMX7143 is designed to process a demodulated signal from a limiter/discriminator source. For optimum performance, it is important that the demodulated signal is not significantly degraded by narrow filters and/or group delay distortion. NOTE: I/Q format is not supported in receive mode.

In transmit the CMX7143 can be configured to output a 2-point modulation signal, or a modulated I/Q output signal with programmable deviation (NOTE: See section 8.1).

An overview of how the CMX7143 might integrate with a limiter discriminator receiver and 2-point modulation transmitter is shown in Figure 14.



Figure 14 Outline Radio Design

# 8.3 Formatted Data

The 7143FI-3.x supports formatted data, which provides the ability to channel code blocks of data using FEC, interleaving, scrambling and CRCs. The frame structure as used in a formatted data system is illustrated in Figure 15 Formatted Data Over Air Signal Format. It typically consists of a Control field followed by a coded data block. A frame sync with no control bytes may be substituted for the frame head.

| ←       | $\leftarrowFrame \text{ Head}$ |         |         |         |        |       |      |
|---------|--------------------------------|---------|---------|---------|--------|-------|------|
| ←Sync   | : Field $\rightarrow$          | ←       | Contro  |         | <→     |       |      |
| Bit     | Frame                          | Control | Control | Control | CPC    | Data  | CPC  |
| Sync    | Sync                           | byte 1  | byte 2  | byte 3  | CKC    | bytes | CINC |
| 16 bits | 16 bits                        | Byte 1  | Byte 2  | Byte 3  | Byte 4 |       |      |

### Figure 15 Formatted Data Over Air Signal Format

The Control field part of the 'Frame head' may be used to contain addressing and control flag information.

The 'Data' bytes(s) contain user data, can be scrambled and interleaved and have an optional CRC.

The CMX7143 performs all block formatting and de-formatting. When receiving CRC protected blocks the CMX7143 will indicate CRC success or failure and will provide the data regardless.

In Figure 15 Formatted Data Over Air Signal Format the transmission illustrated is of the form expected by the CMX7031 FI-1. The CMX7143 adds further flexibility by supporting data blocks in a host definable sequence, the blocks being:

| Block type                        | User bytes                 | CRC   | Scrambled | CRC          |
|-----------------------------------|----------------------------|-------|-----------|--------------|
| Paw bytes pppp-1 to 13            | nnnn                       | Dytes | No        | No           |
| Captrol Field                     | 2                          | 1     | No        | NU<br>Obit   |
|                                   | 3                          | 1     | INU       |              |
| Control Field with interleaving   | 3                          | 1     | NO        | 8bit         |
| 16 bit CRC                        | 0                          | 2     | Yes       | -            |
| 32 bit CRC                        | 0                          | 4     | Yes       | -            |
| Interleaved 4-byte blocks nn=1, 2 | 4 x nn                     | 0     | Yes       | 16 or 32 bit |
| or 3 blocks                       |                            |       |           |              |
| 16 bit CRC + nn user bytes with   | 0 (2 pad bytes)            | 2     | Yes       | -            |
| interleaving nn=0, 1, 2, 3        | 1 (1 pad byte)             |       |           |              |
|                                   | 2 (0 pad bytes)            |       |           |              |
|                                   | 3 (3 pad bytes – 2 blocks) |       |           |              |
| 32 bit CRC + nn user bytes with   | 0 (0 pad bytes)            | 4     | Yes       | -            |
| interleaving                      | 1 (3 pad bytes – 2 blocks) |       |           |              |
| nn=0,1, 2, 3                      | 2 (2 pad bytes – 2 blocks) |       |           |              |
|                                   | 3 (3 pad bytes – 2 blocks) |       |           |              |
| Coded bytes nnnn=1 to 13          | nnnn                       | 0     | Yes       | 16 or 32 bit |

The CMX7143 will simply transmit blocks in the order it is told to by the host, it has no knowledge of any protocol to be followed. In receive it will decode blocks in the manner it is told and present the result. However, in receive it can be instructed to reject any bursts found that do not start with a control field with correct CRC and a specific content.

When using CRCs the CRC calculation is reset at the start of a burst and following coding/decoding of any CRC in the control field, or data block(s).

© 2011 CML Microsystems Plc

Although the order of the blocks used can be decided upon by the host for flexibility, for compatibility with the CMX7031 FI-1 the following should be observed:

The three control bytes have a specific meaning:

**Control byte 1**: Address byte – intended as the 8 bit address of the receiving radio.

**Control byte 2**: Format byte – giving information about the size/user byte and the data that will follow.

The format byte indicates the type of data that will follow the control field:

b1, b0: Scramble seed, intended to indicate to the receiving radio which of 4 scramble seeds to select:

| Bit 1 | Bit 0 | Data scrambling setting             |
|-------|-------|-------------------------------------|
| 0     | 0     | Standard scrambling (seed = \$FFFF) |
| 0     | 1     | Scramble Seed1 (see Program Blocks) |
| 1     | 0     | Scramble Seed2 (see Program Blocks) |
| 1     | 1     | No scrambling (seed = \$0000)       |

b2: User bit. May be freely used by the host. This bit has no effect on the message format or encoding and will be reported in receive for the receiving host to use as appropriate. This bit could be used to indicate a special message, e.g. one containing handset or channel set-up information.

b3 reserved, clear to '0'.

b4 reserved, clear to '0'.

b7-5: Data format:

| b7                   | b6 | b5 | Туре     | Message Format                                           |
|----------------------|----|----|----------|----------------------------------------------------------|
| 0                    | 0  | 1  | 1        | Frame Head only, no payload                              |
| 0                    | 1  | 0  | 2        | Frame Head + Unsized payload of raw 16 bit words         |
| 0                    | 1  | 1  | 3        | Frame Head + Unsized payload with FEC                    |
| 1                    | 0  | 0  | 4        | Frame Head + Sized payload with FEC + CRC                |
| 1                    | 0  | 1  | 5        | Frame Head + Sized payload with FEC + CRC + interleaving |
| All other patterns - |    | -  | Reserved |                                                          |

**Control byte 3**: Size or user byte – either the size of the data that will follow or a user byte, dependant on the data format given in byte 2.

# 8.4 Transmit Performance

The following figures show the Tx spectrum when the CMX7143 modulation is applied to a signal generator FM modulation input, levels having been adjusted for the desired deviation. The results are measured on a spectrum/modulation analyser. The internal PRBS generator in the CMX7143 was used to generate the data.

The figures show that 2400bps modulation with a 5kHz deviation may be used in a 25kHz channel, and that a 1.5kHz deviation is appropriate for a 12.5kHz channel. The measurement method for adjacent channel power (ACP) is from on EN 300 113-1.



Figure 16 Tx Modulation Spectra (FFSK/MSK) - 2400bps, 5kHz deviation





Figure 17 Tx Modulation Spectra (FFSK/MSK) - 2400bps, 1.5kHz deviation

# 9 Performance Specification

# 9.1 Electrical Performance

#### 9.1.1 Absolute Maximum Ratings

Exceeding these maximum ratings can result in damage to the device.

|                                                                                                       | Min. | Max.                   | Unit  |
|-------------------------------------------------------------------------------------------------------|------|------------------------|-------|
| Supply: DV <sub>DD</sub> - DV <sub>SS</sub>                                                           | -0.3 | 4.5                    | V     |
| AV <sub>DD</sub> - AV <sub>SS</sub>                                                                   | -0.3 | 4.5                    | V     |
| Voltage on any pin to DV <sub>SS</sub>                                                                | -0.3 | DV <sub>DD</sub> + 0.3 | V     |
| Voltage on any pin to AV <sub>SS</sub>                                                                | -0.3 | AV <sub>DD</sub> + 0.3 | V     |
| Current into or out of any power supply pin (excluding V <sub>BIAS</sub> )                            | -30  | +30                    | mA    |
| (i.e. V <sub>DEC</sub> , AV <sub>DD</sub> , AV <sub>SS</sub> , DV <sub>DD</sub> or DV <sub>SS</sub> ) |      |                        |       |
| Current into or out of any other pin                                                                  | -20  | +20                    | mA    |
| Voltage differential between power supplies:                                                          |      |                        |       |
| DV <sub>DD</sub> and AV <sub>DD</sub>                                                                 | 0    | 0.3                    | V     |
| DV <sub>SS</sub> and AV <sub>SS</sub>                                                                 | 0    | 50                     | mV    |
|                                                                                                       |      |                        |       |
| L4 Package (48-pin LQFP)                                                                              | Min. | Max.                   | Unit  |
| Total Allowable Power Dissipation at Tamb = 25°C                                                      | -    | 1600                   | mW    |
| Derating                                                                                              | -    | 16.0                   | mW/°C |
| Storage Temperature                                                                                   | -55  | +125                   | °C    |
| Operating Temperature                                                                                 | -40  | +85                    | °C    |
|                                                                                                       |      |                        |       |
| Q3 Package (48-pin VQFN)                                                                              | Min. | Max.                   | Unit  |
| Total Allowable Power Dissipation at Tamb = 25°C                                                      | _    | 1750                   | mW    |
| Derating                                                                                              | -    | 17.5                   | mW/°C |
| Storage Temperature                                                                                   | -55  | +125                   | °C    |
| Operating Temperature                                                                                 | -40  | +85                    | °C    |

### 9.1.2 Operating Limits

Correct operation of the device outside these limits is not implied.

|                                              | Notes | Min. | Max. | Unit |
|----------------------------------------------|-------|------|------|------|
| Supply Voltage:                              |       |      |      |      |
| $DV_{DD} - DV_{SS}$                          |       | 3.0  | 3.6  | V    |
| $AV_{DD} - AV_{SS}$                          |       | 3.0  | 3.6  | V    |
| V <sub>DEC</sub> – DV <sub>SS</sub>          | 12    | 2.25 | 2.75 | V    |
| Operating Temperature                        |       | -40  | +85  | °C   |
| XTAL/CLK Frequency (using a Xtal)            | 11    | 9.6  | 9.6  | MHz  |
| XTAL/CLK Frequency (using an external clock) | 11    | 9.6  | 19.2 | MHz  |

Notes: 11 Nominal XTAL/CLK frequency is 9.6MHz or 19.2MHz

12 The  $V_{DEC}$  supply is automatically derived from  $DV_{DD}$  by the on-chip voltage regulator.

#### 9.1.3 Operating Characteristics

For the following conditions unless otherwise specified:

External components as recommended in Figure 2. Maximum load on digital outputs = 30pF. Xtal Frequency =  $9.6MHz\pm0.01\%$  (100ppm); Tamb =  $-40^{\circ}C$  to  $+85^{\circ}C$ .  $AV_{DD} = DV_{DD} = 3.3V$ .  $V_{DEC} = 2.5V$ Reference Signal Level = 308mV rms at 1kHz with  $AV_{DD} = 3.3V$ . Signal levels track with supply voltage, so scale accordingly. Signal to Noise Ratio (SNR) in bit rate bandwidth. Input stage gain = 0dB. Output stage attenuation = 0dB.

Current consumption figures quoted in this section apply to the device when loaded with FI-3.x only. The use of other Function Images<sup>™</sup> can modify the current consumption of the device.

| DC Parameters                                                                                | Notes | Min.   | Тур.       | Max.      | Unit     |
|----------------------------------------------------------------------------------------------|-------|--------|------------|-----------|----------|
| Supply Current<br>All Powersaved                                                             | 21    |        |            |           |          |
| DI <sub>DD</sub><br>AI <sub>DD</sub>                                                         |       | _<br>_ | 8.0<br>4.0 | 100<br>20 | μA<br>μA |
| IDLE Mode<br>DI <sub>DD</sub>                                                                | 22    | _      | 2.1<br>4.0 | _         | mA       |
| Rx Mode<br>DI <sub>DD</sub>                                                                  | 22    | _      | 6.3        | _         | mA       |
|                                                                                              | 22    | -      | 3.2        | -         | mA       |
| DI <sub>DD</sub> (2-point)<br>DI <sub>DD</sub> (I/Q)                                         | 22    |        | 7.4<br>8.6 | _         | mA<br>mA |
| $AI_{DD} (AV_{DD} = 3.3V)$                                                                   |       | -      | 3.1        | -         | mA       |
| Additional current for each Auxiliary<br>System Clock (output running at 4MHz)               |       |        |            |           |          |
| $DI_{DD}$ ( $DV_{DD}$ = 3.3V, $V_{DEC}$ = 2.5V)<br>Additional current for each Auxiliary ADC |       | -      | 250        | -         | μA       |
| $DI_{DD}$ ( $DV_{DD}$ = 3.3V, $V_{DEC}$ = 2.5V)<br>Additional current for each Auxiliary DAC |       | -      | 50         | -         | μA       |
| $AI_{DD}$ ( $AV_{DD} = 3.3V$ )                                                               |       | -      | 200        | _         | μA       |

Notes: 21 Tamb = 25°C, not including any current drawn from the device pins by external circuitry.
 22 System Clocks, Auxiliary circuits disabled, but all other digital circuits (including the Main Clock PLL) enabled.

| DC Parameters (continued)                                                                                                                      | Notes | Min.                                 | Тур.                  | Max.                                  | Unit                                                                                           |
|------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------|-----------------------|---------------------------------------|------------------------------------------------------------------------------------------------|
| XTAL/CLK<br>Input Logic '1'                                                                                                                    | 25    | 70%                                  | _                     | _                                     | DV <sub>DD</sub>                                                                               |
| Input Logic '0'<br>Input current (Vin = DV <sub>DD</sub> )<br>Input current (Vin = DV <sub>SS</sub> )                                          |       | _<br>_<br>_40                        | -<br>-<br>-           | 30%<br>40<br>-                        | DV <sub>DD</sub><br>μΑ<br>μΑ                                                                   |
| <b>C-BUS Interface and Logic Inputs</b><br>Input Logic '1'<br>Input Logic '0'<br>Input Leakage Current (Logic '1' or '0')<br>Input Capacitance | 21    | 70%<br>_<br>_1.0<br>_                | -<br>-<br>-<br>-      | _<br>30%<br>1.0<br>7.5                | DV <sub>DD</sub><br>DV <sub>DD</sub><br>μΑ<br>pF                                               |
|                                                                                                                                                | 21    | 90%<br>80%<br>-<br>-<br>-1.0<br>-1.0 | -<br>-<br>-<br>-<br>- | -<br>10%<br>15%<br>10<br>+1.0<br>+1.0 | DV <sub>DD</sub><br>DV <sub>DD</sub><br>DV <sub>DD</sub><br>DV <sub>DD</sub><br>µA<br>µA<br>µA |
| V <sub>BIAS</sub><br>Output voltage offset wrt AV <sub>DD</sub> /2 (I <sub>OL</sub> < 1μA)<br>Output impedance                                 | 26    |                                      | ±2%<br>22             | -                                     | AV <sub>DD</sub><br>kΩ                                                                         |

**Notes:** 25 Characteristics when driving the XTAL/CLK pin with an external clock source.

26

Characteristics when driving the XTAL/CLK pin with an external clock source. Applies when utilising  $V_{BIAS}$  to provide a reference voltage to other parts of the system. When using  $V_{BIAS}$  as a reference,  $V_{BIAS}$  must be buffered.  $V_{BIAS}$  must always be decoupled with a capacitor as shown in Figure 2.

| AC Parameters                |                | Notes | Min. | Тур.  | Max. | Unit |
|------------------------------|----------------|-------|------|-------|------|------|
| XTAL/CLK Input               |                |       |      |       |      |      |
| 'High' pulse width           |                | 31    | 15   | _     | _    | ns   |
| 'l ow' pulse width           |                | 31    | 15   | _     | _    | ns   |
| Input impedance (at 9 6MH    | 7)             | 01    | 10   |       |      | 115  |
| Powered-up                   | Resistance     |       | _    | 150   | _    | kO   |
|                              | Canacitance    |       | _    | 20    | _    | nF   |
| Powered-down                 | Resistance     |       | _    | 300   | _    | kO   |
|                              | Canacitance    |       | _    | 20    | _    | nF   |
| Xtal start up (from powersa  | ve)            |       | _    | 20    | _    | ms   |
|                              |                |       |      |       |      |      |
| SYSCLK1/2 Outputs            |                |       |      |       |      |      |
| XTAL/CLK input to SYSCL      | <1/2 timing:   |       |      |       |      |      |
| (in high to                  | out high)      | 32    | _    | 15    | -    | ns   |
| (in low to d                 | out low)       | 32    | _    | 15    | _    | ns   |
| 'High' pulse width           |                | 33    | 48   | 52.08 | 56   | ns   |
| 'Low' pulse width            |                | 33    | 48   | 52.08 | 56   | ns   |
| VBIAS                        |                |       |      |       |      |      |
| Start up time (from powersa  | ave)           |       | _    | 30    | _    | ms   |
| CH1.2 and 3 Inputs (RxSig/RS | SI 1. 2 and 3) |       |      |       |      |      |
| Input Impedance              |                | 34    | -    | 1.0   | _    | MΩ   |
| Maximum Input Level (p-p)    |                | 35    | _    | _     | 80%  | AVnn |
| Load resistance (feedback    | pins)          |       | 80   | _     | _    | kQ   |
| Amplifier open loop voltage  | aain           |       |      |       |      |      |
| (I/P = 1mV  rms at  100)     | Hz)            |       | _    | 80    | _    | dB   |
| Linity gain bandwidth        | (1 <b>2</b> )  |       | _    | 1 0   | _    | MHz  |
| Onity gain bandwidth         |                |       |      | 1.0   |      |      |
| Programmable Input Gair      | Stage          | 36    |      |       |      |      |
| Gain (at 0dB)                | leiage         | 37    | -0.5 | 0     | +0.5 | dB   |
| Cumulative Gain Error        | )              | 0.    | 0.0  | U U   |      | 42   |
| (wrt attenuation at 0dF      | 3)             | 37    | _1 0 | 0     | +1 0 | dB   |
|                              | -1 )           | 01    | 1.0  | Ŭ     |      | GD   |

**Notes:** 31 Timing for an external input to the XTAL/CLK pin.

32 XTAL/CLK input driven by an external source.

33 9.6MHz XTAL fitted and 9.6MHz output selected.

34 With no external components connected.

35 Centered about AV<sub>DD</sub>/2; after multiplying by the gain of input circuit (with external components connected).

36 Gain applied to signal at output of buffer amplifier: CH1FB, CH2FB or CH3FB.

37 Design Value. Overall attenuation input to output has a tolerance of 0dB ±1.0dB

| AC Parameters                                            | Notes | Min. | Тур. | Max.                  | Unit |
|----------------------------------------------------------|-------|------|------|-----------------------|------|
| Modulator Outputs 1/2<br>(MOD1, MOD2)                    |       |      |      |                       |      |
| Power-up to output stable                                | 41    | -    | 50   | 100                   | μs   |
| Modulator Attenuators                                    |       |      |      |                       | •    |
| Attenuation (at 0dB)                                     | 43    | -1.0 | 0    | +1.0                  | dB   |
| Cumulative Attenuation Error<br>(wrt attenuation at 0dB) |       | -0.6 | 0    | +0.6                  | dB   |
| Output Impedance ] Enabled                               | 42    | _    | 600  | _                     | Ω    |
| ∫ Disabled                                               | 42    | _    | 500  | _                     | kΩ   |
| Output current range (AV <sub>DD</sub> = 3.3V)           |       | -    | _    | ±125                  | μA   |
| Output voltage range                                     | 44    | 0.5  | _    | AV <sub>DD</sub> –0.5 | V    |
| Load resistance                                          |       | 20   | -    | -                     | kΩ   |

| Notes: | 41 | Power-up refers to issuing a C-BUS command to turn on an output. These limits apply only if $V_{BIAS}$ is on and stable. At power supply switch-on, the default state is for all blocks, except the XTAL and C-BUS interface, to be placed in powersave mode. |
|--------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | 42 | Small signal impedance, at $AV_{DD} = 3.3V$ and Tamb = 25°C.                                                                                                                                                                                                  |
|        | 13 | With respect to the signal at the feedback nin of the selected input port                                                                                                                                                                                     |

With respect to the signal at the feedback pin of the selected input port. 43 44

Centered about AV\_DD/2; with respect to the output driving a 20k $\Omega$  load to AV\_DD/2.

| AC Parameters (cont.)                                           | Notes | Min. | Тур. | Max. | Unit             |
|-----------------------------------------------------------------|-------|------|------|------|------------------|
| Auxiliary Signal Inputs (ADC 1 to 4)<br>Source Output Impedance | 51    | _    | _    | 24   | kΩ               |
| Auxiliary 10-Bit ADCs                                           |       |      |      |      |                  |
| Resolution                                                      |       | _    | 10   | _    | Bits             |
| Maximum Input Level (p-p)                                       | 54    | -    | -    | 80%  | $AV_{DD}$        |
| Input impedance                                                 |       |      |      |      |                  |
| Resistance                                                      |       | —    | 10   | -    | MΩ               |
| Capacitance                                                     |       | _    | 5.0  | _    | pF               |
| Zero error                                                      | )     |      |      |      |                  |
| (input offset to give ADC output = 0)                           | J     | 0    | _    | ±10  | mV               |
| Integral Non-linearity                                          |       | —    | —    | ±3   | LSBs             |
| Differential Non-linearity                                      | 53    | -    | -    | ±1   | LSBs             |
| Auxiliary 10-Bit DACs                                           |       |      |      |      |                  |
| Resolution                                                      |       | _    | 10   | _    | Bits             |
| Maximum Output Level (p-p), no load                             | 54    | 80%  | _    | _    | AV <sub>DD</sub> |
| Zero error                                                      | )     |      |      |      |                  |
| (output offset from a DAC input = 0)                            | j     | 0    | _    | ±10  | mV               |
| Resistive Load                                                  |       | 5    | _    | _    | kΩ               |
| Integral Non-linearity                                          |       | _    | _    | ±4   | LSBs             |
| Differential Non-linearity                                      | 53    | _    | -    | ±1   | LSBs             |
|                                                                 |       |      |      |      |                  |

Notes: 51 Denotes output impedance of the driver of the auxiliary input signal, to ensure < 1 bit additional error under nominal conditions. 53

Guaranteed monotonic with no missing codes.

54 Centred about AV<sub>DD</sub>/2.

#### 9.1.4 Parametric Performance

For the following conditions unless otherwise specified:

External components as recommended in Figure 2. Maximum load on digital outputs = 30pF. Xtal Frequency = 9.6MHz  $\pm 0.01\%$  (100ppm); Tamb =  $-40^{\circ}$ C to  $+85^{\circ}$ C.  $AV_{DD} = DV_{DD} = 3.0V$  to 3.6V. Reference Signal Level = 308mV rms at 1kHz with  $AV_{DD} = 3.3V$ Signal levels track with supply voltage, so scale accordingly. Signal to Noise Ratio (SNR) in bit rate bandwidth. Input stage gain = 0dB, Output stage attenuation = 0dB. All figures quoted in this section apply to the device when loaded with FI-3.x only. The use of other Function Images<sup>TM</sup> can modify the parametric performance of the device.

| AC Parameters (cont.)                        | Notes | Min. | Тур.     | Max. | Unit    |
|----------------------------------------------|-------|------|----------|------|---------|
| Modem symbol rate                            |       | 1200 |          | 2400 | sym s⁻¹ |
| Modulation                                   |       |      | FFSK/MSK |      |         |
| Tx output level (MOD1, MOD2, 2-point)        | 64    | -    | 3.2      | -    | Vp-p    |
| Tx output level (MOD1, MOD2, I/Q)            | 64    | -    | 1.0      | -    | Vp-p    |
| Tx adjacent channel power (MOD1, MOD2, PRBS) | 65    | -    | -78      | -    | dB      |
| Rx co-channel rejection                      | 66    | -    | -        | 8    | dB      |
| Rx input level                               | 67    | -    | -        | 838  | mVp-p   |
| Rx input dc offset                           | 67    | -    | 1.6      | -    | V       |

Transmitting continuous default preamble, 0dB attenuation.

#### Notes:

64

65 66 See section 8.4

Measured as EN 300 113-1

67

The combined effect of Rx input level and the Rx input dc offset must be such that the wanted signal envelope always lies within 10% to 90% of AV<sub>DD</sub>.

# 9.2 C-BUS Timing



### Figure 18 C-BUS Timing

| C-BUS Timing       |                                      | Notes | Min. | Тур. | Max. | Unit |
|--------------------|--------------------------------------|-------|------|------|------|------|
| t <sub>CSE</sub>   | CSN Enable to SCLK high time         |       | 100  | _    | _    | ns   |
| t <sub>CSH</sub>   | Last SCLK high to CSN high time      |       | 100  | -    | -    | ns   |
| t <sub>LOZ</sub>   | SCLK low to RDATA output enable time |       | 0.0  | -    | -    | ns   |
| t <sub>HIZ</sub>   | CSN high to RDATA high impedance     |       | _    | -    | 1.0  | μs   |
| t <sub>CSOFF</sub> | CSN high time between transactions   |       | 1.0  | -    | -    | μs   |
| t <sub>NXT</sub>   | Inter-byte time                      |       | 200  | -    | -    | ns   |
| t <sub>ск</sub>    | SCLK cycle time                      |       | 200  | -    | -    | ns   |
| t <sub>CH</sub>    | SCLK high time                       |       | 100  | -    | -    | ns   |
| t <sub>CL</sub>    | SCLK low time                        |       | 100  | -    | -    | ns   |
| t <sub>CDS</sub>   | CDATA setup time                     |       | 75   | -    | -    | ns   |
| t <sub>CDH</sub>   | CDATA hold time                      |       | 25   | -    | -    | ns   |
| t <sub>RDS</sub>   | RDATA setup time                     |       | 50   | -    | -    | ns   |
| t <sub>RDH</sub>   | RDATA hold time                      |       | 0    | -    | -    | ns   |

- Notes: 1. Depending on the command, 1 or 2 bytes of CDATA are transmitted to the peripheral MSB (Bit 7) first, LSB (Bit 0) last. RDATA is read from the peripheral MSB (Bit 7) first, LSB (Bit 0) last.
  - 2. Data is clocked into the peripheral on the rising SCLK edge.
  - 3. Commands are acted upon at the end of each command (rising edge of CSN).
  - 4. To allow for differing  $\mu$ C serial interface formats C-BUS compatible ICs are able to work with SCLK pulses starting and ending at either polarity.
  - 5. Maximum 30pF load on IRQN pin and each C-BUS interface line.

These timings are for the latest version of C-BUS and allow faster transfers than the original C-BUS timing specification. The CMX7143 can be used in conjunction with devices that comply with the slower timings, subject to system throughput constraints.

© 2011 CML Microsystems Plc



Depending on the method of lead termination at the edge of the package, pull back (L1) may be present. L minus L1 to be equal to, or greater than 0.3mm

The underside of the package has an exposed metal pad which should ideally be soldered to the pcb to enhance the thermal conductivity and mechanical strength of the package fixing. Where advised, an electrical connection to this metal pad may also be required

#### Figure 19 Mechanical Outline of 48-pin VQFN (Q3)

#### Order as part no. CMX7143Q3



#### Order as part no. CMX7143L4

As package dimensions may change after publication of this datasheet, it is recommended that you check for the latest Packaging Information from the Datasheets page of the CML website: [www.cmlmicro.com].



#### About FirmASIC®

CML's proprietary *FirmASIC*<sup>®</sup> component technology reduces cost, time to market and development risk, with increased flexibility for the designer and end application. *FirmASIC*<sup>®</sup> combines Analogue, Digital, Firmware and Memory technologies in a single silicon platform that can be focused to deliver the right feature mix, performance and price for a target application family. Specific functions of a *FirmASIC*<sup>®</sup> device are determined by uploading its Function Image<sup>TM</sup> during device initialization. New Function Image<sup>TM</sup> may be later provided to supplement and enhance device functions, expanding or modifying end-product features without the need for expensive and time-consuming design changes. *FirmASIC*<sup>®</sup> devices provide significant time to market and commercial benefits over Custom ASIC, Structured ASIC, FPGA and DSP solutions. They may also be exclusively customised where security or intellectual property issues prevent the use of Application Specific Standard Products (ASSP's).

Handling precautions: This product includes input protection, however, precautions should be taken to prevent device damage from electro-static discharge. CML does not assume any responsibility for the use of any circuitry described. No IPR or circuit patent licences are implied. CML reserves the right at any time without notice to change the said circuitry and this product specification. CML has a policy of testing every product shipped using calibrated test equipment to ensure compliance with this product specification. Specific testing of all circuit parameters is not necessarily performed.

| CML Microcircuits<br>(UK)Ltd<br>COMMUNICATION SEMICONDUCTORS | CML Microcircuits<br>(USA) Inc.<br>COMMUNICATION SEMICONDUCTORS | CML Microcircuits<br>(Singapore) Pte Ltd |
|--------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------|
| Tel:                                                         | Tel:                                                            | Tel:                                     |
| +44 (0)1621 875500                                           | +1 336 744 5050                                                 | +65 62 888129                            |
| Fax:                                                         | 800 638 5577                                                    | Fax:                                     |
| +44 (0)1621 875600                                           | Fax:                                                            | +65 62 888230                            |
| Sales:                                                       | +1 336 744 5054                                                 | Sales:                                   |
| sales@cmlmicro.com                                           | Sales:<br>us.sales@cmlmicro.com                                 | sg.sales@cmlmicro.com                    |
| Tech Support:                                                | Tech Support:                                                   | Tech Support:                            |
| techsupport@cmlmicro.com                                     | us.techsupport@cmlmicro.com                                     | sg.techsupport@cmlmicro.com              |
|                                                              | - www.cmlmicro.com -                                            |                                          |