

# VNH5019A-E

## Automotive fully integrated H-bridge motor driver



### Features

| Туре       | R <sub>DS(on)</sub>    | I <sub>out</sub> | V <sub>ccmax</sub> |
|------------|------------------------|------------------|--------------------|
| VNH5019A-E | 18 mΩ typ<br>(per leg) | 30 A             | 41 V               |

• AEC-Q100 qualified



- ECOPACK<sup>®</sup>: lead free and RoHS compliant
- Output current: 30 A
- 3 V CMOS compatible inputs
- Undervoltage and overvoltage shutdown
- High-side and low-side thermal shutdown
- Cross-conduction protection
- Current limitation
- Very low standby power consumption
- PWM operation up to 20 kHz
- Protection against:
- Loss of ground and loss of V<sub>CC</sub>
- Current sense output proportional to motor current
- Charge pump output for reverse polarity protection
- Output protected against short to ground and short to  $\mathsf{V}_{\mathsf{CC}}$

## Description

The VHN5019A-E is a full bridge motor driver intended for a wide range of automotive applications. The device incorporates a dual

January 2017

DocID15701 Rev 10

Datasheet - production data

monolithic high-side drivers and two low-side switches. The high-side driver switch is designed using STMicroelectronics' well known and proven proprietary VIPower<sup>®</sup> M0 technology that allows to efficiently integrate on the same die a true Power MOSFET with an intelligent signal/protection circuit.

The three dice are assembled in a MultiPowerSO-30 package on electrically isolated lead-frames. This package, specifically designed for harsh automotive environments offers improved thermal performance thanks to exposed die pads. The input signals  $IN_A$  and  $IN_B$  can directly interface to the microcontroller to select the motor direction and the brake condition.

The DIAG<sub>A</sub>/EN<sub>A</sub> or DIAG<sub>B</sub>/EN<sub>B</sub>, when connected to an external pull-up resistor, enable one leg of the bridge. They also provide a feedback digital diagnostic signal. The CS pin allows to monitor the motor current by delivering a current proportional to its value when CS\_DIS pin is driven low or left open. The PWM, up to 20 KHz, lets us to control the speed of the motor in all possible conditions. In all cases, a low-level state on the PWM pin turns off both the LS<sub>A</sub> and LS<sub>B</sub> switches. When PWM rises to a high-level, LS<sub>A</sub> or LS<sub>B</sub> turn-on again depending on the input pin state. Output current limitation and thermal shutdown protects the concerned high-side in short to ground condition.

The short to battery condition is revealed by the overload detector or by thermal shutdown that latches off the relevant low-side.

Active  $V_{CC}$  pin voltage clamp protects the device against low energy spikes in all configurations for the motor. The CP pin provides the necessary gate drive for an external N-channel PowerMOS used for reverse polarity protection.

This is information on a product in full production.

www.st.com

# Contents

| 1 | Bloc | k diagr   | am and pin description                                              | 5  |
|---|------|-----------|---------------------------------------------------------------------|----|
| 2 | Elec | trical sp | pecifications                                                       | 9  |
|   | 2.1  | Absolu    | ute maximum ratings                                                 | 9  |
|   | 2.2  | Therm     | nal data                                                            | 10 |
|   | 2.3  | Electri   | ical characteristics                                                | 11 |
|   | 2.4  | Wavef     | forms and truth table                                               | 14 |
|   | 2.5  | Revers    | se battery protection                                               | 19 |
| 3 | Pacl | kage an   | d PCB thermal data                                                  | 26 |
|   | 3.1  | MultiP    | PowerSO-30 thermal data                                             | 26 |
|   |      | 3.1.1     | Thermal calculation in clockwise and anti-clockwise operation state |    |
|   |      |           | mode                                                                |    |
|   |      | 3.1.2     | Thermal calculation in transient mode                               | 27 |
| 4 | Pacl | kage inf  | formation                                                           | 31 |
|   | 4.1  | MultiP    | PowerSO-30 package information                                      | 31 |
|   | 4.2  | MultiP    | PowerSO-30 suggested land pattern                                   | 33 |
|   | 4.3  | MultiP    | PowerSO-30 packing information                                      | 34 |
| 5 | Orde | er codes  | s                                                                   | 35 |
| 6 | Revi | sion his  | story                                                               | 36 |



# List of tables

| Table 1.  | Suggested connections for unused and non connected pins                            | . 6 |
|-----------|------------------------------------------------------------------------------------|-----|
| Table 2.  | Pin definitions and functions                                                      | . 6 |
| Table 3.  | Block descriptions                                                                 | . 7 |
| Table 4.  | Absolute maximum rating                                                            | . 9 |
| Table 5.  | Thermal data                                                                       | 10  |
| Table 6.  | Power section                                                                      |     |
| Table 7.  | Logic inputs (INA, INB, ENA, ENB, PWM, CS_DIS)                                     | 11  |
| Table 8.  | Switching (V <sub>CC</sub> = 13 V, R <sub>LOAD</sub> = 0.87 W, Tj = 25 °C)         | 12  |
| Table 9.  | Protection and diagnostic                                                          | 12  |
| Table 10. | Current sense (8 V < $V_{CC}$ < 21 V)                                              | 13  |
| Table 11. | Charge pump                                                                        |     |
| Table 12. | Truth table in normal operating conditions                                         |     |
| Table 13. | Truth table in fault conditions (detected on OUTA).                                | 16  |
| Table 14. | Electrical transient requirements (part 1)                                         |     |
| Table 15. | Electrical transient requirements (part 2)                                         |     |
| Table 16. | Electrical transient requirements (part 3)                                         |     |
| Table 17. | Thermal calculation in clockwise and anti-clockwise operation in steady-state mode |     |
| Table 18. | Thermal parameters                                                                 | 29  |
| Table 19. | MultiPowerSO-30 mechanical data                                                    |     |
| Table 20. | Device summary                                                                     |     |
| Table 21. | Document revision history                                                          | 36  |



# List of figures

| Block diagram                                                                   |
|---------------------------------------------------------------------------------|
| Configuration diagram (top view)                                                |
| Current and voltage conventions                                                 |
| Typical application circuit for DC to 20 kHz PWM operation with reverse battery |
| ption A)                                                                        |
| Typical application circuit for DC to 20 kHz PWM operation with reverse battery |
| ption B)                                                                        |
| Behavior in fault condition (how a fault can be cleared)                        |
| Definition of the delay time measurement                                        |
| Definition of the low-side switching times 20                                   |
| Definition of the high-side switching times                                     |
| Definition of dynamic cross conduction current during a PWM operation           |
| Waveforms in full bridge operation (part 1)                                     |
| Waveforms in full bridge operation (part 2)                                     |
| Definition of delay response time of sense current                              |
| Half-bridge configuration                                                       |
| Multi-motor configuration                                                       |
| MultiPowerSO-30 <sup>™</sup> PC board                                           |
| Chipset configuration                                                           |
| Auto and mutual Rthj-amb vs PCB copper area in open box free air condition 26   |
| Chipset configuration                                                           |
| MultiPowerSO-30 HSD thermal impedance junction ambient single pulse             |
| MultiPowerSO-30 LSD thermal impedance junction ambient single pulse 28          |
| Thermal fitting model of an H-bridge in MultiPowerSO-30 29                      |
| MultiPowerSO-30 package outline                                                 |
| MultiPowerSO-30 suggested pad layout                                            |
| MultiPowerSO-30 tape and reel shipment (suffix "TR")                            |
|                                                                                 |



# 1 Block diagram and pin description



Figure 1. Block diagram





Figure 2. Configuration diagram (top view)

| Table 1. Suggested connections for unused and non connected pins | Table 1. Suggested | l connections fo | or unused and | non connected pins |
|------------------------------------------------------------------|--------------------|------------------|---------------|--------------------|
|------------------------------------------------------------------|--------------------|------------------|---------------|--------------------|

| Connection / pin | Current sense                 | N.C. | OUTx        | INPUTx, PWM<br>DIAGx/ENx<br>CS_DIS |
|------------------|-------------------------------|------|-------------|------------------------------------|
| Floating         | Not allowed                   | Х    | Х           | Х                                  |
| To ground        | Through 1 k $\Omega$ resistor | х    | Not allowed | Through 10 kΩ<br>resistor          |

Table 2. Pin definitions and functions

| Pin                   | Symbol                             | Function                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|-----------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1, 25, 30             | OUT <sub>A,</sub><br>Heat Slug2    | Source of high-side switch A / drain of low-side switch A, power connection to the motor                                                                                                                                                                                                                                                                                                                                      |  |
| 2,14,17, 22,<br>24,29 | N.C.                               | Not connected                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 3, 13, 23             | V <sub>CC</sub> ,<br>Heat Slug1    | Drain of high-side switches and connection to the drain of the external PowerMOS used for the reverse battery protection                                                                                                                                                                                                                                                                                                      |  |
| 12                    | V <sub>BAT</sub>                   | Battery connection and connection to the source of the exte<br>PowerMOS used for the reverse battery protection                                                                                                                                                                                                                                                                                                               |  |
| 5                     | EN <sub>A</sub> /DIAG <sub>A</sub> | Status of high-side and low-side switches A; open drain output. This pin must be connected to an external pull-up resistor. When externally pulled low, it disables half-bridge A. In case of fault detection (thermal shutdown of a high-side FET or excessive ON-state voltage drop across a low-side FET), this pin is pulled low by the device (see <i>Table 13: Truth table in fault conditions (detected on OUTA)</i> . |  |



| Pin        | Symbol                             | Function                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 6          | CS_DIS                             | Active high CMOS compatible pin to disable the current sense pin                                                                                                                                                                                                                                                                                                                                                              |  |
| 4          | IN <sub>A</sub>                    | Clockwise input. CMOS compatible                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 7          | PWM                                | PWM input. CMOS compatible.                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 8          | CS                                 | Output of current sense. This output delivers a current proportional to the motor current, if CS_DIS is low or left open. The information can be read back as an analog voltage across an external resistor.                                                                                                                                                                                                                  |  |
| 9          | EN <sub>B</sub> /DIAG <sub>B</sub> | Status of high-side and low-side switches B; Open drain output. This pin must be connected to an external pull up resistor. When externally pulled low, it disables half-bridge B. In case of fault detection (thermal shutdown of a high-side FET or excessive ON-state voltage drop across a low-side FET), this pin is pulled low by the device (see <i>Table 13: Truth table in fault conditions (detected on OUTA)</i> . |  |
| 10         | IN <sub>B</sub>                    | Counter clockwise input. CMOS compatible                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 11         | СР                                 | Connection to the gate of the external MOS used for the reverse battery protection                                                                                                                                                                                                                                                                                                                                            |  |
| 15, 16, 21 | OUT <sub>B,</sub><br>Heat Slug3    | Source of high-side switch B / drain of low-side switch B, power connection to the motor                                                                                                                                                                                                                                                                                                                                      |  |
| 26, 27, 28 | GND <sub>A</sub>                   | Source of low-side switch A and power ground <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                   |  |
| 18, 19, 20 | GND <sub>B</sub>                   | Source of low-side switch B and power ground <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                   |  |

Table 2. Pin definitions and functions (continued)

1. GNDA and GNDB must be externally connected together

| Table 3 | . Block | descriptions <sup>(1)</sup> |
|---------|---------|-----------------------------|
|---------|---------|-----------------------------|

| Name                                              | Description                                                                                                                                                         |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Logic control                                     | Allows the turn-on and the turn-off of the high-side and the low-side switches according to the <i>Table 12</i> .                                                   |
| Overvoltage + undervoltage                        | Shut down the device outside the range [4.5 V to 24 V] for the battery voltage.                                                                                     |
| High-side, low-side and clamp voltage             | Protect the high-side and the low-side switches from the high-voltage on the battery line in all configuration for the motor.                                       |
| High-side and low-side driver                     | Drive the gate of the concerned switch to allow a proper $R_{DS(on)}$ for the leg of the bridge.                                                                    |
| Linear current limiter                            | Limits the motor current, by reducing the high-side switch gate-source voltage when short-circuit to ground occurs.                                                 |
| High-side and low-side overtemperature protection | In case of short-circuit with the increase of the junction<br>temperature, it shuts down the concerned driver to prevent its<br>degradation and to protect the die. |
| Low-side overload detector                        | Detects when low-side current exceeds shutdown current and latches off the concerned low-side.                                                                      |



| Name             | Description                                                                                                                                         |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Charge pump      | Provides the voltage necessary to drive the gate of the external PowerMOS used for the reverse polarity protection                                  |
| Fault detection  | Signalizes an abnormal condition of the switch (output shorted to ground or output shorted to battery) by pulling down the concerned ENx/DIAGx pin. |
| Power limitation | Limits the power dissipation of the high-side driver inside safe range in case of short to ground condition.                                        |

Table 3. Block descriptions<sup>(1)</sup> (continued)

1. See Figure 1



## 2 Electrical specifications





### 2.1 Absolute maximum ratings

Stressing the device above the rating listed in the "absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE program and other relevant quality document.

| Symbol              | Parameter                                                                                             | Value      | Unit   |
|---------------------|-------------------------------------------------------------------------------------------------------|------------|--------|
| V <sub>BAT</sub>    | Maximum battery voltage <sup>(1)</sup>                                                                | -16<br>+41 | V<br>V |
| V <sub>CC</sub>     | Maximum bridge supply voltage                                                                         | + 41       | V      |
| I <sub>max</sub>    | Maximum output current (continuous)                                                                   | 30         | Α      |
| I <sub>R</sub>      | Reverse output current (continuous)                                                                   | -30        | А      |
| I <sub>IN</sub>     | Input current (IN <sub>A</sub> and IN <sub>B</sub> pins)                                              | +/- 10     | mA     |
| I <sub>EN</sub>     | Enable input current (DIAG <sub>A</sub> /EN <sub>A</sub> and DIAG <sub>B</sub> /EN <sub>B</sub> pins) | +/- 10     | mA     |
| I <sub>pw</sub>     | PWM input current                                                                                     | +/- 10     | mA     |
| I <sub>CP</sub>     | CP output current                                                                                     | +/- 10     | mA     |
| I <sub>CS_DIS</sub> | CS_DIS input current                                                                                  | +/- 10     | mA     |



| Symbol           | Parameter                                                                   | Value                                    | Unit   |
|------------------|-----------------------------------------------------------------------------|------------------------------------------|--------|
| V <sub>CS</sub>  | Current sense maximum voltage                                               | V <sub>CC</sub> - 41<br>+V <sub>CC</sub> | V<br>V |
| V <sub>ESD</sub> | Electrostatic discharge (human body model: R = 1.5 k $\Omega$ , C = 100 pF) | 2                                        | kV     |
| T <sub>c</sub>   | Case operating temperature                                                  | -40 to 150                               | °C     |
| T <sub>STG</sub> | Storage temperature                                                         | -55 to 150                               | °C     |

| Table 4.  | Absolute    | maximum | rating | (continued)  |
|-----------|-------------|---------|--------|--------------|
| 10.010 11 | / 100010100 |         | · ~    | (0011011000) |

1. This applies with the n-channel MOSFET used for the reverse battery protection. Otherwise  $V_{BAT}$  has to be shorted to  $V_{CC}.$ 

## 2.2 Thermal data

| Symbol                | Parameter                            | Max. value    | Unit |
|-----------------------|--------------------------------------|---------------|------|
| D                     | Thermal resistance junction-case HSD | 1.7           | °C/W |
| R <sub>thj-case</sub> | Thermal resistance junction-case LSD | 3.2           | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient  | See Figure 18 | °C/W |

#### Table 5. Thermal data



## 2.3 Electrical characteristics

Values specified in this section are for 8 V < V<sub>CC</sub> < 21 V, -40 °C < T<sub>j</sub> < 150 °C, unless otherwise specified.

| Symbol              | Parameter                                           | Test conditions                                                                                                                                                                                                                        | Min. | Тур. | Max.          | Unit           |
|---------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|---------------|----------------|
| V <sub>CC</sub>     | Operating bridge supply voltage                     |                                                                                                                                                                                                                                        | 5.5  |      | 24            | V              |
| I <sub>S</sub>      | Supply current                                      | OFF-state with all fault cleared and ENx = 0 V<br>(standby):<br>$IN_A = IN_B = PWM = 0$ ; $T_j = 25 \text{ °C}$ ; $V_{CC} = 13 \text{ V}$<br>$IN_A = IN_B = PWM = 0$<br>OFF-state (no standby):<br>$IN_A = IN_B = PWM = 0$ ; ENx = 5 V |      | 10   | 15<br>60<br>6 | μA<br>μA<br>mA |
|                     |                                                     | ON-state:<br>IN <sub>A</sub> or IN <sub>B</sub> = 5 V, no PWM<br>IN <sub>A</sub> or IN <sub>B</sub> = 5 V, PWM = 20 kHz                                                                                                                |      | 4    | 8<br>8        | mA<br>mA       |
| R <sub>ONHS</sub>   | Static high-side                                    | I <sub>OUT</sub> = 15 A; T <sub>j</sub> = 25 °C                                                                                                                                                                                        |      | 12.0 |               | mΩ             |
| NONHS               | resistance                                          | I <sub>OUT</sub> = 15 A; T <sub>j</sub> = - 40 °C to 150 °C                                                                                                                                                                            |      |      | 26.5          | 1115.2         |
| R <sub>ONLS</sub>   | Static low-side                                     | I <sub>OUT</sub> = 15 A; T <sub>j</sub> = 25 °C                                                                                                                                                                                        |      | 6.0  |               | mΩ             |
| VONLS               | resistance                                          | I <sub>OUT</sub> = 15 A; T <sub>j</sub> = - 40 °C to 150 °C                                                                                                                                                                            |      |      | 11.5          | 1115.2         |
| V <sub>f</sub>      | High-side<br>free-wheeling diode<br>forward voltage | l <sub>f</sub> = 15 A,<br>T <sub>j</sub> = 150 °C                                                                                                                                                                                      |      | 0.6  | 0.8           | V              |
|                     | High-side OFF-state                                 | $T_j = 25 \text{ °C}; V_{OUTX} = EN_X = 0 \text{ V}; V_{CC} = 13 \text{ V}$                                                                                                                                                            |      |      | 3             |                |
| I <sub>L(off)</sub> | output current (per<br>channel)                     | T <sub>j</sub> = 125 °C; V <sub>OUTX</sub> = EN <sub>X</sub> = 0 V; V <sub>CC</sub> = 13 V                                                                                                                                             |      |      | 5             | μA             |

#### Table 6. Power section

#### Table 7. Logic inputs (IN<sub>A</sub>, IN<sub>B</sub>, EN<sub>A</sub>, EN<sub>B</sub>, PWM, CS\_DIS)

| Symbol             | Parameter                   | Test conditions                                                                | Min. | Тур. | Max. | Unit |
|--------------------|-----------------------------|--------------------------------------------------------------------------------|------|------|------|------|
| V <sub>IL</sub>    | Low-level input<br>voltage  | Normal operation (DIAG <sub>X</sub> /EN <sub>X</sub> pin acts as an input pin) |      |      | 0.9  | V    |
| V <sub>IH</sub>    | High-level input voltage    | Normal operation (DIAG <sub>X</sub> /EN <sub>X</sub> pin acts as an input pin) | 2.1  |      |      | V    |
| I <sub>INL</sub>   | Low-level input current     | V <sub>IN</sub> = 0.9 V                                                        | 1    |      |      | μA   |
| I <sub>INH</sub>   | High-level input<br>current | V <sub>IN</sub> = 2.1 V                                                        |      |      | 10   | μA   |
| V <sub>IHYST</sub> | Input hysteresis<br>voltage | Normal operation (DIAG <sub>X</sub> /EN <sub>X</sub> pin acts as an input pin) | 0.15 |      |      | V    |



| Symbol            | Parameter                            | Test conditions                                                                                 | Min. | Тур. | Max. | Unit |
|-------------------|--------------------------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|
| Vier              | Input clamp voltage                  | I <sub>IN</sub> = 1 mA                                                                          | 5.5  | 6.3  | 7.5  | V    |
| VICL              | V <sub>ICL</sub> Input clamp voltage | I <sub>IN</sub> = -1 mA                                                                         | -1.0 | -0.7 | -0.3 | v    |
| V <sub>DIAG</sub> | Enable low-level<br>output voltage   | Fault operation (DIAG <sub>X</sub> /EN <sub>X</sub> pin acts as an output pin); $I_{EN}$ = 1 mA |      |      | 0.4  | V    |

Table 7. Logic inputs (IN<sub>A</sub>, IN<sub>B</sub>, EN<sub>A</sub>, EN<sub>B</sub>, PWM, CS\_DIS) (continued)

#### Table 8. Switching (V<sub>CC</sub> = 13 V, R<sub>LOAD</sub> = 0.87 $\Omega$ , Tj = 25 °C)

| Symbol              | Parameter                                           | Test conditions                                    | Min | Тур | Max  | Unit |
|---------------------|-----------------------------------------------------|----------------------------------------------------|-----|-----|------|------|
| f                   | PWM frequency                                       |                                                    | 0   |     | 20   | kHz  |
| t <sub>d(on)</sub>  | HSD rise time                                       | Input rise time < 1µs<br>(see <i>Figure 9</i> )    |     |     | 250  | μs   |
| t <sub>d(off)</sub> | HSD fall time                                       | Input rise time < 1µs<br>(see <i>Figure 9</i> )    |     |     | 250  | μs   |
| t <sub>r</sub>      | LSD rise time                                       | (see Figure 8)                                     |     | 1   | 2    | μs   |
| t <sub>f</sub>      | LSD fall time                                       | (see Figure 8)                                     |     | 1   | 2    | μs   |
| t <sub>DEL</sub>    | Delay time during change of operating mode          | (see Figure 7)                                     | 200 | 400 | 1600 | μs   |
| t <sub>rr</sub>     | High-side free wheeling diode reverse recovery time | (see Figure 10)                                    |     | 110 |      | ns   |
| I <sub>RM</sub>     | Dynamic cross-conduction<br>current                 | I <sub>OUT</sub> = 15 A<br>(see <i>Figure 10</i> ) |     | 2   |      | A    |

#### Table 9. Protection and diagnostic

| Symbol                            | Parameter                                                                                        | Test conditions         | Min | Тур | Max | Unit |
|-----------------------------------|--------------------------------------------------------------------------------------------------|-------------------------|-----|-----|-----|------|
| V <sub>USD</sub>                  | V <sub>CC</sub> undervoltage<br>shutdown                                                         |                         |     | 4.5 | 5.5 | V    |
| V <sub>USDhyst</sub>              | V <sub>CC</sub> undervoltage<br>shutdown hysteresis                                              |                         |     | 0.5 |     | V    |
| V <sub>OV</sub>                   | V <sub>CC</sub> overvoltage shutdown                                                             |                         | 24  | 27  | 30  | V    |
| I <sub>LIM_H</sub>                | High-side current limitation                                                                     |                         | 30  | 50  | 70  | А    |
| I <sub>SD_LS</sub>                | Low-side shutdown current                                                                        |                         | 70  | 115 | 160 | А    |
| V <sub>CLPHS</sub> <sup>(1)</sup> | High-side clamp voltage<br>( $V_{CC}$ to $OUT_A = 0$ or<br>$OUT_B = 0$ )                         | I <sub>OUT</sub> = 15 A | 43  | 48  | 54  | V    |
| V <sub>CLPLS</sub> <sup>(1)</sup> | Low-side clamp voltage<br>(OUT <sub>A</sub> = $V_{CC}$ or<br>OUT <sub>B</sub> = $V_{CC}$ to GND) | I <sub>OUT</sub> = 15 A | 27  | 30  | 33  | V    |
| T <sub>TSD</sub> <sup>(2)</sup>   | Thermal shutdown temperature                                                                     | V <sub>IN</sub> = 2.1 V | 150 | 175 | 200 | °C   |



| Symbol                           | Parameter                             | Test conditions       | Min | Тур | Max | Unit |
|----------------------------------|---------------------------------------|-----------------------|-----|-----|-----|------|
| T <sub>TSD_LS</sub>              | Low-side thermal shutdown temperature | V <sub>IN</sub> = 0 V | 150 | 175 | 200 | °C   |
| T <sub>TR</sub> <sup>(3)</sup>   | Thermal reset temperature             |                       | 135 |     |     | °C   |
| T <sub>HYST</sub> <sup>(3)</sup> | Thermal hysteresis                    |                       | 7   | 15  |     | °C   |

Table 9. Protection and diagnostic (continued)

1. The device is able to pass the ESD and ISO pulse requirements as specified in the Table 15.

2.  $\ensuremath{\,^{TSD}}$  is the minimum threshold temperature between HS and LS

3. Valid for both HSD and LSD

| Symbol                          | Parameter                                              | Test conditions                                                                                                                                              | Min  | Тур  | Max   | Unit |
|---------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------|
| K <sub>0</sub>                  | I <sub>OUT</sub> /I <sub>SENSE</sub>                   | I <sub>OUT</sub> = 3 A, V <sub>SENSE</sub> = 0.5 V,<br>T <sub>j</sub> = - 40 °C to 150°C                                                                     | 4670 | 7110 | 10110 |      |
| dK <sub>0</sub> /K <sub>0</sub> | Analog current sense ratio<br>drift                    | I <sub>OUT</sub> = 3 A; V <sub>SENSE</sub> = 0.5 V,<br>T <sub>j</sub> = -40 °C to 150 °C                                                                     | -19  |      | 19    | %    |
| K <sub>1</sub>                  | I <sub>OUT</sub> /I <sub>SENSE</sub>                   | I <sub>OUT</sub> = 8 A, V <sub>SENSE</sub> = 1.3V,<br>T <sub>j</sub> = - 40 °C to 150°C                                                                      | 6060 | 7030 | 8330  |      |
| dK <sub>1</sub> /K <sub>1</sub> | Analog current sense ratio<br>drift                    | I <sub>OUT</sub> = 8 A; V <sub>SENSE</sub> = 1.3V,<br>T <sub>j</sub> = -40 °C to 150 °C                                                                      | -14  |      | 14    | %    |
| K <sub>2</sub>                  | I <sub>OUT</sub> /I <sub>SENSE</sub>                   | I <sub>OUT</sub> = 15 A, V <sub>SENSE</sub> = 2.4 V,<br>T <sub>j</sub> = - 40 °C to 150°C                                                                    | 6070 | 6990 | 7810  |      |
| dK <sub>2</sub> /K <sub>2</sub> | Analog current sense ratio<br>drift                    | I <sub>OUT</sub> = 15 A; V <sub>SENSE</sub> = 2.4 V,<br>T <sub>j</sub> = -40 °C to 150 °C                                                                    | -12  |      | 12    | %    |
| K <sub>3</sub>                  | I <sub>OUT</sub> /I <sub>SENSE</sub>                   | I <sub>OUT</sub> = 25 A, V <sub>SENSE</sub> = 4 V,<br>T <sub>j</sub> = - 40 °C to 150°C                                                                      | 6000 | 6940 | 7650  |      |
| dK <sub>3</sub> /K <sub>3</sub> | Analog current sense ratio<br>drift                    | I <sub>OUT</sub> =25 A; V <sub>SENSE</sub> = 4 V,<br>T <sub>j</sub> = -40 °C to 150 °C                                                                       | -12  |      | 12    | %    |
| V <sub>SENSE</sub>              | Max analog sense output<br>voltage                     | I <sub>OUT</sub> = 15 A, R <sub>SENSE</sub> = 1.1 kΩ                                                                                                         | 5    |      |       | V    |
|                                 | Analog sense leakage current                           | $I_{OUT} = 0 \text{ A}, V_{SENSE} = 0 \text{ V}, V_{CSD} = 5 \text{ V}, V_{IN} = 0 \text{ V}, T_j = -40 \text{ to } 150^{\circ}\text{C}$                     | 0    |      | 5     |      |
| I <sub>SENSEO</sub>             |                                                        | $I_{OUT} = 0 \text{ A}, V_{SENSE} = 0 \text{ V}, V_{CSD} = 0 \text{ V}, V_{IN} = 5 \text{ V}, T_j = -40 \text{ to } 150^{\circ}\text{C}$                     | 0    |      | 100   | μA   |
| t <sub>DSENSEH</sub>            | Delay response time from<br>falling edge of CS_DIS pin | V <sub>IN</sub> = 5 V, V <sub>SENSE</sub> < 4 V, I <sub>OUT</sub> = 8 A,<br>I <sub>SENSE</sub> = 90% of I <sub>SENSEmax</sub><br>(see fig <i>Figure 13</i> ) |      |      | 50    | μs   |
| t <sub>DSENSEL</sub>            | Delay response time from<br>rising edge of CS_DIS pin  | V <sub>IN</sub> = 5 V, V <sub>SENSE</sub> < 4 V, I <sub>OUT</sub> = 8 A,<br>I <sub>SENSE</sub> = 10% of I <sub>SENSEmax</sub><br>(see fig <i>Figure 13</i> ) |      |      | 20    | μs   |

#### Table 10. Current sense (8 V < $V_{CC}$ < 21 V)



|                  |                                | lable ill ella ge paint                        | -                   |      |                      |      |
|------------------|--------------------------------|------------------------------------------------|---------------------|------|----------------------|------|
| Symbol           | Parameter                      | Test conditions                                | Min                 | Тур  | Мах                  | Unit |
| Ver              | Charge pump output             | EN <sub>X</sub> = 5 V                          | V <sub>CC</sub> + 5 |      | V <sub>CC</sub> + 10 | V    |
| V <sub>CP</sub>  | voltage                        | EN <sub>X</sub> = 5 V, V <sub>CC</sub> = 4.5 V |                     | 10.5 |                      | v    |
| I <sub>BAT</sub> | Charge pump standby<br>current | EN <sub>A</sub> = EN <sub>B</sub> = 0 V        |                     | 200  |                      | nA   |

Table 11. Charge pump

## 2.4 Waveforms and truth table

In normal operating conditions the  $\mathsf{DIAG}_X/\mathsf{EN}_X$  pin is considered as an input pin by the device. This pin must be externally pulled-high

PWM pin usage: in all cases, a "0" on the PWM pin turns-off both  $LS_A$  and  $LS_B$  switches. When PWM rises back to "1",  $LS_A$  or  $LS_B$  turn-on again depending on the input pin state.

| INA | IN <sub>B</sub> | DIAG <sub>A</sub> /EN <sub>A</sub> | DIAG <sub>B</sub> /EN <sub>B</sub> | OUT <sub>A</sub> | OUT <sub>B</sub> | $CS\;(V_{CSD}=0\;V)$                     | Operating mode            |
|-----|-----------------|------------------------------------|------------------------------------|------------------|------------------|------------------------------------------|---------------------------|
| 1   | 1               | 1                                  | 1                                  | Н                | Н                | High imp.                                | Brake to $V_{CC}$         |
| 1   | 0               | 1                                  | 1                                  | Н                | L                | I <sub>SENSE</sub> = I <sub>OUT</sub> /K | Clockwise (CW)            |
| 0   | 1               | 1                                  | 1                                  | L                | Н                | I <sub>SENSE</sub> = I <sub>OUT</sub> /K | Counterclockwise<br>(CCW) |
| 0   | 0               | 1                                  | 1                                  | L                | L                | High imp.                                | Brake to GND              |

 Table 12. Truth table in normal operating conditions





#### Figure 4. Typical application circuit for DC to 20 kHz PWM operation with reverse battery protection (option A)

 $\begin{array}{l} - BVdss > 20 \ V \ (for a reverse battery of -16 \ V); \\ - R_{DS(on)} < 1/3 \ of \ H-bridge \ total \ R_{DS(on)} \\ - \ Standard \ Logic \ Gate \ Driving \end{array}$ 





# Figure 5. Typical application circuit for DC to 20 kHz PWM operation with reverse battery protection (option B)

The value of the blocking capacitor (C) depends on the application conditions and defines voltage and current ripple onto supply line at PWM operation. Stored energy of the motor inductance may flyback into the blocking capacitor, if the bridge driver goes into 3-state. This causes a hazardous overvoltage if the capacitor is not big enough. As basic orientation, 500 µF per 10 A load current is recommended.

#### Table 13. Truth table in fault conditions (detected on $OUT_{\Delta}$ )

| INA               | IN <sub>B</sub> | DIAG <sub>A</sub> /EN <sub>A</sub> | DIAG <sub>B</sub> /EN <sub>B</sub> | OUT <sub>A</sub> | OUT <sub>B</sub> | CS (V <sub>CSD</sub> =0V) |      |   |  |   |           |
|-------------------|-----------------|------------------------------------|------------------------------------|------------------|------------------|---------------------------|------|---|--|---|-----------|
| 1                 | 1               |                                    |                                    |                  | Н                | High                      |      |   |  |   |           |
| 1                 | 0               |                                    | 1                                  | 1                | 1                | 1                         | 1    | 1 |  | L | impedance |
| 0                 | 1               | 0                                  |                                    | OPEN             | Н                | I <sub>OUTB</sub> /K      |      |   |  |   |           |
| 0                 | 0               |                                    |                                    |                  |                  | L                         | High |   |  |   |           |
| Х                 | Х               |                                    | 0                                  |                  | OPEN             | impedance                 |      |   |  |   |           |
| Fault Information |                 |                                    | ormation                           | Protecti         | on Action        |                           |      |   |  |   |           |

#### Note: In normal operating conditions the $DIAG_X/EN_X$ pin is considered an input pin by the device. This pin must be externally pulled high.

In case of a fault condition the  $DIAG_X/EN_X$  pin is considered an output pin by the device.



The fault conditions are:

- overtemperature on one or both high-sides (for example, if a short to ground occurs as it could be the case described in line 1 and 2 in the *Table 14*);
- Short to battery condition on the output (saturation detection on the low-side Power MOSFET).

Possible origins of fault conditions may be:

- OUT<sub>A</sub> is shorted to ground. It follows that, high-side A is in overtemperature state.
- OUT<sub>A</sub> is shorted to V<sub>CC</sub>. It follow that, low-side Power MOSFET is in saturation state.

When a fault condition is detected, the user can know which power element is in fault by monitoring the  $IN_A$ ,  $IN_B$ ,  $DIAG_A/EN_A$  and  $DIAG_B/EN_B$  pins.

In any case, when a fault is detected, the faulty leg of the bridge is latched off. To turn-on the respective output ( $OUT_X$ ) again, the input signal must rise from low-level to high-level.





Note:

In case of the fault condition is not removed, the procedure for unlatching and sending the device in Stby mode is:

- Clear the fault in the device (toggle: INA if ENA=0 or INB if ENB=0)
- Pull low all inputs, PWM and Diag/EN pins within tDEL.

If the Diag/En pins are already low, PWM=0, the fault can be cleared simply toggling the input. The device enters in stby mode as soon as the fault is cleared.



| ISO T/R              |         |         |         |         |                     |
|----------------------|---------|---------|---------|---------|---------------------|
| 7637/1<br>Test pulse | I       | II      | III     | IV      | Delay and impedance |
| 1                    | -25 V   | -50 V   | -75 V   | -100 V  | 2 ms, 10 Ω          |
| 2                    | +25 V   | +50 V   | +75 V   | +100 V  | 0.2 ms, 10 Ω        |
| 3a                   | -25 V   | -50 V   | -100 V  | -150 V  | 0.1 μs, 50 Ω        |
| 3b                   | +25 V   | +50 V   | +75 V   | +100 V  | 0.1 μs, 50 Ω        |
| 4                    | -4 V    | -5 V    | -6 V    | -7 V    | 100 ms, 0.01 Ω      |
| 5                    | +26.5 V | +46.5 V | +66.5 V | +86.5 V | 400 ms, 2 Ω         |

| Table 14. Electrical transient requirements (pa | art 1) |
|-------------------------------------------------|--------|
|-------------------------------------------------|--------|

#### Table 15. Electrical transient requirements (part 2)

| ISO T/R              | Test levels |    |     |    |  |  |
|----------------------|-------------|----|-----|----|--|--|
| 7637/1<br>Test pulse | I           | II | 111 | IV |  |  |
| 1                    | С           | С  | С   | С  |  |  |
| 2                    | С           | С  | С   | С  |  |  |
| 3а                   | С           | С  | С   | С  |  |  |
| 3b                   | С           | С  | С   | С  |  |  |
| 4                    | С           | С  | С   | С  |  |  |
| 5                    | С           | E  | E   | E  |  |  |

#### Table 16. Electrical transient requirements (part 3)

| Class | Contents                                                                                                                                                                 |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С     | All functions of the device are performed as designed after exposure to disturbance.                                                                                     |
| E     | One or more functions of the device are not performed as designed after exposure to disturbance and cannot be returned to proper operation without replacing the device. |



### 2.5 Reverse battery protection

Against reverse battery condition the charge pump feature allows to use an external N-channel MOSFET connected as shown in the typical application circuit (see *Figure 4*).

As alternative option, a N-channel MOSFET connected to GND pin can be used (see typical application circuit in figure *Figure 5*).

With this configuration we recommend to short  $V_{BAT}$  pin to  $V_{CC}$ .

The device sustains no more than -30 A in reverse battery conditions because of the two body diodes of the power MOSFETs. Additionally, in reverse battery condition the I/Os of VNH5019A-E is pulled-down to the V<sub>CC</sub> line (approximately -1.5 V). Series resistor must be inserted to limit the current sunk from the microcontroller I/Os. If I<sub>Rmax</sub> is the maximum target reverse current through microcontroller I/Os, series resistor is:

$$R = \frac{V_{IOs} - V_{CC}}{I_{Rmax}}$$









Figure 8. Definition of the low-side switching times









Figure 10. Definition of dynamic cross conduction current during a PWM operation





#### Figure 11. Waveforms in full bridge operation (part 1)

DocID15701 Rev 10





Figure 12. Waveforms in full bridge operation (part 2)







The VNH5019A-E can be used as a high power half-bridge driver achieving an on-resistance per leg of 9.5 m $\Omega$ . The figure below shows the suggested configuration:



Figure 14. Half-bridge configuration

The VNH5019A-E can easily be designed in multi-motor driving applications such as seat positioning systems where only one motor must be driven at a time. The  $DIAG_X/EN_X$  pins allow the unused half-bridges to be put into high-impedance. The diagram that follows shows the suggested configuration:





Figure 15. Multi-motor configuration



## 3 Package and PCB thermal data

## 3.1 MultiPowerSO-30 thermal data

#### Figure 16. MultiPowerSO-30™ PC board



Figure 17. Chipset configuration



#### Figure 18. Auto and mutual $R_{thj\text{-}amb}$ vs PCB copper area in open box free air condition



DocID15701 Rev 10



# 3.1.1 Thermal calculation in clockwise and anti-clockwise operation in steady-state mode

Table 17. Thermal calculation in clockwise and anti-clockwise operation in steady-state mode

| Chip 1 | Chip 2 | Chip 3 | Tjchip1                                                                                                                         | Tjchip2                                                                                                                              | Tjchip3                                                                                                                            |
|--------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| ON     | OFF    | ON     | $\begin{array}{c} P_{dchip1} \bullet R_{thA} + P_{dchip3} \bullet \\ R_{thAC} + T_{amb} \end{array}$                            | P <sub>dchip1</sub> • R <sub>thAB</sub> + P <sub>dchip3</sub> •<br>R <sub>thBC</sub> + T <sub>amb</sub>                              | P <sub>dchip1</sub> • R <sub>thAC</sub> + P <sub>dchip3</sub> •<br>R <sub>thC</sub> + T <sub>amb</sub>                             |
| ON     | ON     | OFF    | P <sub>dchip1</sub> • R <sub>thA</sub> + P <sub>dchip2</sub> •<br>R <sub>thAB</sub> + T <sub>amb</sub>                          | $\begin{array}{c} P_{dchip1} \bullet R_{thAB} + P_{dchip2} \bullet R_{thB} \\ + T_{amb} \end{array}$                                 | P <sub>dchip1</sub> • R <sub>thAC</sub> + P <sub>dchip2</sub> •<br>R <sub>thBC</sub> + T <sub>amb</sub>                            |
| ON     | OFF    | OFF    | P <sub>dchip1</sub> • R <sub>thA</sub> + T <sub>amb</sub>                                                                       | P <sub>dchip1</sub> • R <sub>thAB</sub> + T <sub>amb</sub>                                                                           | P <sub>dchip1</sub> • R <sub>thAC</sub> + T <sub>amb</sub>                                                                         |
| ON     | ON     | ON     | P <sub>dchip1</sub> • R <sub>thA</sub> + (P <sub>dchip2</sub> +<br>P <sub>dchip3</sub> ) • R <sub>thAB</sub> + T <sub>amb</sub> | Pdchip2 • R <sub>thB</sub> + P <sub>dchip1</sub> •<br>R <sub>thAB</sub> + P <sub>dchip3</sub> • R <sub>thBC</sub> + T <sub>amb</sub> | $\begin{array}{c} P_{dchip1} \bullet R_{thAB} + P_{dchip2} \bullet \\ R_{thBC} + P_{dchip3} \bullet R_{thC} + T_{amb} \end{array}$ |

#### 3.1.2 Thermal calculation in transient mode

 $T_{hs} = P_{dhs} \cdot Z_{hs} + Z_{hsls} \cdot (Pd_{lsA} + Pd_{lsB}) + T_{amb}$ 

 $T_{ISA} = Pd_{ISA} \cdot Z_{IS} + Pd_{hs} \cdot Z_{hsIs} + Pd_{IsB} \cdot Z_{hsIs} + T_{amb}$ 

 $\mathsf{T}_{\mathsf{IsB}} \texttt{=} \mathsf{Pd}_{\mathsf{IsB}} \boldsymbol{\cdot} Z_{\mathsf{Is}} \texttt{+} \mathsf{Pd}_{\mathsf{hs}} \boldsymbol{\cdot} Z_{\mathsf{hsIs}} \texttt{+} \mathsf{Pd}_{\mathsf{Is}} \mathsf{A} \boldsymbol{\cdot} Z_{\mathsf{hsIs}} \texttt{+} \mathsf{T}_{\mathsf{amb}}$ 

#### Figure 19. Chipset configuration



#### Equation 1: pulse calculation formula

 $\mathbf{Z}_{\mathbf{TH\delta}} = \mathbf{R}_{\mathbf{TH}} \cdot \delta + \mathbf{Z}_{\mathbf{THtp}}(1 - \delta)$ where  $\delta = t_{\mathbf{n}} / T$ 





Figure 20. MultiPowerSO-30 HSD thermal impedance junction ambient single pulse





DocID15701 Rev 10





Figure 22. Thermal fitting model of an H-bridge in MultiPowerSO-30

| Table 18. Thermal parameters <sup>(1)</sup> |
|---------------------------------------------|
|---------------------------------------------|

| Area/island (cm <sup>2</sup> ) | Footprint | 4   | 8   | 16  |
|--------------------------------|-----------|-----|-----|-----|
| R1 = R7 (°C/W)                 | 0.1       |     |     |     |
| R2 = R8 (°C/W)                 | 0.3       |     |     |     |
| R3 = R10 = R16 (°C/W)          | 0.5       |     |     |     |
| R4 (°C/W)                      | 6         |     |     |     |
| R5 (°C/W)                      | 30        | 24  | 24  | 24  |
| R6 (°C/W)                      | 56        | 52  | 42  | 32  |
| R9 = R15 (°C/W)                | 0.05      |     |     |     |
| R11 = R17 (°C/W)               | 0.7       |     |     |     |
| R12 = R18 (°C/W)               | 10        |     |     |     |
| R13 = R19 (°C/W)               | 36        | 26  | 26  | 26  |
| R14 = R20 (°C/W)               | 56        | 42  | 36  | 28  |
| R21 = R22 (°C/W)               | 35        | 25  | 25  | 25  |
| R23 (°C/W)                     | 160       | 150 | 150 | 150 |
| C1 = C7 = C9 = C15 (W.s/°C)    | 0.005     |     |     |     |
| C2 = C8 (W.s/°C)               | 0.01      |     |     |     |
| C3 (W.s/°C)                    | 0.03      |     |     |     |
| C4 (W.s/°C)                    | 0.4       |     |     |     |
| C5 (W.s/°C)                    | 1.5       | 2   | 2   | 2   |
| C6 (W.s/°C)                    | 3         | 4   | 5   | 6   |
| C10 = C16 (W.s/°C)             | 0.015     |     |     |     |
| C11 = C17 (W.s/°C)             | 0.05      |     |     |     |



DocID15701 Rev 10

| Area/island (cm <sup>2</sup> ) | Footprint | 4     | 8     | 16    |  |  |
|--------------------------------|-----------|-------|-------|-------|--|--|
| C12 = C18 (W.s/°C)             | 0.3       |       |       |       |  |  |
| C13 = C19 (W.s/°C)             | 1.2       | 2     | 2     | 2     |  |  |
| C14 = C20 (W.s/°C)             | 2.5       | 3     | 4     | 5     |  |  |
| C21 = C22 = C23 (W.s/°C)       | 0.01      | 0.008 | 0.008 | 0.008 |  |  |

Table 18. Thermal parameters<sup>(1)</sup> (continued)

1. A blank space means that the value is the same as the previous one.



## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

## 4.1 MultiPowerSO-30 package information



#### Figure 23. MultiPowerSO-30 package outline



DocID15701 Rev 10

| Symbol | Data book mm |      |       |  |  |  |
|--------|--------------|------|-------|--|--|--|
| Symbol | Min.         | Тур. | Max.  |  |  |  |
| А      |              |      | 2.35  |  |  |  |
| A2     | 1.85         |      | 2.25  |  |  |  |
| A3     | 0            |      | 0.1   |  |  |  |
| В      | 0.42         |      | 0.58  |  |  |  |
| С      | 0.23         |      | 0.32  |  |  |  |
| D      | 17.1         | 17.2 | 17.3  |  |  |  |
| E      | 18.85        |      | 19.15 |  |  |  |
| E1     | 15.9         | 16   | 16.1  |  |  |  |
| е      |              | 1    |       |  |  |  |
| F1     | 5.55         |      | 6.05  |  |  |  |
| F2     | 4.6          |      | 5.1   |  |  |  |
| F3     | 9.6          |      | 10.1  |  |  |  |
| L      | 0.8          |      | 1.15  |  |  |  |
| Ν      |              |      | 10°   |  |  |  |
| S      | 0°           |      | 7°    |  |  |  |

Table 19. MultiPowerSO-30 mechanical data



## 4.2 MultiPowerSO-30 suggested land pattern



#### Figure 24. MultiPowerSO-30 suggested pad layout



## 4.3 MultiPowerSO-30 packing information

The devices are packed in tape and reel shipments (see *Figure 20: Device summary on page 35*).





# 5 Order codes

| Package         | Order codes   |  |  |  |
|-----------------|---------------|--|--|--|
| r alkaye        | Tape and reel |  |  |  |
| MultiPowerSO-30 | VNH5019TR-E   |  |  |  |

#### Table 20. Device summary



# 6 Revision history

| Date        | Revision | 21. Document revision history<br>Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22-Jan-2008 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 04-Nov-2009 | 2        | Uploaded corporate template by using V3 version<br>Added Table 5: Thermal data<br>Section 2.1: Absolute maximum ratings<br>– Added text<br>Table 6: Power section<br>– I <sub>S</sub> : added max value for IN <sub>A</sub> = IN <sub>B</sub> = PWM = 0; T <sub>j</sub> = 25 °C;<br>V <sub>CC</sub> =13V in Test conditions, deleted IN <sub>A</sub> = IN <sub>B</sub> = PWM = 0<br>– V <sub>f</sub> : changed Test conditions, changed typ/max value<br>– I <sub>RM</sub> : deleted and copied in Table 8: Switching (V <sub>CC</sub> = 13 V,<br>R <sub>LOAD</sub> = 0.87 W, Tj = 25 °C) whole row<br>Table 8: Switching (V <sub>CC</sub> = 13 V, R <sub>LOAD</sub> = 0.87 W, Tj = 25 °C)<br>– t <sub>DEL</sub> : changed min/typ/max value<br>– Copied I <sub>RM</sub> row by Table 6: Power section<br>Updated Table 10: Current sense (8 V < V <sub>CC</sub> < 21 V)<br>Table 11: Charge pump<br>– V <sub>CP</sub> : changed min/max value for EN <sub>X</sub> = 5 V, changed typ<br>value for EN <sub>X</sub> = 5 V, V <sub>CC</sub> = 4.5 V<br>Updated Figure 11: Waveforms in full bridge operation (part 1)<br>Updated Figure 12: Waveforms in full bridge operation (part 2)<br>Added Chapter 4 |
| 16-Dec-2009 | 3        | Updated following tables:<br>– Table 6: Power section<br>– Table 9: Protection and diagnostic<br>– Table 10: Current sense (8 V < V <sub>CC</sub> < 21 V)<br>Added Figure 6: Behavior in fault condition (how a fault can be<br>cleared)<br>Added Chapter 3: Package and PCB thermal data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 06-Apr-2010 | 4        | Updated Table 5: Thermal data.<br>Table 6: Power section:<br>– $I_S$ : updated test condition and max value<br>Updated table notes on Table 9: Protection and diagnostic.<br>Table 10: Current sense (8 V < V <sub>CC</sub> < 21 V):<br>– $dK_0/k_0$ , $dK_1/k_1$ , $dK_3/k_3$ : updated minimum end maximum<br>values.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 19-Apr-2010 | 5        | Updated Table 10: Current sense (8 V < V <sub>CC</sub> < 21 V).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 25-May-2010 | 6        | Updated <i>Features</i> list.<br>Updated <i>Table 6: Power section</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 02-Sep-2010 | 7        | Updated Table 5: Thermal data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22-Dec-2011 | 8        | Updated Figure 1: Block diagram<br>Added Table 1: Suggested connections for unused and not<br>connected pins<br>Updated Table 3: Block descriptions<br>Table 8: Switching ( $V_{CC} = 13 V$ , $R_{LOAD} = 0.87 W$ , $Tj = 25 °C$ ):<br>$- T_{TSD}$ , $T_{TR}$ , $T_{HYST}$ : added note<br>$- T_{TSD_LS}$ : added row<br>Updated Table 13: Truth table in fault conditions (detected on<br><i>OUTA</i> )<br>Updated Figure 11: Waveforms in full bridge operation (part 1)<br>and Figure 12: Waveforms in full bridge operation (part 2) |
| 19-Sep-2013 | 9        | Updated Disclaimer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 11-Jan-2017 | 10       | <ul> <li>Removed all information relative to tube packing of the product</li> <li>Modified Section 4: Package information.</li> <li>Added AEC-Q100 qualified in the Features section</li> <li>Minor text edits throughout the document</li> </ul>                                                                                                                                                                                                                                                                                        |

Table 21. Document revision history (continued)



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics – All rights reserved

DocID15701 Rev 10

