**Preferred Device** # Power MOSFET 2 Amps, 500 Volts # P-Channel D<sup>2</sup>PAK This high voltage MOSFET uses an advanced termination scheme to provide enhanced voltage—blocking capability without degrading performance over time. In addition, this Power MOSFET is designed to withstand high energy in the avalanche and commutation modes. The energy efficient design also offers a drain—to—source diode with a fast recovery time. Designed for high voltage, high speed switching applications in power supplies, converters and PWM motor controls, these devices are particularly well suited for bridge circuits where diode speed and commutating safe operating areas are critical and offer additional safety margin against unexpected voltage transients. #### **Features** - Robust High Voltage Termination - Avalanche Energy Specified - Source-to-Drain Diode Recovery Time Comparable to a Discrete Fast Recovery Diode - Diode is Characterized for Use in Bridge Circuits - I<sub>DSS</sub> and V<sub>DS(on)</sub> Specified at Elevated Temperature - Short Heatsink Tab Manufactured Not Sheared - Specially Designed Leadframe for Maximum Power Dissipation - Pb-Free Package is Available #### **MAXIMUM RATINGS** (T<sub>C</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------|------------| | Drain-Source Voltage | V <sub>DSS</sub> | 500 | Vdc | | Drain–Gate Voltage ( $R_{GS} = 1.0 \text{ M}\Omega$ ) | $V_{DGR}$ | 500 | Vdc | | | $V_{GS}$ $V_{GSM}$ | ±20<br>±40 | Vdc<br>Vpk | | | I <sub>D</sub><br>I <sub>D</sub><br>I <sub>DM</sub> | 2.0<br>1.6<br>6.0 | Adc<br>Apk | | Total Power Dissipation Derate above 25°C Total Power Dissipation @ T <sub>A</sub> = 25°C (Note 1) | P <sub>D</sub> | 75<br>0.6<br>2.5 | W<br>W/°C | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>150 | °C | | Single Pulse Drain–to–Source Avalanche Energy – Starting $T_J$ = 25°C ( $V_{DD}$ = 100 Vdc, $V_{GS}$ = 10 Vdc, $I_L$ = 4.0 Apk, $L$ = 10 mH, $R_G$ = 25 $\Omega$ ) | E <sub>AS</sub> | 80 | mJ | | Thermal Resistance - Junction-to-Case - Junction-to-Ambient - Junction-to-Ambient (Note 1) | $egin{array}{c} R_{ heta JC} \ R_{ heta JA} \ R_{ heta JA} \end{array}$ | 1.67<br>62.5<br>50 | °C/W | | Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 10 sec | TL | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. When surface mounted to an FR4 board using the minimum recommended pad size. # ON Semiconductor® http://onsemi.com # 2 AMPERES, 500 VOLTS $R_{DS(on)} = 6 \Omega$ D<sup>2</sup>PAK CASE 418B STYLE 2 #### **MARKING DIAGRAM & PIN ASSIGNMENT** T2P50E = Device Code A = Assembly Location Y = Year WW = Work Week G = Pb-Free Package #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|---------------------------------|-----------------------| | MTB2P50ET4 | D <sup>2</sup> PAK | 800/Tape & Reel | | MTB2P50ET4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800/Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. **Preferred** devices are recommended choices for future use and best overall value. # **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | С | Symbol | Min | Тур | Max | Unit | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------|------------|--------------|--------------|--------------| | OFF CHARACTERISTICS | | | ı | 1 | | | | Drain-Source Breakdown Voltage (V <sub>GS</sub> = 0 Vdc, I <sub>D</sub> = 250 μAdc) Temperature Coefficient (Positive) | | | 500<br>- | _<br>564 | _<br>_ | Vdc<br>mV/°C | | Zero Gate Voltage Drain Current $ (V_{DS} = 500 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}) \\ (V_{DS} = 500 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, T_J = 125^{\circ}\text{C}) $ | | | _<br>_ | -<br>- | 10<br>100 | μAdc | | Gate-Body Leakage Current (V <sub>GS</sub> | $=\pm 20 \text{ Vdc}, \text{ V}_{DS} = 0)$ | $I_{GSS}$ | _ | _ | 100 | nAdc | | ON CHARACTERISTICS (Note 2) | | | | | | | | Gate Threshold Voltage $(V_{DS} = V_{GS}, I_D = 250 \mu Adc)$<br>Temperature Coefficient (Negat | $V_{GS(th)}$ | 2.0 | 3.0<br>4.0 | 4.0<br>- | Vdc<br>mV/°C | | | Static Drain-Source On-Resistance | ee (V <sub>GS</sub> = 10 Vdc, I <sub>D</sub> = 1.0 Adc) | R <sub>DS(on)</sub> | - | 4.5 | 6.0 | Ω | | Drain-Source On-Voltage ( $V_{GS} = (I_D = 2.0 \text{ Adc})$<br>( $I_D = 1.0 \text{ Adc}, T_J = 125^{\circ}\text{C}$ ) | V <sub>DS(on)</sub> | _<br>_ | 9.5<br>– | 14.4<br>12.6 | Vdc | | | Forward Transconductance (V <sub>DS</sub> = | 9FS | 1.5 | 2.9 | _ | mhos | | | DYNAMIC CHARACTERISTICS | | | L | | I. | | | Input Capacitance | | C <sub>iss</sub> | _ | 845 | 1183 | pF | | Output Capacitance | (V <sub>DS</sub> = 25 Vdc, V <sub>GS</sub> = 0 Vdc, f = 1.0 MHz) | C <sub>oss</sub> | _ | 100 | 140 | | | Reverse Transfer Capacitance | | C <sub>rss</sub> | - | 26 | 52 | | | SWITCHING CHARACTERISTICS | (Note 3) | | · • | • | | - I | | Turn-On Delay Time | | t <sub>d(on)</sub> | _ | 12 | 24 | ns | | Rise Time | (V <sub>DD</sub> = 250 Vdc, I <sub>D</sub> = 2.0 Adc, | t <sub>r</sub> | _ | 14 | 28 | | | Turn-Off Delay Time | $V_{GS} = 10 \text{ Vdc}, R_G = 9.1 \Omega$ | t <sub>d(off)</sub> | _ | 21 | 42 | | | Fall Time | | t <sub>f</sub> | _ | 19 | 38 | | | Gate Charge (See Figure 8) | | Q <sub>T</sub> | _ | 19 | 27 | nC | | | (V) 400 V(I) 1 00 A I V 40 V(I) | Q <sub>1</sub> | - | 3.7 | - | | | | $(V_{DS} = 400 \text{ Vdc}, I_{D} = 2.0 \text{ Adc}, V_{GS} = 10 \text{ Vdc})$ | $Q_2$ | _ | 7.9 | - | 1 | | | | $Q_3$ | _ | 9.9 | _ | | | SOURCE-DRAIN DIODE CHARA | CTERISTICS | | | • | • | • | | Forward On–Voltage (Note 2) | $(I_S = 2.0 \text{ Adc}, V_{GS} = 0 \text{ Vdc})$<br>$(I_S = 2.0 \text{ Adc}, V_{GS} = 0 \text{ Vdc}, T_J = 125^{\circ}\text{C})$ | V <sub>SD</sub> | _<br>_ | 2.3<br>1.85 | 3.5<br>- | Vdc | | Reverse Recovery Time | | t <sub>rr</sub> | _ | 223 | - | ns | | (See Figure 14) | (I <sub>S</sub> = 2.0 Adc, V <sub>GS</sub> = 0 Vdc, | ta | _ | 161 | - | | | | dl <sub>S</sub> /dt = 100 A/μs) | t <sub>b</sub> | - | 62 | - | | | Reverse Recovery Stored Charge | | Q <sub>RR</sub> | _ | 1.92 | _ | μC | | INTERNAL PACKAGE INDUCTAN | ICE | | • | • | | | | Internal Drain Inductance<br>(Measured from the drain lead ( | L <sub>D</sub> | - | 4.5 | - | nH | | | Internal Source Inductance<br>(Measured from the source lead | L <sub>S</sub> | _ | 7.5 | _ | nH | | Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Switching characteristics are independent of operating junction temperature. #### TYPICAL ELECTRICAL CHARACTERISTICS Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance versus Drain Current and Temperature Figure 4. On-Resistance versus Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-To-Source Leakage Current versus Voltage #### POWER MOSFET SWITCHING Switching behavior is most easily modeled and predicted by recognizing that the power MOSFET is charge controlled. The lengths of various switching intervals ( $\Delta t$ ) are determined by how fast the FET input capacitance can be charged by current from the generator. The published capacitance data is difficult to use for calculating rise and fall because drain—gate capacitance varies greatly with applied voltage. Accordingly, gate charge data is used. In most cases, a satisfactory estimate of average input current ( $I_{G(AV)}$ ) can be made from a rudimentary analysis of the drive circuit so that $$t = Q/I_{G(AV)}$$ During the rise and fall time interval when switching a resistive load, $V_{GS}$ remains virtually constant at a level known as the plateau voltage, $V_{SGP}$ . Therefore, rise and fall times may be approximated by the following: $$t_r = Q_2 \times R_G/(V_{GG} - V_{GSP})$$ $t_f = Q_2 \times R_G/V_{GSP}$ where $V_{GG}$ = the gate drive voltage, which varies from zero to $V_{GG}$ $R_G$ = the gate drive resistance and $Q_2$ and $V_{GSP}$ are read from the gate charge curve. During the turn—on and turn—off delay times, gate current is not constant. The simplest calculation uses appropriate values from the capacitance curves in a standard equation for voltage change in an RC network. The equations are: $$t_{d(on)} = R_G C_{iss} In [V_{GG}/(V_{GG} - V_{GSP})]$$ $$t_{d(off)} = R_G C_{iss} In (V_{GG}/V_{GSP})$$ 1800 $T_J = 25^{\circ}C$ $V_{DS} = 0 V$ $V_{GS} = 0 V$ 1600 Ciss 1400 Ciss $\mathsf{C}_{\mathsf{rss}}$ 400 200 0 L 10 10 15 - V $_{\mathsf{GS}}$ + $-V_{DS}$ GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS) Figure 7a. Capacitance Variation The capacitance ( $C_{iss}$ ) is read from the capacitance curve at a voltage corresponding to the off–state condition when calculating $t_{d(on)}$ and is read at a voltage corresponding to the on–state when calculating $t_{d(off)}$ . At high switching speeds, parasitic circuit elements complicate the analysis. The inductance of the MOSFET source lead, inside the package and in the circuit wiring which is common to both the drain and gate current paths, produces a voltage at the source which reduces the gate drive current. The voltage is determined by Ldi/dt, but since di/dt is a function of drain current, the mathematical solution is complex. The MOSFET output capacitance also complicates the mathematics. And finally, MOSFETs have finite internal gate resistance which effectively adds to the resistance of the driving source, but the internal resistance is difficult to measure and, consequently, is not specified. The resistive switching time variation versus gate resistance (Figure 9) shows how typical switching performance is affected by the parasitic circuit elements. If the parasitics were not present, the slope of the curves would maintain a value of unity regardless of the switching speed. The circuit used to obtain the data is constructed to minimize common inductance in the drain and gate circuit loops and is believed readily achievable with board mounted components. Most power electronic loads are inductive; the data in the figure is taken with a resistive load, which approximates an optimally snubbed inductive load. Power MOSFETs may be safely operated into an inductive load; however, snubbing reduces switching losses. Figure 7b. High Voltage Capacitance Variation Figure 8. Gate-To-Source and Drain-To-Source Voltage versus Total Charge Figure 9. Resistive Switching Time Variation versus Gate Resistance #### DRAIN-TO-SOURCE DIODE CHARACTERISTICS Figure 10. Diode Forward Voltage versus Current # SAFE OPERATING AREA The Forward Biased Safe Operating Area curves define the maximum simultaneous drain—to—source voltage and drain current that a transistor can handle safely when it is forward biased. Curves are based upon maximum peak junction temperature and a case temperature ( $T_{\rm C}$ ) of 25°C. Peak repetitive pulsed power limits are determined by using the thermal response data in conjunction with the procedures discussed in AN569, "Transient Thermal Resistance—General Data and Its Use." Switching between the off–state and the on–state may traverse any load line provided neither rated peak current ( $I_{DM}$ ) nor rated voltage ( $V_{DSS}$ ) is exceeded and the transition time ( $t_p t_f$ ) do not exceed 10 $\mu s$ . In addition the total power averaged over a complete switching cycle must not exceed ( $T_{J(MAX)} - T_C$ )/( $R_{\theta JC}$ ). A Power MOSFET designated E-FET can be safely used in switching circuits with unclamped inductive loads. For reliable operation, the stored energy from circuit inductance dissipated in the transistor while in avalanche must be less than the rated limit and adjusted for operating conditions differing from those specified. Although industry practice is to rate in terms of energy, avalanche energy capability is not a constant. The energy rating decreases non–linearly with an increase of peak current in avalanche and peak junction temperature. Although many E–FETs can withstand the stress of drain–to–source avalanche at currents up to rated pulsed current ( $I_{DM}$ ), the energy rating is specified at rated continuous current ( $I_{D}$ ), in accordance with industry custom. The energy rating must be derated for temperature as shown in the accompanying graph (Figure 12). Maximum energy at currents below rated continuous $I_{D}$ can safely be assumed to equal the values indicated. #### SAFE OPERATING AREA Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy versus Starting Junction Temperature Figure 13. Thermal Response Figure 14. Diode Reverse Recovery Waveform Figure 15. D<sup>2</sup>PAK Power Derating Curve # **MECHANICAL CASE OUTLINE** D<sup>2</sup>PAK 3 CASE 418B-04 **ISSUE L** **DATE 17 FEB 2015** #### SCALE 1:1 - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH. - 3. 418B-01 THRU 418B-03 OBSOLETE, NEW STANDARD 418B-04. | | INCHES | | MILLIMETERS | | | |-----|-----------|-------|-------------|---------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.340 | 0.380 | 8.64 | 9.65 | | | В | 0.380 | 0.405 | 9.65 | 10.29 | | | C | 0.160 | 0.190 | 4.06 | 4.83 | | | D | 0.020 | 0.035 | 0.51 | 0.89 | | | Е | 0.045 | 0.055 | 1.14 | 1.40 | | | F | 0.310 | 0.350 | 7.87 | 8.89 | | | G | 0.100 BSC | | 2.54 | .54 BSC | | | Н | 0.080 | 0.110 | 2.03 2.79 | | | | 7 | 0.018 | 0.025 | 0.46 | 0.64 | | | K | 0.090 | 0.110 | 2.29 | 2.79 | | | L | 0.052 | 0.072 | 1.32 | 1.83 | | | М | 0.280 | 0.320 | 7.11 | 8.13 | | | N | 0.197 REF | | 5.00 | REF | | | Р | 0.079 REF | | 2.00 | REF | | | R | 0.039 REF | | 0.99 | REF | | | S | 0.575 | 0.625 | 14.60 | 15.88 | | | ٧ | 0.045 | 0.055 | 1.14 | 1.40 | | STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN STYLE 3: PIN 1. ANODE 2. CATHODE 3. ANODE 4. CATHODE STYLE 4: PIN 1. GATE 2. COLLECTOR 3. EMITTER 4. COLLECTOR STYLE 5: PIN 1. CATHODE 2. ANODE 3. CATHODE 4. ANODE STYLE 6: PIN 1. NO CONNECT 2. CATHODE 3. ANODE 4. CATHODE #### **MARKING INFORMATION AND FOOTPRINT ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42761B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | D <sup>2</sup> PAK 3 | | PAGE 1 OF 2 | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. **DATE 17 FEB 2015** # GENERIC MARKING DIAGRAM\* xx = Specific Device Code A = Assembly Location WL = Wafer Lot Y = Year WW = Work Week G = Pb-Free Package AKA = Polarity Indicator # **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. | DOCUMENT NUMBER: | 98ASB42761B | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | D <sup>2</sup> PAK 3 | | PAGE 2 OF 2 | | ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot " ■", may or may not be present. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales