# EFM8 Sleepy Bee Family EFM8SB1 Data Sheet The EFM8SB1, part of the Sleepy Bee family of MCUs, is the world's most energy friendly 8-bit microcontrollers with a comprehensive feature set in small packages. These devices offer lowest power consumption by combining innovative low energy techniques and short wakeup times from energy saving modes into small packages, making them well-suited for any battery operated applications. With an efficient 8051 core, 14 high-quality capacitive sense channels, and precision analog, the EFM8SB1 family is also optimal for embedded applications. EFM8SB1 applications include the following: - · Touch pads / key pads - · Wearables - · Instrumentation panels - · Battery-operated consumer electronics #### NERGY ERIENDLY FEATURES - Lowest MCU sleep current with supply brownout (50 nA) - Lowest MCU active current (150 $\mu A$ / MHz at 24.5 MHz) - Lowest MCU wake on touch average current (< 1 μA)</li> - Lowest sleep current using internal RTC and supply brownout (< 300 nA)</li> - Ultra-fast wake up for digital and analog peripherals (< 2 μs)</li> - Integrated LDO to maintain ultra-low active current at all voltages #### 1. Feature List The EFM8SB1 highlighted features are listed below. - · Core: - Pipelined CIP-51 Core - · Fully compatible with standard 8051 instruction set - 70% of instructions execute in 1-2 clock cycles - · 25 MHz maximum operating frequency - · Memory: - Up to 8 kB flash memory, in-system re-programmable from firmware. - Up to 512 bytes RAM (including 256 bytes standard 8051 RAM and 256 bytes on-chip XRAM) - Power - · Internal LDO regulator for CPU core voltage - · Power-on reset circuit and brownout detectors - I/O: Up to 17 total multifunction I/O pins: - · Flexible peripheral crossbar for peripheral routing - 5 mA source, 12.5 mA sink allows direct drive of LEDs - · Clock Sources: - Internal 20 MHz low power oscillator with ±10% accuracy - Internal 24.5 MHz precision oscillator with ±2% accuracy - Internal 16.4 kHz low-frequency oscillator or RTC 32 kHz crystal (RTC crystal not available on CSP16 packages) - · External crystal, RC, C, and CMOS clock options - · Timers/Counters and PWM: - 32-bit Real Time Clock (RTC) - 3-channel Programmable Counter Array (PCA) supporting PWM, capture/compare, and frequency output modes with watchdog timer function - · 4 x 16-bit general-purpose timers - · Communications and Digital Peripherals: - UART - SPI™ Master / Slave - SMBus<sup>™</sup> / I2C<sup>™</sup> Master / Slave - 16-bit CRC unit, supporting automatic CRC of flash at 256byte boundaries - · Analog: - · Capacitive Sense (CS0) - Programmable current reference (IREF0) - 12-Bit Analog-to-Digital Converter (ADC0) - · 1 x Low-current analog comparator - · On-Chip, Non-Intrusive Debugging - · Full memory and register inspection - · Four hardware breakpoints, single-stepping - · Pre-loaded UART bootloader - Temperature range -40 to 85 °C - Single power supply 1.8 to 3.6 V - QSOP24, QFN24, QFN20, and CSP16 packages With on-chip power-on reset, voltage supply monitor, watchdog timer, and clock oscillator, the EFM8SB1 devices are truly standalone system-on-a-chip solutions. The flash memory is reprogrammable in-circuit, providing non-volatile data storage and allowing field upgrades of the firmware. The on-chip debugging interface (C2) allows non-intrusive (uses no on-chip resources), full speed, in-circuit debugging using the production MCU installed in the final application. This debug logic supports inspection and modification of memory and registers, setting breakpoints, single stepping, and run and halt commands. All analog and digital peripherals are fully functional while debugging. Each device is specified for 1.8 to 3.6 V operation. Devices are AEC-Q100 qualified (Grade 3) and are available in 16-pin CSP, 20-pin QFN, or 24-pin QSOP packages. All package options are lead-free and RoHS compliant. **Note:** CSP devices can be handled and soldered using industry standard surface mount assembly techniques. However, because CSP devices are essentially a piece of silicon and are not encapsulated in plastic, they are susceptible to mechanical damage and may be sensitive to light. When CSP packages must be used in an environment exposed to light, it may be necessary to cover the top and sides with an opaque material. ## 2. Ordering Information Figure 2.1. EFM8SB1 Part Numbering All EFM8SB1 family members have the following features: - · CIP-51 Core running up to 25 MHz - Three Internal Oscillators (24.5 MHz, 20 MHz, and 16 kHz) - · SMBus / I2C - SPI - UART - 3-Channel Programmable Counter Array (PWM, Clock Generation, Capture/Compare) - · 4 16-bit Timers - · Analog Comparator - · 6-bit current sourc reference - · 12-bit Analog-to-Digital Converter with integrated multiplexer, voltage reference, and temperature sensor - · 16-bit CRC Unit - · AEC-Q100 qualified (Grade 3) - Pre-loaded UART bootloader In addition to these features, each part number in the EFM8SB1 family has a set of features that vary across the product line. The product selection guide shows the features available on each family member. Table 2.1. Product Selection Guide | Ordering Part<br>Number | Flash Memory (kB) | RAM (Bytes) | Digital Port<br>I/Os (Total) | ADC0 Channels | Capacitive<br>Touch Inputs | Pb-free<br>(RoHS Compliant) | Temperature Range | Package | |-------------------------|-------------------|-------------|------------------------------|---------------|----------------------------|-----------------------------|-------------------|---------| | EFM8SB10F8G-A-QSOP24 | 8 | 512 | 17 | 10 | 14 | Yes | -40 to +85 C | QSOP24 | | EFM8SB10F8G-A-QFN24 | 8 | 512 | 17 | 10 | 14 | Yes | -40 to +85 C | QFN24 | | EFM8SB10F8G-A-QFN20 | 8 | 512 | 16 | 9 | 13 | Yes | -40 to +85 C | QFN20 | | EFM8SB10F8G-A-CSP16 | 8 | 512 | 13 | 9 | 12 | Yes | -40 to +85 C | CSP16 | | EFM8SB10F4G-A-QFN20 | 4 | 512 | 16 | 9 | 13 | Yes | -40 to +85 C | QFN20 | | Ordering Part Number | Flash Memory (kB) | RAM (Bytes) | Digital Port<br>I/Os (Total) | ADC0 Channels | Capacitive<br>Touch Inputs | Pb-free<br>(RoHS Compliant) | Temperature Range | Package | |----------------------|-------------------|-------------|------------------------------|---------------|----------------------------|-----------------------------|-------------------|---------| | EFM8SB10F2G-A-QFN20 | 2 | 256 | 16 | 9 | 13 | Yes | -40 to +85 C | QFN20 | | EFM8SB10F8A-A-QFN24 | 8 | 512 | 17 | 10 | 14 | Yes | -40 to +85 C | QFN24 | | EFM8SB10F8A-A-QFN20 | 8 | 512 | 16 | 9 | 13 | Yes | -40 to +85 C | QFN20 | The A-grade (i.e. EFM8SB10F8A-A-QFN20) devices receive full automotive quality production status, including AEC-Q100 qualification, registration with International Material Data System (IMDS), and Part Production Approval Process (PPAP) documentation. PPAP documentation is available at <a href="https://www.silabs.com">www.silabs.com</a> with a registered and NDA approved user account. ## 3. System Overview ## 3.1 Introduction Figure 3.1. Detailed EFM8SB1 Block Diagram This section describes the EFM8SB1 family at a high level. For more information on each module including register definitions, see the EFM8SB1 Reference Manual. #### 3.2 Power All internal circuitry draws power from the VDD supply pin. External I/O pins are powered from the VIO supply voltage (or VDD on devices without a separate VIO connection), while most of the internal circuitry is supplied by an on-chip LDO regulator. Control over the device power can be achieved by enabling/disabling individual peripherals as needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as timers and serial buses, have their clocks gated off and draw little power when they are not in use. Table 3.1. Power Modes | Power Mode | Details | Mode Entry | Wake-Up Sources | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | Normal | Core and all peripherals clocked and fully operational | _ | _ | | Idle | Core halted All peripherals clocked and fully operational Code resumes execution on wake event | Set IDLE bit in PCON0 | Any interrupt | | Suspend | Core and digital peripherals halted Internal oscillators disabled Code resumes execution on wake event | Switch SYSCLK to HFOSC0 or LPOSC0 Set SUSPEND bit in PMU0CF | RTC0 Alarm Event RTC0 Fail Event CS0 Interrupt Port Match Event Comparator 0 Rising Edge | | Stop | <ul><li> All internal power nets shut down</li><li> Pins retain state</li><li> Exit on any reset source</li></ul> | Set STOP bit in PCON0 | Any reset source | | Sleep <sup>1</sup> | <ul> <li>Most internal power nets shut down</li> <li>Select circuits remain powered</li> <li>Pins retain state</li> <li>All RAM and SFRs retain state</li> <li>Code resumes execution on wake event</li> </ul> | Disable unused analog peripherals Set SLEEP bit in PMU0CF | RTC0 Alarm Event RTC0 Fail Event Port Match Event Comparator 0 Rising Edge | #### Note: ## 3.3 I/O Digital and analog resources are externally available on the device's multi-purpose I/O pins. Port pins P0.0-P1.7 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources through the crossbar or dedicated channels, or assigned to an analog function. Port pin P2.7 can be used as GPIO. Additionally, the C2 Interface Data signal (C2D) is shared with P2.7. - Up to 17 multi-functions I/O pins, supporting digital and analog functions. - · Flexible priority crossbar decoder for digital peripheral assignment. - Two drive strength settings for each pin. - Two direct-pin interrupt sources with dedicated interrupt vectors (INT0 and INT1). - · Up to 16 direct-pin interrupt sources with shared interrupt vector (Port Match). <sup>1.</sup> Entering Sleep may disconnect the active debug session. #### 3.4 Clocking The CPU core and peripheral subsystem may be clocked by both internal and external oscillator resources. By default, the system clock comes up running from the 20 MHz low power oscillator divided by 8. - Provides clock to core and peripherals. - 20 MHz low power oscillator (LPOSC0), accurate to ±10% over supply and temperature corners. - 24.5 MHz internal oscillator (HFOSC0), accurate to ±2% over supply and temperature corners. - 16.4 kHz low-frequency oscillator (LFOSC0) or external RTC 32 kHz crystal. - External RC, C, CMOS, and high-frequency crystal clock options (EXTCLK). - Clock divider with eight settings for flexible clock scaling: Divide the selected clock source by 1, 2, 4, 8, 16, 32, 64, or 128. #### 3.5 Counters/Timers and PWM #### Real Time Clock (RTC0) The RTC is an ultra low power, 36 hour 32-bit independent time-keeping Real Time Clock with alarm. The RTC has a dedicated 32 kHz oscillator. No external resistor or loading capacitors are required, and a missing clock detector features alerts the system if the external crystal fails. The on-chip loading capacitors are programmable to 16 discrete levels allowing compatibility with a wide range of crystals. The RTC module includes the following features: - Up to 36 hours (32-bit) of independent time keeping. - Support for internal 16.4 kHz low frequency oscillator (LFOSC0) or external 32 kHz crystal (crystal not available on CSP16 packages). - Internal crystal loading capacitors with 16 levels. - · Operation in the lowest power mode and across the full supported voltage range. - Alarm and oscillator failure events to wake from the lowest power mode or reset the device. - Buffered clock output available for other system devices even in the lowest power mode. ## **Programmable Counter Array (PCA0)** The programmable counter array (PCA) provides multiple channels of enhanced timer and PWM functionality while requiring less CPU intervention than standard counter/timers. The PCA consists of a dedicated 16-bit counter/timer and one 16-bit capture/compare module for each channel. The counter/timer is driven by a programmable timebase that has flexible external and internal clocking options. Each capture/compare module may be configured to operate independently in one of five modes: Edge-Triggered Capture, Software Timer, High-Speed Output, Frequency Output, or Pulse-Width Modulated (PWM) Output. Each capture/compare module has its own associated I/O line (CEXn) which is routed through the crossbar to port I/O when enabled. - 16-bit time base. - · Programmable clock divisor and clock source selection. - Up to three independently-configurable channels - 8, 9, 10, 11 and 16-bit PWM modes (edge-aligned operation). - · Frequency output mode. - · Capture on rising, falling or any edge. - · Compare function for arbitrary waveform generation. - · Software timer (internal compare) mode. - · Integrated watchdog timer. #### Timers (Timer 0, Timer 1, Timer 2, and Timer 3) Several counter/timers are included in the device: two are 16-bit counter/timers compatible with those found in the standard 8051, and the rest are 16-bit auto-reload timers for timing peripherals or for general purpose use. These timers can be used to measure time intervals, count external events and generate periodic interrupt requests. Timer 0 and Timer 1 are nearly identical and have four primary modes of operation. The other timers offer both 16-bit and split 8-bit timer functionality with auto-reload and capture capabilities. Timer 0 and Timer 1 include the following features: - Standard 8051 timers, supporting backwards-compatibility with firmware and hardware. - Clock sources include SYSCLK, SYSCLK divided by 12, 4, or 48, the External Clock divided by 8, or an external pin. - · 8-bit auto-reload counter/timer mode - · 13-bit counter/timer mode - · 16-bit counter/timer mode - Dual 8-bit counter/timer mode (Timer 0) Timer 2 and Timer 3 are 16-bit timers including the following features: - Clock sources include SYSCLK, SYSCLK divided by 12, or the External Clock divided by 8. - · 16-bit auto-reload timer mode - · Dual 8-bit auto-reload timer mode - Comparator 0 or RTC0 capture (Timer 2) - RTC0 or EXTCLK/8 capture (Timer 3) #### Watchdog Timer (WDT0) The device includes a programmable watchdog timer (WDT) integrated within the PCA0 peripheral. A WDT overflow forces the MCU into the reset state. To prevent the reset, the WDT must be restarted by application software before overflow. If the system experiences a software or hardware malfunction preventing the software from restarting the WDT, the WDT overflows and causes a reset. Following a reset, the WDT is automatically enabled and running with the default maximum time interval. If needed, the WDT can be disabled by system software. The state of the RSTb pin is unaffected by this reset. The Watchdog Timer integrated in the PCA0 peripheral has the following features: - · Programmable timeout interval - · Runs from the selected PCA clock source - Automatically enabled after any system reset #### 3.6 Communications and Other Digital Peripherals ## Universal Asynchronous Receiver/Transmitter (UART0) UART0 is an asynchronous, full duplex serial port offering modes 1 and 3 of the standard 8051 UART. Enhanced baud rate support allows a wide range of clock sources to generate standard baud rates. Received data buffering allows UART0 to start reception of a second incoming data byte before software has finished reading the previous data byte. The UART module provides the following features: - · Asynchronous transmissions and receptions. - · Baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive). - 8- or 9-bit data. - Automatic start and stop generation. - Single-byte FIFO on transmit and receive. #### Serial Peripheral Interface (SPI0) The serial peripheral interface (SPI) module provides access to a flexible, full-duplex synchronous serial bus. The SPI can operate as a master or slave device in both 3-wire or 4-wire modes, and supports multiple masters and slaves on a single SPI bus. The slave-select (NSS) signal can be configured as an input to select the SPI in slave mode, or to disable master mode operation in a multi-master environment, avoiding contention on the SPI bus when more than one master attempts simultaneous data transfers. NSS can also be configured as a firmware-controlled chip-select output in master mode, or disabled to reduce the number of pins required. Additional general purpose port I/O pins can be used to select multiple slave devices in master mode. The SPI module includes the following features: - Supports 3- or 4-wire operation in master or slave modes. - Supports external clock frequencies up to SYSCLK / 2 in master mode and SYSCLK / 10 in slave mode. - · Support for four clock phase and polarity options. - · 8-bit dedicated clock clock rate generator. - Support for multiple masters on the same data lines. ### System Management Bus / I2C (SMB0) The SMBus I/O interface is a two-wire, bi-directional serial bus. The SMBus is compliant with the System Management Bus Specification, version 1.1, and compatible with the I<sup>2</sup>C serial bus. The SMBus module includes the following features: - Standard (up to 100 kbps) and Fast (400 kbps) transfer speeds. - · Support for master, slave, and multi-master modes. - Hardware synchronization and arbitration for multi-master mode. - Clock low extending (clock stretching) to interface with faster masters. - · Hardware support for 7-bit slave and general call address recognition. - Firmware support for 10-bit slave address decoding. - · Ability to inhibit all slave states. - · Programmable data setup/hold times. ## 16-bit CRC (CRC0) The cyclic redundancy check (CRC) module performs a CRC using a 16-bit polynomial. CRC0 accepts a stream of 8-bit data and posts the 16-bit result to an internal register. In addition to using the CRC block for data manipulation, hardware can automatically CRC the flash contents of the device. The CRC module is designed to provide hardware calculations for flash memory verification and communications protocols. The CRC module supports the standard CCITT-16 16-bit polynomial (0x1021), and includes the following features: - Support for CCITT-16 polynomial - · Byte-level bit reversal - · Automatic CRC of flash contents on one or more 256-byte blocks - Initial seed selection of 0x0000 or 0xFFFF #### 3.7 Analog #### Capacitive Sense (CS0) The Capacitive Sense subsystem uses a capacitance-to-digital circuit to determine the capacitance on a port pin. The module can take measurements from different port pins using the module's analog multiplexer. The module can be configured to take measurements on one port pin, a group of port pins one-by-one using auto-scan, or the total capacitance on multiple channels together. A selectable gain circuit allows the designer to adjust the maximum allowable capacitance. An accumulator is also included, which can be configured to average multiple conversions on an input channel. Interrupts can be generated when the CS0 peripheral completes a conversion or when the measured value crosses a configurable threshold. The Capacitive Sense module includes the following features: - Measure multiple pins one-by-one using auto-scan or total capacitance on multiple channels together. - · Configurable input gain. - · Hardware auto-accumulate and average. - · Multiple internal start-of-conversion sources. - Operational in Suspend when all other clocks are disabled. - · Interrupts available at the end of a conversion or when the measured value crosses a configurable threshold. ## **Programmable Current Reference (IREF0)** The programmable current reference (IREF0) module enables current source or sink with two output current settings: Low Power Mode and High Current Mode. The maximum current output in Low Power Mode is 63 $\mu$ A (1 $\mu$ A steps) and the maximum current output in High Current Mode is 504 $\mu$ A (8 $\mu$ A steps). The IREF module includes the following features: - · Capable of sourcing or sinking current in programmable steps. - · Two operational modes: Low Power Mode and High Current Mode. - Fine-tuning mode for higher output precision available in conjunction with the PCA0 module. ## 12-Bit Analog-to-Digital Converter (ADC0) The ADC is a successive-approximation-register (SAR) ADC with 12-, 10-, and 8-bit modes, integrated track-and hold and a program-mable window detector. The ADC is fully configurable under software control via several registers. The ADC may be configured to measure different signals using the analog multiplexer. The voltage reference for the ADC is selectable between internal and external reference sources. - · Up to 10 external inputs. - Single-ended 12-bit and 10-bit modes. - Supports an output update rate of 75 ksps samples per second in 12-bit mode or 300 ksps samples per second in 10-bit mode. - · Operation in low power modes at lower conversion speeds. - Asynchronous hardware conversion trigger, selectable between software, external I/O and internal timer sources. - · Output data window comparator allows automatic range checking. - Support for burst mode, which produces one set of accumulated data per conversion-start trigger with programmable power-on settling and tracking time. - · Conversion complete and window compare interrupts supported. - Flexible output data formatting. - Includes an internal 1.65 V fast-settling reference and support for external reference. - · Integrated temperature sensor. #### Low Current Comparator (CMP0) An analog comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. External input connections to device I/O pins and internal connections are available through separate multiplexers on the positive and negative inputs. Hysteresis, response time, and current consumption may be programmed to suit the specific needs of the application. The comparator module includes the following features: - · Input options in addition to the pins: - · Capacitive Sense Comparator output. - VDD. - · VDD divided by 2. - · Internal connection to LDO output. - · Direct connection to GND. - Synchronous and asynchronous outputs can be routed to pins via crossbar. - Programmable hysteresis between 0 and ±20 mV. - · Programmable response time. - Interrupts generated on rising, falling, or both edges. #### 3.8 Reset Sources Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur: - · The core halts program execution. - · Module registers are initialized to their defined reset values unless the bits reset only with a power-on reset. - External port pins are forced to a known state. - · Interrupts and timers are disabled. All registers are reset to the predefined values noted in the register descriptions unless the bits only reset with a power-on reset. The contents of RAM are unaffected during a reset; any previously stored data is preserved as long as power is not lost. The Port I/O latches are reset to 1 in open-drain mode. Weak pullups are enabled during and after the reset. For Supply Monitor and power-on resets, the RSTb pin is driven low until the device exits the reset state. On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to an internal oscillator. The Watchdog Timer is enabled, and program execution begins at location 0x0000. Reset sources on the device include the following: - · Power-on reset - · External reset pin - Comparator reset - · Software-triggered reset - Supply monitor reset (monitors VDD supply) - · Watchdog timer reset - · Missing clock detector reset - Flash error reset - · RTC0 alarm or oscillator failure #### 3.9 Debugging The EFM8SB1 devices include an on-chip Silicon Labs 2-Wire (C2) debug interface to allow flash programming and in-system debugging with the production part installed in the end application. The C2 interface uses a clock signal (C2CK) and a bi-directional C2 data signal (C2D) to transfer information between the device and a host system. See the C2 Interface Specification for details on the C2 protocol. #### 3.10 Bootloader All devices come pre-programmed with a UART bootloader. This bootloader resides in the last page of flash and can be erased if it is not needed. The byte before the Lock Byte is the Bootloader Signature Byte. Setting this byte to a value of 0xA5 indicates the presence of the bootloader in the system. Any other value in this location indicates that the bootloader is not present in flash. When a bootloader is present, the device will jump to the bootloader vector after any reset, allowing the bootloader to run. The bootloader then determines if the device should stay in bootload mode or jump to the reset vector located at 0x0000. When the bootloader is not present, the device will jump to the reset vector of 0x0000 after any reset. More information about the bootloader protocol and usage can be found in *AN945: EFM8 Factory Bootloader User Guide*. Application notes can be found on the Silicon Labs website (www.silabs.com/8bit-appnotes) or within Simplicity Studio by using the [**Application Notes**] tile. Figure 3.2. Flash Memory Map with Bootloader—8 kB Devices Table 3.2. Summary of Pins for Bootloader Communication | Bootloader | Pins for Bootload Communication | |------------|---------------------------------| | UART | TX – P0.4 | | | RX – P0.5 | Table 3.3. Summary of Pins for Bootload Mode Entry | Device Package | Pin for Bootload Mode Entry | |----------------|-----------------------------| | QFN20 | P2.7 / C2D | | QFN24 | P2.7 / C2D | | QSOP24 | P2.7 / C2D | | CSP16 | P2.7 / C2D | # 4. Electrical Specifications ## 4.1 Electrical Characteristics All electrical parameters in all tables are specified under the conditions listed in Table 4.1 Recommended Operating Conditions on page 13, unless stated otherwise. ## 4.1.1 Recommended Operating Conditions **Table 4.1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------|---------------------|-------------------|-----|-----|-----|------| | Operating Supply Voltage on VDD | V <sub>DD</sub> | | 1.8 | 2.4 | 3.6 | V | | Minimum RAM Data Retention | V <sub>RAM</sub> | Not in Sleep Mode | _ | 1.4 | _ | V | | Voltage on VDD <sup>1</sup> | | Sleep Mode | _ | 0.3 | 0.5 | V | | System Clock Frequency | f <sub>SYSCLK</sub> | | 0 | _ | 25 | MHz | | Operating Ambient Temperature | T <sub>A</sub> | | -40 | _ | 85 | °C | ## Note: <sup>1.</sup> All voltages with respect to GND. # 4.1.2 Power Consumption **Table 4.2. Power Consumption** | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |---------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------|-----|------|-----|--------| | Digital Supply Current | | | | | | | | Normal Mode supply current - Full speed with code executing from | I <sub>DD</sub> | V <sub>DD</sub> = 1.8–3.6 V, f <sub>SYSCLK</sub><br>= 24.5 MHz | _ | 3.6 | 4.5 | mA | | flash <sup>3,4,5</sup> | | V <sub>DD</sub> = 1.8–3.6 V, f <sub>SYSCLK</sub> = 20<br>MHz | _ | 3.1 | _ | mA | | | | V <sub>DD</sub> = 1.8–3.6 V, f <sub>SYSCLK</sub> = 32.768 kHz | _ | 84 | _ | μА | | Normal Mode supply current frequency sensitivity <sup>1, 3, 5</sup> | I <sub>DDFREQ</sub> | V <sub>DD</sub> = 1.8–3.6 V, T = 25 °C,<br>f <sub>SYSCLK</sub> < 14 MHz | _ | 174 | _ | μA/MHz | | | | V <sub>DD</sub> = 1.8–3.6 V, T = 25 °C,<br>f <sub>SYSCLK</sub> > 14 MHz | _ | 88 | _ | μA/MHz | | Idle Mode supply current - Core halted with peripherals running <sup>4</sup> , <sup>6</sup> | I <sub>DD</sub> | V <sub>DD</sub> = 1.8–3.6 V, f <sub>SYSCLK</sub> = 24.5 MHz | _ | 1.8 | 3.0 | mA | | | | V <sub>DD</sub> = 1.8–3.6 V, f <sub>SYSCLK</sub> = 20<br>MHz | _ | 1.4 | _ | mA | | | | V <sub>DD</sub> = 1.8–3.6 V, f <sub>SYSCLK</sub> = 32.768 kHz | _ | 82 | _ | μА | | Idle Mode Supply Current Frequency Sensitivity <sup>1</sup> ,6 | I <sub>DDFREQ</sub> | V <sub>DD</sub> = 1.8–3.6 V, T = 25 °C | _ | 67 | _ | μA/MHz | | Suspend Mode Supply Current | I <sub>DD</sub> | V <sub>DD</sub> = 1.8–3.6 V | _ | 77 | _ | μA | | Sleep Mode Supply Current with | I <sub>DD</sub> | 1.8 V, T = 25 °C | _ | 0.60 | _ | μA | | RTC running from 32.768 kHz crystal | | 3.6 V, T = 25 °C | _ | 0.80 | _ | μA | | • | | 1.8 V, T = 85 °C | _ | 0.80 | _ | μA | | | | 3.6 V, T = 85 °C | _ | 1.00 | _ | μA | | Sleep Mode Supply Current with | I <sub>DD</sub> | 1.8 V, T = 25 °C | _ | 0.30 | _ | μA | | RTC running from internal LFO | | 3.6 V, T = 25 °C | _ | 0.50 | _ | μA | | | | 1.8 V, T = 85 °C | _ | 0.50 | _ | μA | | | | 3.6 V, T = 85 °C | _ | 0.80 | _ | μA | | Sleep Mode Supply Current (RTC | I <sub>DD</sub> | 1.8 V, T = 25 °C | _ | 0.05 | _ | μA | | off) | | 3.6 V, T = 25 °C | _ | 0.08 | _ | μA | | | | 1.8 V, T = 85 °C | _ | 0.20 | _ | μA | | | | 3.6 V, T = 85 °C | _ | 0.28 | _ | μA | | V <sub>DD</sub> Monitor Supply Current | I <sub>VMON</sub> | | _ | 7 | _ | μA | | Oscillator Supply Current | I <sub>HFOSC0</sub> | 25 °C | _ | 300 | _ | μA | | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------|-----|-----|-----|-------| | ADC0 Always-on Power Supply | I <sub>ADC</sub> | 300 ksps, 10-bit conversions or | _ | 740 | _ | μA | | Current <sup>7</sup> | | 75 ksps, 12-bit conversions | | | | | | | | Normal bias settings | | | | | | | | V <sub>DD</sub> = 3.0 V | | | | | | | | 150 ksps, 10-bit conversions or | _ | 400 | _ | μA | | | | 37.5 ksps 12-bit conversions | | | | | | | | Low power bias settings | | | | | | | | V <sub>DD</sub> = 3.0 V | | | | | | Comparator 0 (CMP0) Supply Cur- | I <sub>CMP</sub> | CPMD = 11 | _ | 0.4 | _ | μA | | rent | | CPMD = 10 | _ | 2.6 | _ | μA | | | | CPMD = 01 | _ | 8.8 | _ | μA | | | | CPMD = 00 | _ | 23 | _ | μA | | Internal Fast-Settling 1.65V ADC0 | I <sub>VREFFS</sub> | Normal Power Mode | _ | 260 | _ | μA | | Reference, Always-on <sup>8</sup> | | Low Power Mode | _ | 140 | _ | μA | | Temp sensor Supply Current | I <sub>TSENSE</sub> | | _ | 35 | _ | μA | | Capacitive Sense Module (CS0) | I <sub>CS0</sub> | CS module bias current, 25 °C | _ | 50 | 60 | μA | | Supply Current | | CS module alone, maximum code output, 25 °C | _ | 90 | 125 | μA | | | | Wake-on-CS threshold (suspend mode with regulator and CS module on) <sup>9</sup> | _ | 130 | 180 | μА | | Programmable Current Reference<br>(IREF0) Supply Current <sup>10</sup> | I <sub>IREF0</sub> | Current Source, Either Power<br>Mode, Any Output Code | _ | 10 | _ | μA | | | | Low Power Mode, Current Sink | _ | 1 | _ | μA | | | | IREF0DAT = 000001 | | | | | | | | Low Power Mode, Current Sink | _ | 11 | _ | μA | | | | IREF0DAT = 111111 | | | | | | | | High Current Mode, Current Sink | _ | 12 | _ | μA | | | | IREF0DAT = 000001 | | | | | | | | High Current Mode, Current Sink | _ | 81 | _ | μA | | | | IREF0DAT = 111111 | | | | | | | 1 | 1 | 1 | 1 | 1 | | | Parameter | Symbol | Conditions | Min | Typ | Max | Units | |-----------|----------|------------|-----|-------|-----|-------| | | 0,111101 | | | - 7 P | | | #### Note: - 1. Based on device characterization data; Not production tested. - 2. SYSCLK must be at least 32 kHz to enable debugging. - 3. Digital Supply Current depends upon the particular code being executed. The values in this table are obtained with the CPU executing an "sjmp \$" loop, which is the compiled form of a while(1) loop in C. One iteration requires 3 CPU clock cycles, and the flash memory is read on each cycle. The supply current will vary slightly based on the physical location of the sjmp instruction and the number of flash address lines that toggle as a result. In the worst case, current can increase by up to 30% if the sjmp loop straddles a 64-byte flash address boundary (e.g., 0x007F to 0x0080). Real-world code with larger loops and longer linear sequences will have few transitions across the 64-byte address boundaries. - 4. Includes supply current from regulator and oscillator source (24.5 MHz high-frequency oscillator, 20 MHz low-power oscillator, 1 MHz external oscillator, or 32.768 kHz RTC oscillator). - 5. IDD can be estimated for frequencies < 14 MHz by simply multiplying the frequency of interest by the frequency sensitivity number for that range, then adding an offset of 84 $\mu$ A. When using these numbers to estimate I<sub>DD</sub> for > 14 MHz, the estimate should be the current at 25 MHz minus the difference in current indicated by the frequency sensitivity number. For example: V<sub>DD</sub> = 3.0 V; F = 20 MHz, I<sub>DD</sub> = 3.6 mA (25 MHz 20 MHz) x 0.088 mA/MHz = 3.16 mA assuming the same oscillator setting. - 6. Idle IDD can be estimated by taking the current at 25 MHz minus the difference in current indicated by the frequency sensitivity number. For example: $V_{DD} = 3.0 \text{ V}$ ; F = 5 MHz, Idle $I_{DD} = 1.75 \text{ mA} (25 \text{ MHz} 5 \text{ MHz}) \times 0.067 \text{ mA/MHz} = 0.41 \text{ mA}$ . - 7. ADC0 always-on power excludes internal reference supply current. - 8. The internal reference is enabled as-needed when operating the ADC in burst mode to save power. - 9. Includes only current from regulator, CS module, and MCU in suspend mode. - 10. IREF0 supply current only. Does not include current sourced or sunk from IREF0 output pin. ## 4.1.3 Reset and Supply Monitor Table 4.3. Reset and Supply Monitor | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------------|-------------------|---------------------------------------------------------|------|------|------|------| | VDD Supply Monitor Threshold | V <sub>VDDM</sub> | Reset Trigger | 1.7 | 1.75 | 1.8 | V | | | V <sub>WARN</sub> | Early Warning | 1.8 | 1.85 | 1.9 | V | | VDD Supply Monitor Turn-On Time | t <sub>MON</sub> | | _ | 300 | _ | ns | | Power-On Reset (POR) Monitor | V <sub>POR</sub> | Rising Voltage on V <sub>DD</sub> | _ | 1.75 | _ | V | | Threshold | | Falling Voltage on V <sub>DD</sub> | 0.75 | 1.0 | 1.3 | V | | V <sub>DD</sub> Ramp Time | t <sub>RMP</sub> | Time to V <sub>DD</sub> ≥ 1.8 V | _ | _ | 3 | ms | | Reset Delay from non-POR source | t <sub>RST</sub> | Time between release of reset source and code execution | _ | 10 | _ | μs | | Reset Delay from POR | t <sub>POR</sub> | Relative to V <sub>DD</sub> > V <sub>POR</sub> | 3 | 10 | 31 | ms | | RST Low Time to Generate Reset | t <sub>RSTL</sub> | | 15 | _ | _ | μs | | Missing Clock Detector Response<br>Time (final rising edge to reset) | t <sub>MCD</sub> | F <sub>SYSCLK</sub> > 1 MHz | 100 | 650 | 1000 | μs | | Missing Clock Detector Trigger Frequency | F <sub>MCD</sub> | | _ | 7 | 10 | kHz | ## 4.1.4 Flash Memory Table 4.4. Flash Memory | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |--------------------------------|--------------------|--------------------|------|-------|-----|--------| | Write Time <sup>1</sup> | t <sub>WRITE</sub> | One Byte | 57 | 64 | 71 | μs | | Erase Time <sup>1</sup> | t <sub>ERASE</sub> | One Page | 28 | 32 | 36 | ms | | Endurance (Write/Erase Cycles) | N <sub>WE</sub> | | 20 k | 100 k | _ | Cycles | | CRC Calculation Time | t <sub>CRC</sub> | One 256-Byte Block | _ | 21.5 | _ | μs | | | | SYSCLK = 24.5 MHz | | | | | ## Note: - 1. Does not include sequencing time before and after the write/erase operation, which may be multiple SYSCLK cycles. - 2. Data Retention Information is published in the Quarterly Quality and Reliability Report. ## 4.1.5 Power Management Timing **Table 4.5. Power Management Timing** | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |---------------------------|----------------------|--------------------------------------------|-----|-----|-----|---------| | Idle Mode Wake-up Time | t <sub>IDLEWK</sub> | | 2 | _ | 3 | SYSCLKs | | Suspend Mode Wake-up Time | tsus-<br>PENDWK | CLKDIV = 0x00 Low Power or Precision Osc. | _ | 400 | _ | ns | | Sleep Mode Wake-up Time | t <sub>SLEEPWK</sub> | | _ | 2 | _ | μs | ## 4.1.6 Internal Oscillators **Table 4.6. Internal Oscillators** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|---------------------|-----------------------------------|------|------|------|------| | High Frequency Oscillator 0 (24.5 | MHz) | | | | | | | Oscillator Frequency | f <sub>HFOSC0</sub> | Full Temperature and Supply Range | 24 | 24.5 | 25 | MHz | | Low Power Oscillator (20 MHz) | | | | | | | | Oscillator Frequency | f <sub>LPOSC</sub> | Full Temperature and Supply Range | 18 | 20 | 22 | MHz | | Low Frequency Oscillator (16.4 k | Hz internal | RTC oscillator) | | | | | | Oscillator Frequency | f <sub>LFOSC</sub> | Full Temperature and Supply Range | 13.1 | 16.4 | 19.7 | kHz | # 4.1.7 Crystal Oscillator Table 4.7. Crystal Oscillator | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------|-------------------|----------------|------|-----|-----|------| | Crystal Frequency | f <sub>XTAL</sub> | | 0.02 | _ | 25 | MHz | | Crystal Drive Current | I <sub>XTAL</sub> | XFCN = 0 | _ | 0.5 | _ | μΑ | | | | XFCN = 1 | _ | 1.5 | _ | μA | | | | XFCN = 2 | _ | 4.8 | _ | μΑ | | | | XFCN = 3 | _ | 14 | _ | μΑ | | | ] | XFCN = 4 | _ | 40 | _ | μΑ | | | | XFCN = 5 | _ | 120 | _ | μΑ | | | | XFCN = 6 | _ | 550 | _ | μΑ | | | | XFCN = 7 | _ | 2.6 | _ | mA | ## 4.1.8 External Clock Input Table 4.8. External Clock Input | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|--------------------|----------------|-----|-----|-----|------| | External Input CMOS Clock | f <sub>CMOS</sub> | | 0 | _ | 25 | MHz | | Frequency (at EXTCLK pin) | | | | | | | | External Input CMOS Clock High Time | t <sub>CMOSH</sub> | | 18 | _ | _ | ns | | External Input CMOS Clock Low Time | t <sub>CMOSL</sub> | | 18 | _ | _ | ns | # 4.1.9 ADC Table 4.9. ADC | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------|---------------------|------------------------------------------------|------|-------|----------------------|--------| | Resolution | N <sub>bits</sub> | 12 Bit Mode | | 12 | | Bits | | | | 10 Bit Mode | | 10 | | Bits | | Throughput Rate | $f_S$ | 12 Bit Mode | _ | _ | 75 | ksps | | | | 10 Bit Mode | _ | _ | 300 | ksps | | Tracking Time | t <sub>TRK</sub> | Initial Acquisition | 1.5 | _ | _ | us | | | | Subsequent Acquisitions (DC input, burst mode) | 1.1 | _ | _ | us | | Power-On Time | t <sub>PWR</sub> | | 1.5 | _ | _ | μs | | SAR Clock Frequency | f <sub>SAR</sub> | High Speed Mode, | _ | _ | 8.33 | MHz | | | | Low Power Mode | _ | _ | 4.4 | MHz | | Conversion Time | T <sub>CNV</sub> | 10-Bit Conversion | 13 | _ | _ | Clocks | | Sample/Hold Capacitor | C <sub>SAR</sub> | Gain = 1 | _ | 16 | _ | pF | | | | Gain = 0.5 | _ | 13 | _ | pF | | Input Pin Capacitance | C <sub>IN</sub> | | _ | 20 | _ | pF | | Input Mux Impedance | R <sub>MUX</sub> | | _ | 5 | _ | kΩ | | Voltage Reference Range | V <sub>REF</sub> | | 1 | _ | V <sub>DD</sub> | V | | Input Voltage Range <sup>1</sup> | V <sub>IN</sub> | Gain = 1 | 0 | _ | V <sub>REF</sub> | V | | | | Gain = 0.5 | 0 | _ | 2 x V <sub>REF</sub> | V | | Power Supply Rejection Ratio | PSRR <sub>ADC</sub> | Internal High Speed VREF | _ | 67 | _ | dB | | | | External VREF | _ | 74 | _ | dB | | DC Performance | | , | | 1 | 1 | | | Integral Nonlinearity | INL | 12 Bit Mode | _ | ±1 | ±1.5 | LSB | | | | 10 Bit Mode | _ | ±0.5 | ±1 | LSB | | Differential Nonlinearity (Guaran- | DNL | 12 Bit Mode | _ | ±0.8 | ±1 | LSB | | teed Monotonic) | | 10 Bit Mode | _ | ±0.5 | ±1 | LSB | | Offset Error | E <sub>OFF</sub> | 12 Bit Mode, VREF = 1.65 V | -3 | 0 | 3 | LSB | | | | 10 Bit Mode, VREF = 1.65 V | -2 | 0 | 2 | LSB | | Offset Temperature Coefficient | TC <sub>OFF</sub> | | _ | 0.004 | _ | LSB/°C | | Slope Error | E <sub>M</sub> | 12 Bit Mode | _ | ±0.02 | ±0.1 | % | | | | 10 Bit Mode | _ | ±0.06 | ±0.24 | % | | Dynamic Performance 10 kHz Si | ne Wave Inpi | ut 1dB below full scale, Max throug | hput | • | • | | | Signal-to-Noise | SNR | 12 Bit Mode | 62 | 65 | _ | dB | | | | 10 Bit Mode | 54 | 58 | _ | dB | | | - | • | - | | | | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|--------|----------------|-----|-----|-----|------| | Signal-to-Noise Plus Distortion | SNDR | 12 Bit Mode | 62 | 65 | _ | dB | | | | 10 Bit Mode | 54 | 58 | _ | dB | | Total Harmonic Distortion (Up to | o THD | 12 Bit Mode | _ | -76 | _ | dB | | 5th Harmonic) | | 10 Bit Mode | _ | -73 | _ | dB | | Spurious-Free Dynamic Range SFD | SFDR | 12 Bit Mode | _ | 82 | _ | dB | | | | 10 Bit Mode | _ | 75 | _ | dB | ## Note: - 1. Absolute input pin voltage is limited by the $V_{\mbox{\scriptsize DD}}$ supply. - 2. INL and DNL specifications for 12-bit mode do not include the first or last four ADC codes. - 3. The maximum code in 12-bit mode is 0xFFFC. The Full Scale Error is referenced from the maximum code. # 4.1.10 Voltage Reference Table 4.10. Voltage Reference | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|---------------------------|--------------------------------------|------|------|-----------------|--------| | Internal Fast Settling Reference | | | | | | | | Output Voltage | V <sub>REFFS</sub> | | 1.62 | 1.65 | 1.68 | V | | Temperature Coefficient | TC <sub>REFFS</sub> | | _ | 50 | _ | ppm/°C | | Turn-on Time | t <sub>REFFS</sub> | | _ | _ | 1.5 | μs | | Power Supply Rejection | PSRR <sub>REF</sub><br>FS | | _ | 400 | _ | ppm/V | | External Reference | | | | 1 | | | | Input Voltage | V <sub>EXTREF</sub> | | 1 | _ | V <sub>DD</sub> | V | | Input Current | I <sub>EXTREF</sub> | Sample Rate = 300 ksps; VREF = 3.0 V | _ | 5.25 | _ | μA | ## **4.1.11 Temperature Sensor** Table 4.11. Temperature Sensor | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------|------------------|-----------------------|-----|------|-----|-------| | Offset | V <sub>OFF</sub> | T <sub>A</sub> = 0 °C | _ | 940 | _ | mV | | Offset Error <sup>1</sup> | E <sub>OFF</sub> | T <sub>A</sub> = 0 °C | _ | 18 | _ | mV | | Slope | М | | _ | 3.40 | _ | mV/°C | | Slope Error <sup>1</sup> | E <sub>M</sub> | | _ | 40 | _ | μV/°C | | Linearity | | | _ | ±1 | _ | °C | | Turn-on Time | t <sub>PWR</sub> | | _ | 1.8 | _ | μs | ## Note: <sup>1.</sup> Represents one standard deviation from the mean. # 4.1.12 Comparators Table 4.12. Comparators | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|---------------------|----------------------|-----|------|-----|------| | Response Time, CPMD = 00 | t <sub>RESP0</sub> | +100 mV Differential | _ | 120 | _ | ns | | (Highest Speed) | | -100 mV Differential | _ | 110 | _ | ns | | Response Time, CPMD = 11 (Low- | t <sub>RESP3</sub> | +100 mV Differential | _ | 1.25 | _ | μs | | est Power) | | -100 mV Differential | _ | 3.2 | _ | μs | | Positive Hysterisis | HYS <sub>CP+</sub> | CPHYP = 00 | _ | 0.4 | _ | mV | | Mode 0 (CPMD = 00) | | CPHYP = 01 | _ | 8 | _ | mV | | | | CPHYP = 10 | _ | 16 | _ | mV | | | | CPHYP = 11 | _ | 32 | _ | mV | | Negative Hysterisis | HYS <sub>CP</sub> | CPHYN = 00 | _ | -0.4 | _ | mV | | Mode 0 (CPMD = 00) | | CPHYN = 01 | _ | -8 | _ | mV | | | | CPHYN = 10 | _ | -16 | _ | mV | | | | CPHYN = 11 | _ | -32 | _ | mV | | Positive Hysterisis | HYS <sub>CP+</sub> | CPHYP = 00 | _ | 0.5 | _ | mV | | Mode 1 (CPMD = 01) | | CPHYP = 01 | _ | 6 | _ | mV | | | | CPHYP = 10 | _ | 12 | _ | mV | | | | CPHYP = 11 | _ | 24 | _ | mV | | Negative Hysterisis | HYS <sub>CP</sub> | CPHYN = 00 | _ | -0.5 | _ | mV | | Mode 1 (CPMD = 01) | | CPHYN = 01 | _ | -6 | _ | mV | | | | CPHYN = 10 | _ | -12 | _ | mV | | | | CPHYN = 11 | _ | -24 | _ | mV | | Positive Hysterisis | HYS <sub>CP+</sub> | CPHYP = 00 | _ | 0.7 | _ | mV | | Mode 2 (CPMD = 10) | | CPHYP = 01 | _ | 4.5 | _ | mV | | | | CPHYP = 10 | _ | 9 | _ | mV | | | | CPHYP = 11 | _ | 18 | _ | mV | | Negative Hysterisis | HYS <sub>CP</sub> - | CPHYN = 00 | _ | -0.6 | _ | mV | | Mode 2 (CPMD = 10) | | CPHYN = 01 | _ | -4.5 | _ | mV | | | | CPHYN = 10 | _ | -9 | _ | mV | | | | CPHYN = 11 | _ | -18 | _ | mV | | Positive Hysteresis | HYS <sub>CP+</sub> | CPHYP = 00 | _ | 1.5 | _ | mV | | Mode 3 (CPMD = 11) | | CPHYP = 01 | _ | 4 | _ | mV | | | | CPHYP = 10 | _ | 8 | _ | mV | | | | CPHYP = 11 | _ | 16 | _ | mV | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------|---------------------|------------------------|-------|------|-----------------------|-------| | Negative Hysteresis | HYS <sub>CP</sub> - | CPHYN = 00 | _ | -1.5 | _ | mV | | Mode 3 (CPMD = 11) | | CPHYN = 01 | _ | -4 | _ | mV | | | | CPHYN = 10 | _ | -8 | _ | mV | | | | CPHYN = 11 | _ | -16 | _ | mV | | Input Range (CP+ or CP-) | V <sub>IN</sub> | | -0.25 | _ | V <sub>DD</sub> +0.25 | V | | Input Pin Capacitance | C <sub>CP</sub> | | _ | 12 | _ | pF | | Common-Mode Rejection Ratio | CMRR <sub>CP</sub> | | _ | 70 | _ | dB | | Power Supply Rejection Ratio | PSRR <sub>CP</sub> | | _ | 72 | _ | dB | | Input Offset Voltage | V <sub>OFF</sub> | T <sub>A</sub> = 25 °C | -10 | 0 | 10 | mV | | Input Offset Tempco | TC <sub>OFF</sub> | | _ | 3.5 | _ | μV/°C | # 4.1.13 Programmable Current Reference (IREF0) Table 4.13. Programmable Current Reference (IREF0) | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |---------------------------------|---------------------|-------------------------------|-----|-------|-----------------------|-------| | Static Performance | | | | | | | | Resolution | N <sub>bits</sub> | | | 6 | | bits | | Output Compliance Range | V <sub>IOUT</sub> | Low Power Mode, Source | 0 | _ | V <sub>DD</sub> - 0.4 | V | | | | High Current Mode, Source | 0 | _ | V <sub>DD</sub> - 0.8 | V | | | | Low Power Mode, Sink | 0.3 | _ | V <sub>DD</sub> | V | | | | High Current Mode, Sink | 0.8 | _ | V <sub>DD</sub> | V | | Integral Nonlinearity | INL | | _ | <±0.2 | ±1.0 | LSB | | Differential Nonlinearity | DNL | | _ | <±0.2 | ±1.0 | LSB | | Offset Error | E <sub>OFF</sub> | | _ | <±0.1 | ±0.5 | LSB | | Full Scale Error | E <sub>FS</sub> | Low Power Mode, Source | _ | _ | ±5 | % | | | | High Current Mode, Source | _ | _ | ±6 | % | | | | Low Power Mode, Sink | _ | _ | ±8 | % | | | | High Current Mode, Sink | _ | _ | ±8 | % | | Absolute Current Error | E <sub>ABS</sub> | Low Power Mode Sourcing 20 μA | _ | <±1 | ±3 | % | | Dynamic Performance | | | | | | | | Output Settling Time to 1/2 LSB | t <sub>SETTLE</sub> | | _ | 300 | _ | ns | | Startup Time | t <sub>PWR</sub> | | _ | 1 | _ | μs | <sup>1.</sup> The PCA block may be used to improve IREF0 resolution by PWMing the two LSBs. ## 4.1.14 Capacitive Sense (CS0) Table 4.14. Capacitive Sense (CS0) | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-------------------------------------|---------------------|-------------------------------------|-----|-----|------|----------| | Single Conversion Time <sup>1</sup> | t <sub>CNV</sub> | 12-bit Mode | 20 | 25 | 40 | μs | | | | 13-bit Mode (default) | 21 | 27 | 42.5 | μs | | | | 14-bit Mode | 23 | 29 | 45 | μs | | | | 16-bit Mode | 26 | 33 | 50 | μs | | Number of Channels | N <sub>CHAN</sub> | 24-pin Packages | 14 | | | Channels | | | | 20-pin Packages | 13 | | | Channels | | | | 16-pin Packages | 12 | | | Channels | | Capacitance per Code | C <sub>LSB</sub> | Default Configuration, 16-bit codes | _ | 1 | _ | fF | | Maximum External Capacitive | C <sub>EXTMAX</sub> | CS0CG = 111b (Default) | _ | 45 | _ | pF | | Load | | CS0CG = 000b | _ | 500 | _ | pF | | Maximum External Series Impedance | R <sub>EXTMAX</sub> | CS0CG = 111b (Default) | _ | 50 | _ | kΩ | ## Note: - 1. Conversion time is specified with the default configuration. - 2. RMS Noise is equivalent to one standard deviation. Peak-to-peak noise encompasses ±3.3 standard deviations. The RMS noise value is specified with the default configuration. # 4.1.15 Port I/O Table 4.15. Port I/O | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------------|-----------------|--------------------------------------------|-----------------------|-----|-----------------------|------| | Output High Voltage (High Drive) <sup>1</sup> | V <sub>OH</sub> | I <sub>OH</sub> = -3 mA | V <sub>DD</sub> – 0.7 | _ | _ | V | | Output Low Voltage (High Drive) <sup>1</sup> | V <sub>OL</sub> | I <sub>OL</sub> = 8.5 mA | _ | _ | 0.6 | V | | Output High Voltage (Low Drive) <sup>1</sup> | V <sub>OH</sub> | I <sub>OH</sub> = -1 mA | V <sub>DD</sub> – 0.7 | _ | _ | V | | Output Low Voltage (Low Drive) <sup>1</sup> | V <sub>OL</sub> | I <sub>OL</sub> = 1.4 mA | _ | _ | 0.6 | V | | Input High Voltage | V <sub>IH</sub> | V <sub>DD</sub> = 2.0 to 3.6 V | V <sub>DD</sub> – 0.6 | _ | _ | V | | | | V <sub>DD</sub> = 1.8 to 2.0 V | 0.7 x V <sub>DD</sub> | _ | _ | V | | Input Low Voltage | V <sub>IL</sub> | V <sub>DD</sub> = 2.0 to 3.6 V | _ | _ | 0.6 | V | | | | V <sub>DD</sub> = 1.8 to 2.0 V | _ | _ | 0.3 x V <sub>DD</sub> | V | | Weak Pull-Up Current | I <sub>PU</sub> | V <sub>DD</sub> = 1.8 V | _ | -4 | _ | μA | | | | V <sub>IN</sub> = 0 V | | | | | | | | V <sub>DD</sub> = 3.6 V | -35 | -20 | _ | μA | | | | V <sub>IN</sub> = 0 V | | | | | | Input Leakage | I <sub>LK</sub> | Weak pullup disabled or pin in analog mode | -1 | _ | 1 | μA | ## Note: <sup>1.</sup> See Figure 4.3 Typical $V_{OH}$ Curves on page 29 and Figure 4.4 Typical $V_{OL}$ Curves on page 30 for more information. ## 4.1.16 SMBus Table 4.16. SMBus Peripheral Timing Performance (Master Mode) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------|----------------------|----------------|------------------|-----|------------------|------| | Standard Mode (100 kHz Class) | | | | | | | | I2C Operating Frequency | f <sub>I2C</sub> | | 0 | _ | 70 <sup>2</sup> | kHz | | SMBus Operating Frequency | f <sub>SMB</sub> | | 40 <sup>1</sup> | _ | 70 <sup>2</sup> | kHz | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | | 9.4 | _ | _ | μs | | Hold Time After (Repeated)<br>START Condition | t <sub>HD:STA</sub> | | 4.7 | _ | _ | μs | | Repeated START Condition Setup Time | t <sub>SU:STA</sub> | | 9.4 | _ | _ | μs | | STOP Condition Setup Time | t <sub>SU:STO</sub> | | 9.4 | _ | _ | μs | | Data Hold Time | t <sub>HD:DAT</sub> | | 489 <sup>3</sup> | _ | _ | ns | | Data Setup Time | t <sub>SU:DAT</sub> | | 448 <sup>3</sup> | _ | _ | ns | | Detect Clock Low Timeout | t <sub>TIMEOUT</sub> | | 25 | _ | _ | ms | | Clock Low Period | t <sub>LOW</sub> | | 4.7 | _ | _ | μs | | Clock High Period | t <sub>HIGH</sub> | | 9.4 | _ | 50 <sup>4</sup> | μs | | Fast Mode (400 kHz Class) | | | | | | | | I2C Operating Frequency | f <sub>I2C</sub> | | 0 | _ | 255 <sup>2</sup> | kHz | | SMBus Operating Frequency | f <sub>SMB</sub> | | 40 <sup>1</sup> | _ | 255 <sup>2</sup> | kHz | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | | 2.6 | _ | _ | μs | | Hold Time After (Repeated)<br>START Condition | t <sub>HD:STA</sub> | | 1.3 | _ | _ | μs | | Repeated START Condition Setup Time | t <sub>SU:STA</sub> | | 2.6 | _ | _ | μs | | STOP Condition Setup Time | t <sub>SU:STO</sub> | | 2.6 | _ | _ | μs | | Data Hold Time | t <sub>HD:DAT</sub> | | 489 <sup>3</sup> | _ | _ | ns | | Data Setup Time | t <sub>SU:DAT</sub> | | 448 <sup>3</sup> | _ | _ | ns | | Detect Clock Low Timeout | t <sub>TIMEOUT</sub> | | 25 | _ | _ | ms | | Clock Low Period | t <sub>LOW</sub> | | 1.3 | _ | _ | μs | | Clock High Period | t <sub>HIGH</sub> | | 2.6 | _ | 50 <sup>4</sup> | μs | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------|--------|----------------|-----|-----|-----|------| | | | | | | | | #### Note: - 1. The minimum SMBus frequency is limited by the maximum Clock High Period requirement of the SMBus specification. - 2. The maximum I2C and SMBus frequencies are limited by the minimum Clock Low Period requirements of their respective specifications. The maximum frequency cannot be achieved with all combinations of oscillators and dividers available, but the effective frequency must not exceed 256 kHz. - 3. Data setup and hold timing at 25 MHz or lower with EXTHOLD set to 1. - 4. SMBus has a maximum requirement of 50 $\mu$ s for Clock High Period. Operating frequencies lower than 40 kHz will be longer than 50 $\mu$ s. I2C can support periods longer than 50 $\mu$ s. Table 4.17. SMBus Peripheral Timing Formulas (Master Mode) | Parameter | Symbol | Clocks | |-------------------------------------------------|---------------------|----------------------| | SMBus Operating Frequency | f <sub>SMB</sub> | f <sub>CSO</sub> / 3 | | Bus Free Time Between STOP and START Conditions | t <sub>BUF</sub> | 2 / f <sub>CSO</sub> | | Hold Time After (Repeated) START Condition | t <sub>HD:STA</sub> | 1 / f <sub>CSO</sub> | | Repeated START Condition Setup Time | t <sub>SU:STA</sub> | 2 / f <sub>CSO</sub> | | STOP Condition Setup Time | t <sub>SU:STO</sub> | 2 / f <sub>CSO</sub> | | Clock Low Period | t <sub>LOW</sub> | 1/f <sub>CSO</sub> | | Clock High Period | t <sub>HIGH</sub> | 2 / f <sub>CSO</sub> | #### Note: 1. f<sub>CSO</sub> is the SMBus peripheral clock source overflow frequency. Figure 4.1. SMBus Peripheral Timing Diagram (Master Mode) #### 4.2 Thermal Conditions **Table 4.18. Thermal Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------|--------|------------------|-----|-----|-----|------| | hermal Resistance* θ <sub>JA</sub> | | QFN-24 Packages | _ | 35 | _ | °C/W | | | | QFN-20 Packages | _ | 60 | _ | °C/W | | | | QSOP-24 Packages | _ | 65 | _ | °C/W | #### Note: ## 4.3 Absolute Maximum Ratings Stresses above those listed in Table 4.19 Absolute Maximum Ratings on page 28 may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx. Table 4.19. Absolute Maximum Ratings | Parameter | Symbol | Test Condition | Min | Max | Unit | | | |-------------------------------------------------------------------------------------------|-------------------|----------------|---------|-----------------------|------|--|--| | Ambient Temperature Under Bias | T <sub>BIAS</sub> | | -55 | 125 | °C | | | | Storage Temperature | T <sub>STG</sub> | | -65 | 150 | °C | | | | Voltage on V <sub>DD</sub> | V <sub>DD</sub> | | GND-0.3 | 4.0 | V | | | | Voltage on I/O pins or RSTb | V <sub>IN</sub> | | GND-0.3 | V <sub>DD</sub> + 0.3 | V | | | | Total Current Sunk into Supply Pin | I <sub>VDD</sub> | | _ | 400 | mA | | | | Total Current Sourced out of Ground Pin | I <sub>GND</sub> | | 400 | _ | mA | | | | Current Sourced or Sunk by Any I/O<br>Pin or RSTb | I <sub>IO</sub> | | -100 | 100 | mA | | | | Maximum Total Current through all<br>Port Pins | Іютот | | _ | 200 | mA | | | | Operating Junction Temperature | TJ | | -40 | 105 | °C | | | | Exposure to maximum rating conditions for extended periods may affect device reliability. | | | | | | | | <sup>1.</sup> Thermal resistance assumes a multi-layer PCB with any exposed pad soldered to a PCB pad. ## 4.4 Typical Performance Curves Figure 4.2. Typical Operating Supply Current (full supply voltage range) Figure 4.3. Typical V<sub>OH</sub> Curves Figure 4.4. Typical V<sub>OL</sub> Curves ## 5. Typical Connection Diagrams #### 5.1 Power Figure 5.1 Power Connection Diagram on page 31 shows a typical connection diagram for the power pins of the EFM8SB1 devices. Figure 5.1. Power Connection Diagram ## 5.2 Debug The diagram below shows a typical connection diagram for the debug connections pins. The pin sharing resistors are only required if the functionality on the C2D (a GPIO pin) and the C2CK (RSTb) is routed to external circuitry. For example, if the RSTb pin is connected to an external switch with debouncing filter or if the GPIO sharing with the C2D pin is connected to an external circuit, the pin sharing resistors and connections to the debug adapter must be placed on the hardware. Otherwise, these components and connections can be omitted. For more information on debug connections, see the example schematics and information available in AN127: "Pin Sharing Techniques for the C2 Interface." Application notes can be found on the Silicon Labs website (http://www.silabs.com/8bit-appnotes) or in Simplicity Studio. Figure 5.2. Debug Connection Diagram ## 5.3 Other Connections Other components or connections may be required to meet the system-level requirements. Application note, "AN203: 8-bit MCU Printed Circuit Board Design Notes", contains detailed information on these connections. Application Notes can be accessed on the Silicon Labs website (www.silabs.com/8bit-appnotes). ## 6. Pin Definitions ## 6.1 EFM8SB1x-QFN20 Pin Definitions Figure 6.1. EFM8SB1x-QFN20 Pinout Table 6.1. Pin Definitions for EFM8SB1x-QFN20 | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital<br>Functions | Analog Functions | |---------------|----------|-------------------|---------------------|---------------------------------|------------------| | 1 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.1 | | | | | | INT0.1 | CS0.1 | | | | | | INT1.1 | AGND | | 2 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | CS0.0 | | | | | | INT0.0 | VREF | | | | | | INT1.0 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital<br>Functions | Analog Functions | |---------------|----------|---------------------|---------------------|---------------------------------|------------------| | 3 | GND | Ground | | | | | 4 | VDD | Supply Power Input | | | | | 5 | RSTb / | Active-low Reset / | | | | | | C2CK | C2 Debug Clock | | | | | 6 | P2.7 / | Multifunction I/O / | | | | | | C2D | C2 Debug Data | | | | | 7 | P1.7 | Multifunction I/O | Yes | P1MAT.7 | XTAL4 | | 8 | P1.6 | Multifunction I/O | Yes | P1MAT.6 | XTAL3 | | 9 | P1.5 | Multifunction I/O | Yes | P1MAT.5 | CS0.13 | | 10 | P1.3 | Multifunction I/O | Yes | P1MAT.3 | ADC0.11 | | | | | | | CS0.11 | | 11 | P1.2 | Multifunction I/O | Yes | P1MAT.2 | ADC0.10 | | | | | | | CS0.10 | | 12 | GND | Ground | | | | | 13 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | CMP0N.4 | | | | | | | CS0.9 | | 14 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | CMP0P.4 | | | | | | | CS0.8 | | 15 | P0.7 | Multifunction I/O | Yes | P0MAT.7 | ADC0.7 | | | | | | INT0.7 | CS0.7 | | | | | | INT1.7 | IREF0 | | 16 | P0.6 | Multifunction I/O | Yes | P0MAT.6 | ADC0.6 | | | | | | CNVSTR | CS0.6 | | | | | | INT0.6 | | | | | | | INT1.6 | | | 17 | P0.5 | Multifunction I/O | Yes | P0MAT.5 | ADC0.5 | | | | | | INT0.5 | CS0.5 | | | | | | INT1.5 | | | 18 | P0.4 | Multifunction I/O | Yes | P0MAT.4 | ADC0.4 | | | | | | INT0.4 | CS0.4 | | | | | | INT1.4 | | | 19 | P0.3 | Multifunction I/O | Yes | P0MAT.3 | ADC0.3 | | | | | | EXTCLK | CS0.3 | | | | | | WAKEOUT | XTAL2 | | | | | | INT0.3 | | | | | | | INT1.3 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital<br>Functions | Analog Functions | |---------------|----------|-------------------|---------------------|---------------------------------|------------------| | 20 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | ADC0.2 | | | | | | RTCOUT | CS0.2 | | | | | | INT0.2 | XTAL1 | | | | | | INT1.2 | | | Center | GND | Ground | | | | Figure 6.2. EFM8SB1x-QFN24 Pinout Table 6.2. Pin Definitions for EFM8SB1x-QFN24 | Pin | Pin Name | Description | Crossbar Capability | Additional Digital | Analog Functions | |--------|----------|--------------------|---------------------|--------------------|------------------| | Number | | | | Functions | | | 1 | N/C | No Connection | | | | | 2 | GND | Ground | | | | | 3 | VDD | Supply Power Input | | | | | 4 | N/C | No Connection | | | | | 5 | N/C | No Connection | | | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital<br>Functions | Analog Functions | |---------------|----------|---------------------|---------------------|---------------------------------|------------------| | 6 | RSTb / | Active-low Reset / | | | | | | C2CK | C2 Debug Clock | | | | | 7 | P2.7 / | Multifunction I/O / | | | | | | C2D | C2 Debug Data | | | | | 8 | P1.7 | Multifunction I/O | Yes | P1MAT.7 | XTAL4 | | 9 | P1.6 | Multifunction I/O | Yes | P1MAT.6 | XTAL3 | | 10 | N/C | No Connection | | | | | 11 | P1.5 | Multifunction I/O | Yes | P1MAT.5 | CS0.13 | | 12 | P1.4 | Multifunction I/O | Yes | P1MAT.4 | ADC0.12 | | | | | | | CS0.12 | | 13 | P1.3 | Multifunction I/O | Yes | P1MAT.3 | ADC0.11 | | | | | | | CS0.11 | | 14 | P1.2 | Multifunction I/O | Yes | P1MAT.2 | ADC0.10 | | | | | | | CS0.10 | | 15 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | CMP0N.4 | | | | | | | CS0.9 | | 16 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | CMP0P.4 | | | | | | | CS0.8 | | 17 | P0.7 | Multifunction I/O | Yes | P0MAT.7 | ADC0.7 | | | | | | INT0.7 | CS0.7 | | | | | | INT1.7 | IREF0 | | 18 | P0.6 | Multifunction I/O | Yes | P0MAT.6 | ADC0.6 | | | | | | CNVSTR | CS0.6 | | | | | | INT0.6 | | | | | | | INT1.6 | | | 19 | P0.5 | Multifunction I/O | Yes | P0MAT.5 | ADC0.5 | | | | | | INT0.5 | CS0.5 | | | | | | INT1.5 | | | 20 | P0.4 | Multifunction I/O | Yes | P0MAT.4 | ADC0.4 | | | | | | INT0.4 | CS0.4 | | | | | | INT1.4 | | | 21 | P0.3 | Multifunction I/O | Yes | P0MAT.3 | ADC0.3 | | | | | | EXTCLK | CS0.3 | | | | | | WAKEOUT | XTAL2 | | | | | | INT0.3 | | | | | | | INT1.3 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital<br>Functions | Analog Functions | |---------------|----------|-------------------|---------------------|---------------------------------|------------------| | 22 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | ADC0.2 | | | | | | RTCOUT | CS0.2 | | | | | | INT0.2 | XTAL1 | | | | | | INT1.2 | | | 23 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.1 | | | | | | INT0.1 | CS0.1 | | | | | | INT1.1 | AGND | | 24 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | CS0.0 | | | | | | INT0.0 | VREF | | | | | | INT1.0 | | | Center | GND | Ground | | | | #### 6.3 EFM8SB1x-QSOP24 Pin Definitions Figure 6.3. EFM8SB1x-QSOP24 Pinout Table 6.3. Pin Definitions for EFM8SB1x-QSOP24 | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital<br>Functions | Analog Functions | |---------------|----------|-------------------|---------------------|---------------------------------|------------------| | 1 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | ADC0.2 | | | | | | RTCOUT | CS0.2 | | | | | | INT0.2 | XTAL1 | | | | | | INT1.2 | | | 2 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.1 | | | | | | INT0.1 | CS0.1 | | | | | | INT1.1 | AGND | | Pin | Pin Name | Description | Crossbar Capability | Additional Digital | Analog Functions | |--------|----------|---------------------|---------------------|--------------------|------------------| | Number | | | | Functions | | | 3 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | CS0.0 | | | | | | INT0.0 | VREF | | | | | | INT1.0 | | | 4 | N/C | No Connection | | | | | 5 | GND | Ground | | | | | 6 | VDD | Supply Power Input | | | | | 7 | N/C | No Connection | | | | | 8 | N/C | No Connection | | | | | 9 | RSTb / | Active-low Reset / | | | | | | C2CK | C2 Debug Clock | | | | | 10 | P2.7 / | Multifunction I/O / | | | | | | C2D | C2 Debug Data | | | | | 11 | P1.7 | Multifunction I/O | Yes | P1MAT.7 | XTAL4 | | 12 | P1.6 | Multifunction I/O | Yes | P1MAT.6 | XTAL3 | | 13 | N/C | No Connection | | | | | 14 | P1.5 | Multifunction I/O | Yes | P1MAT.5 | CS0.13 | | 15 | P1.4 | Multifunction I/O | Yes | P1MAT.4 | ADC0.12 | | | | | | | CS0.12 | | 16 | P1.3 | Multifunction I/O | Yes | P1MAT.3 | ADC0.11 | | | | | | | CS0.11 | | 17 | P1.2 | Multifunction I/O | Yes | P1MAT.2 | ADC0.10 | | | | | | | CS0.10 | | 18 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | CMP0N.4 | | | | | | | CS0.9 | | 19 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | CMP0P.4 | | | | | | | CS0.8 | | 20 | P0.7 | Multifunction I/O | Yes | P0MAT.7 | ADC0.7 | | | | | | INT0.7 | CS0.7 | | | | | | INT1.7 | IREF0 | | 21 | P0.6 | Multifunction I/O | Yes | P0MAT.6 | ADC0.6 | | | | | | CNVSTR | CS0.6 | | | | | | INT0.6 | | | | | | | INT1.6 | | | 22 | P0.5 | Multifunction I/O | Yes | P0MAT.5 | ADC0.5 | | | | | | INT0.5 | CS0.5 | | | | | | INT1.5 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital<br>Functions | Analog Functions | |---------------|----------|-------------------|---------------------|---------------------------------|------------------| | 23 | P0.4 | Multifunction I/O | Yes | P0MAT.4 | ADC0.4 | | | | | | INT0.4 | CS0.4 | | | | | | INT1.4 | | | 24 | P0.3 | Multifunction I/O | Yes | P0MAT.3 | ADC0.3 | | | | | | EXTCLK | CS0.3 | | | | | | WAKEOUT | XTAL2 | | | | | | INT0.3 | | | | | | | INT1.3 | | #### 6.4 EFM8SB1x-CSP16 Pin Definitions CSP devices can be handled and soldered using industry standard surface mount assembly techniques. However, because CSP devices are essentially a piece of silicon and are not encapsulated in plastic, they are susceptible to mechanical damage and may be sensitive to light. When CSP packages must be used in an environment exposed to light, it may be necessary to cover the top and sides with an opaque material. # 16 pin CSP (Top View) Figure 6.4. EFM8SB1x-CSP16 Pinout Table 6.4. Pin Definitions for EFM8SB1x-CSP16 | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital<br>Functions | Analog Functions | |---------------|----------|-------------------|---------------------|---------------------------------|------------------| | A1 | P0.7 | Multifunction I/O | Yes | P0MAT.7 | ADC0.7 | | | | | | INT0.7 | CS0.7 | | | | | | INT1.7 | IREF0 | | A2 | P0.5 | Multifunction I/O | Yes | P0MAT.5 | ADC0.5 | | | | | | INT0.5 | CS0.5 | | | | | | INT1.5 | | | A3 | P0.4 | Multifunction I/O | Yes | P0MAT.4 | ADC0.4 | | | | | | INT0.4 | CS0.4 | | | | | | INT1.4 | | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital<br>Functions | Analog Functions | |---------------|----------|---------------------|---------------------|---------------------------------|------------------| | A4 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | CS0.0 | | | | | | INT0.0 | VREF | | | | | | INT1.0 | | | B1 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | CMP0P.4 | | | | | | | CS0.8 | | B2 | P0.3 | Multifunction I/O | Yes | P0MAT.3 | ADC0.3 | | | | | | EXTCLK | CS0.3 | | | | | | WAKEOUT | XTAL2 | | | | | | INT0.3 | | | | | | | INT1.3 | | | В3 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | ADC0.2 | | | | | | RTCOUT | CS0.2 | | | | | | INT0.2 | XTAL1 | | | | | | INT1.2 | | | B4 | GND | Ground | | | | | C1 | P1.3 | Multifunction I/O | Yes | P1MAT.3 | ADC0.11 | | | | | | | CS0.11 | | C2 | P0.6 | Multifunction I/O | Yes | P0MAT.6 | ADC0.6 | | | | | | CNVSTR | CS0.6 | | | | | | INT0.6 | | | | | | | INT1.6 | | | СЗ | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.1 | | | | | | INT0.1 | CS0.1 | | | | | | INT1.1 | AGND | | C4 | VDD | Supply Power Input | | | | | D1 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | CMP0N.4 | | | | | | | CS0.9 | | D2 | P1.4 | Multifunction I/O | Yes | P1MAT.4 | ADC0.12 | | | | | | | CS0.12 | | D3 | RSTb / | Active-low Reset / | | | | | | C2CK | C2 Debug Clock | | | | | D4 | P2.7 / | Multifunction I/O / | | | | | | C2D | C2 Debug Data | | | | ## 7. CSP16 Package Specifications #### 7.1 CSP16 Package Dimensions **Note:** CSP devices can be handled and soldered using industry standard surface mount assembly techniques. However, because CSP devices are essentially a piece of silicon and are not encapsulated in plastic, they are susceptible to mechanical damage and may be sensitive to light. When CSP packages must be used in an environment exposed to light, it may be necessary to cover the top and sides with an opaque material. Figure 7.1. CSP16 Package Drawing Table 7.1. CSP16 Package Dimensions | Dimension | Min | Тур | Max | | | |-----------|----------|-----------|--------|--|--| | Α | 0.491 | 0.55 | 0.609 | | | | A1 | 0.17 | _ | 0.23 | | | | A2 | 0.036 | 0.040 | 0.044 | | | | b | 0.23 | _ | 0.29 | | | | S | 0.3075 | 0.31 | 0.3125 | | | | D | | 1.781 BSC | | | | | Е | | 1.659 BSC | | | | | е | 0.40 BSC | | | | | | D1 | | 1.20 BSC | | | | | Dimension | Min | Тур | Max | | | |-----------|-------|----------|-----|--|--| | E1 | | 1.20 BSC | | | | | SD | 0.2 | | | | | | SE | 0.2 | | | | | | n | 16 | | | | | | aaa | 0.03 | | | | | | bbb | 0.06 | | | | | | ссс | 0.05 | | | | | | ddd | 0.015 | | | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. Primary datum "C" and seating plane are defined by the spherical crowns of the solder balls. - 4. Dimension "b" is measured at the maximum solder bump diameter, parallel to primary datum "C". - 5. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. #### 7.2 CSP16 PCB Land Pattern Figure 7.2. CSP16 PCB Land Pattern Drawing Table 7.2. CSP16 PCB Land Pattern Dimensions | Dimension | Min | Max | | | |-----------|------|-----|--|--| | X | 0.20 | | | | | C1 | 1.20 | | | | | C2 | 1.20 | | | | | E1 | 0.4 | 40 | | | | E2 | 0.4 | 40 | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on the IPC-7351 guidelines. - 4. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. - 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 6. The stencil thickness should be 0.075 mm (3 mils). - 7. A stencil of square aperture (0.22 x 0.22 mm) is recommended. - 8. A No-Clean, Type-3 solder paste is recommended. - 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 7.3 CSP16 Package Marking Figure 7.3. CSP16 Package Marking The package marking consists of: - PPPP The part number designation. - TTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. # 8. QFN20 Package Specifications ## 8.1 QFN20 Package Dimensions Figure 8.1. QFN20 Package Drawing Table 8.1. QFN20 Package Dimensions | Dimension | Min | Тур | Max | | |-----------|----------|-----------|-------|--| | Α | 0.50 | 0.55 | 0.60 | | | A1 | 0.00 | _ | 0.05 | | | b | 0.20 | 0.25 | 0.30 | | | b1 | 0.275 | 0.325 | 0.375 | | | D | 3.00 BSC | | | | | D2 | 1.6 | 1.70 | 1.80 | | | е | | 0.50 BSC | | | | e1 | | 0.513 BSC | | | | Е | 3.00 BSC | | | | | E2 | 1.60 | 1.70 | 1.80 | | | L | 0.35 | 0.40 | 0.45 | | | Dimension | Min | Тур | Max | |-----------|------|------|------| | L1 | 0.00 | _ | 0.10 | | aaa | _ | 0.10 | _ | | bbb | _ | 0.10 | _ | | ddd | _ | 0.05 | _ | | eee | _ | _ | 0.08 | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing is based upon JEDEC Solid State Product Outline MO-248 but includes custom features which are toleranced per supplier designation. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 8.2 QFN20 PCB Land Pattern Figure 8.2. QFN20 PCB Land Pattern Drawing Table 8.2. QFN20 PCB Land Pattern Dimensions | Dimension | Min | Max | |-----------|------|------| | C1 | 2. | 70 | | C2 | 2. | 70 | | C3 | 2.: | 53 | | C4 | 2. | 53 | | Е | 0.50 | REF | | X1 | 0.20 | 0.30 | | X2 | 0.24 | .034 | | X3 | 1.70 | 1.80 | | Y1 | 0.50 | 0.60 | | Y2 | 0.24 | 0.34 | | Y3 | 1.70 | 1.80 | Dimension Min Max #### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on the IPC-7351 guidelines. - 4. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 $\mu$ m minimum, all the way around the pad. - 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 6. The stencil thickness should be 0.125 mm (5 mils). - 7. The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads. - 8. A 2x2 array of 0.75 mm openings on a 0.95 mm pitch should be used for the center pad to assure proper paste volume. - 9. A No-Clean, Type-3 solder paste is recommended. - 10. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. #### 8.3 QFN20 Package Marking Figure 8.3. QFN20 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). # 9. QFN24 Package Specifications ## 9.1 QFN24 Package Dimensions Figure 9.1. QFN24 Package Drawing Table 9.1. QFN24 Package Dimensions | Dimension | Min | Тур | Max | | | | | | | | | | |-----------|----------|----------|------|--|--|--|--|--|--|--|--|--| | Α | 0.70 | 0.75 | 0.80 | | | | | | | | | | | A1 | 0.00 | _ | 0.05 | | | | | | | | | | | b | 0.18 | 0.25 | 0.30 | | | | | | | | | | | D | | 4.00 BSC | | | | | | | | | | | | D2 | 2.35 | 2.45 | 2.55 | | | | | | | | | | | е | 0.50 BSC | | | | | | | | | | | | | Е | | 4.00 BSC | | | | | | | | | | | | E2 | 2.35 | 2.45 | 2.55 | | | | | | | | | | | L | 0.30 | 0.40 | 0.50 | | | | | | | | | | | aaa | _ | _ | 0.10 | | | | | | | | | | | bbb | _ | _ | 0.10 | | | | | | | | | | | ссс | _ | _ | 0.08 | | | | | | | | | | | ddd | _ | _ | 0.10 | | | | | | | | | | Dimension Min Typ Max - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC Solid State Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components. ## 9.2 QFN24 PCB Land Pattern Figure 9.2. QFN24 PCB Land Pattern Drawing Table 9.2. QFN24 PCB Land Pattern Dimensions | Dimension | Min | Max | | | | | | | | | |-----------|----------|------|--|--|--|--|--|--|--|--| | C1 | 3.90 | 4.00 | | | | | | | | | | C2 | 3.90 | 4.00 | | | | | | | | | | Е | 0.50 BSC | | | | | | | | | | | X1 | 0.20 | 0.30 | | | | | | | | | | X2 | 2.70 | 2.80 | | | | | | | | | | Y1 | 0.65 | 0.75 | | | | | | | | | | Y2 | 2.70 | 2.80 | | | | | | | | | Dimension Min Max #### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125 mm (5 mils). - 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 7. A 2 x 2 array of 1.10 mm x 1.10 mm openings on 1.30 mm pitch should be used for the center ground pad. - 8. A No-Clean, Type-3 solder paste is recommended. - 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. #### 9.3 QFN24 Package Marking Figure 9.3. QFN24 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - · YY The last 2 digits of the assembly year. - · WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). # 10. QSOP24 Package Specifications ## 10.1 QSOP24 Package Dimensions Figure 10.1. QSOP24 Package Drawing Table 10.1. QSOP24 Package Dimensions | Dimension | Min | Тур | Max | | | | | | | | | | |-----------|----------|-----------|------|--|--|--|--|--|--|--|--|--| | A | _ | _ | 1.75 | | | | | | | | | | | A1 | 0.10 | _ | 0.25 | | | | | | | | | | | b | 0.20 | _ | 0.30 | | | | | | | | | | | С | 0.10 | _ | 0.25 | | | | | | | | | | | D | 8.65 BSC | | | | | | | | | | | | | Е | | 6.00 BSC | | | | | | | | | | | | E1 | | 3.90 BSC | | | | | | | | | | | | е | | 0.635 BSC | | | | | | | | | | | | L | 0.40 | _ | 1.27 | | | | | | | | | | | theta | 0° | _ | 8° | | | | | | | | | | | Dimension | Min | Тур | Max | | | | | | | | |-----------|-----|------|-----|--|--|--|--|--|--|--| | aaa | | 0.20 | | | | | | | | | | bbb | | 0.18 | | | | | | | | | | ccc | | 0.10 | | | | | | | | | | ddd | | 0.10 | | | | | | | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC outline MO-137, variation AE. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. #### 10.2 QSOP24 PCB Land Pattern Figure 10.2. QSOP24 PCB Land Pattern Drawing Table 10.2. QSOP24 PCB Land Pattern Dimensions | Dimension | Min | Мах | | | | | | | | | |-----------|-----------|------|--|--|--|--|--|--|--|--| | С | 5.20 | 5.30 | | | | | | | | | | E | 0.635 BSC | | | | | | | | | | | Х | 0.30 | 0.40 | | | | | | | | | | Υ | 1.50 | 1.60 | | | | | | | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This land pattern design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 $\mu$ m minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125 mm (5 mils). - 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 7. A No-Clean, Type-3 solder paste is recommended. - 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. #### 10.3 QSOP24 Package Marking Figure 10.3. QSOP24 Package Marking The package marking consists of: - PPPPPPP The part number designation. - TTTTTT A trace or manufacturing code. - YY The last 2 digits of the assembly year. - WW The 2-digit workweek when the device was assembled. - # The device revision (A, B, etc.). ### 11. Revision History #### 11.1 Revision 1.3 September 23, 2016 Added A-grade parts. Added 5.2 Debug. Added bootloader pinout information and a reference to AN945: EFM8 Factory Bootloader User Guide in 3.10 Bootloader. Added specifications for 4.1.16 SMBus. Added CRC Calculation Time to 4.1.4 Flash Memory. Added a note linking to the Typical VOH and VOL Performance graphs in 4.1.15 Port I/O. Added the t<sub>POR</sub> and adjusted the V<sub>POR</sub> falling specifications in 4.1.3 Reset and Supply Monitor. Added a note to 3.1 Introduction referencing the Reference Manual. Added a note to 3.2 Power to clarify that entering Sleep may disconnect the active debug session. Specified that the UART has a 1-byte FIFO in 3.6 Communications and Other Digital Peripherals. #### 11.2 Revision 1.2 Added CSP16 package. Updated the "C2D / P2.0" pin on the QSOP24 pinout diagram to "C2D / P2.7." Added crystal oscillator drive current typical values to Table 4.7 Crystal Oscillator on page 18. Corrected the number of capacitive sense channels for 24- and 20-pin packages in Table 4.14 Capacitive Sense (CS0) on page 24. Corrected E dimension shown in Figure 8.2 QFN20 PCB Land Pattern Drawing on page 50. Added more information to 3.10 Bootloader. ## 11.3 Revision 1.1 Initial release. # **Table of Contents** | 1. | Feature List | | | | | | | | | | . 1 | |----|-------------------------------------------------------------------------------------------------|------|-------|--|--|--|--|--|--|--|-----| | 2. | Ordering Information | | | | | | | | | | . 2 | | 3. | System Overview | | | | | | | | | | . 4 | | | 3.1 Introduction | | | | | | | | | | . 4 | | | 3.2 Power | | | | | | | | | | . 5 | | | 3.3 I/O | | | | | | | | | | . 5 | | | 3.4 Clocking | | | | | | | | | | . 6 | | | 3.5 Counters/Timers and PWM | | | | | | | | | | . 6 | | | 3.6 Communications and Other Digital Perip | hera | als . | | | | | | | | . 7 | | | 3.7 Analog | | | | | | | | | | | | | 3.8 Reset Sources | | | | | | | | | | | | | 3.9 Debugging | | | | | | | | | | | | | 3.10 Bootloader | | | | | | | | | | | | 4 | Electrical Specifications | | | | | | | | | | | | 4. | • | | | | | | | | | | | | | <ul><li>4.1 Electrical Characteristics</li><li>4.1.1 Recommended Operating Conditions</li></ul> | | | | | | | | | | | | | 4.1.2 Power Consumption | | | | | | | | | | | | | 4.1.3 Reset and Supply Monitor | | | | | | | | | | | | | 4.1.4 Flash Memory | | | | | | | | | | | | | 4.1.5 Power Management Timing | | | | | | | | | | | | | 4.1.6 Internal Oscillators | | | | | | | | | | | | | 4.1.7 Crystal Oscillator | | | | | | | | | | | | | 4.1.9 ADC | | | | | | | | | | | | | 4.1.10 Voltage Reference | | | | | | | | | | | | | 4.1.11 Temperature Sensor | | | | | | | | | | | | | 4.1.12 Comparators | | | | | | | | | | | | | 4.1.13 Programmable Current Reference (IR 4.1.14 Capacitive Sense (CS0) | | • | | | | | | | | | | | 4.1.15 Port I/O | | | | | | | | | | | | | 4.1.16 SMBus | | | | | | | | | | .26 | | | 4.2 Thermal Conditions | | | | | | | | | | .28 | | | 4.3 Absolute Maximum Ratings | | | | | | | | | | .28 | | | 4.4 Typical Performance Curves | | | | | | | | | | .29 | | 5. | Typical Connection Diagrams | | | | | | | | | | 31 | | | 5.1 Power | | | | | | | | | | | | | 5.2 Debug | | | | | | | | | | | | | 5.3 Other Connections | | | | | | | | | | | | 6. | Pin Definitions | | | | | | | | | | | | 6.1 EFM8SB1x-QFN20 Pin Definitions 6.2 EFM8SB1x-QFN24 Pin Definitions 6.3 EFM8SB1x-QSOP24 Pin Definitions 6.4 EFM8SB1x-CSP16 Pin Definitions 6.5 EFM8SB1x-CSP16 Pin Definitions 6.6 EFM8SB1x-CSP16 Pin Definitions 7. CSP16 Package Specifications 7.1 CSP16 Package Dimensions 7.2 CSP16 PCB Land Pattern 7.3 CSP16 Package Marking 8. QFN20 Package Marking 8. QFN20 Package Dimensions 8.1 QFN20 Package Dimensions 8.2 QFN20 PCB Land Pattern 8.3 QFN20 Package Marking 9. QFN24 Package Specifications. 9.1 QFN24 Package Dimensions. 9.2 QFN24 PCB Land Pattern 9.3 QFN24 Package Marking 10. QSOP24 Package Marking 11. QSOP24 Package Dimensions 10.1 QSOP24 Package Dimensions 10.2 QSOP24 Package Dimensions 10.3 QSOP24 Package Marking 11. Revision History. 11.1 Revision History. 11.1 Revision 1.3 11.2 Revision 1.2 11.3 Revision 1.1 | | | | | | | | | | | | | | | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----------|---------|--------------------|-------|-------------------|--------|-------|-----|--|--|--|--|--|--|--|--|--|--|-----| | 6.3 EFM8SB1x-QSOP24 Pin Definitions 6.4 EFM8SB1x-CSP16 Pin Definitions 7. CSP16 Package Specifications. 7.1 CSP16 Package Dimensions. 7.2 CSP16 PCB Land Pattern. 7.3 CSP16 Package Marking 8. QFN20 Package Specifications. 8.1 QFN20 Package Dimensions 8.2 QFN20 PCB Land Pattern 8.3 QFN20 Package Marking. 9. QFN24 Package Specifications. 9.1 QFN24 Package Specifications. 9.1 QFN24 Package Dimensions. 9.2 QFN24 PCB Land Pattern. 9.3 QFN24 PCB Land Pattern. 9.3 QFN24 Package Marking. 10. QSOP24 Package Marking. 11. QSOP24 Package Dimensions 10.1 QSOP24 Package Dimensions 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 PCB Land Pattern 10.3 QSOP24 Package Marking. 11. Revision History. 11.1 Revision 1.3 11.2 Revision 1.2 | | 6.1 | Е | FM8SB | 1x-QF | N20 | Pin [ | efini | tions | s. | | | | | | | | | | | .33 | | 6.4 EFM8SB1x-CSP16 Pin Definitions 7. CSP16 Package Specifications. 7.1 CSP16 Package Dimensions. 7.2 CSP16 PCB Land Pattern. 7.3 CSP16 Package Marking 8. QFN20 Package Specifications. 8.1 QFN20 Package Dimensions 8.2 QFN20 PCB Land Pattern 8.3 QFN20 Package Marking 9. QFN24 Package Specifications. 9.1 QFN24 Package Specifications. 9.1 QFN24 Package Dimensions. 9.2 QFN24 PCB Land Pattern 9.3 QFN24 Package Marking 10. QSOP24 Package Marking 11. QSOP24 Package Dimensions 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 Package Dimensions 10.4 Revision History. 11.1 Revision History. 11.1 Revision 1.3 11.2 Revision 1.2 | | 6.2 | E | FM8SB | 1x-QF | N24 | Pin [ | efini | tions | s. | | | | | | | | | | | .36 | | 7. CSP16 Package Specifications. | | 6.3 | Е | FM8SB | 1x-QS | OP2 | 4 Pin | Defi | nitio | ns | | | | | | | | | | | .39 | | 7.1 CSP16 Package Dimensions. 7.2 CSP16 PCB Land Pattern. 7.3 CSP16 Package Marking. 8. QFN20 Package Specifications. 8.1 QFN20 Package Dimensions 8.2 QFN20 PCB Land Pattern. 8.3 QFN20 Package Marking. 9. QFN24 Package Specifications. 9.1 QFN24 Package Specifications. 9.1 QFN24 Package Dimensions. 9.2 QFN24 PCB Land Pattern. 9.3 QFN24 PCB Land Pattern. 9.3 QFN24 Package Marking. 10. QSOP24 Package Specifications 10.1 QSOP24 Package Dimensions 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 Package Marking. 11. Revision History. 11.1 Revision 1.3 11.2 Revision 1.2 | | 6.4 | Е | FM8SB | 1x-CS | P16 | Pin C | efinit | tions | S . | | | | | | | | | | | .42 | | 7.1 CSP16 Package Dimensions. 7.2 CSP16 PCB Land Pattern. 7.3 CSP16 Package Marking. 8. QFN20 Package Specifications. 8.1 QFN20 Package Dimensions 8.2 QFN20 PCB Land Pattern. 8.3 QFN20 Package Marking. 9. QFN24 Package Specifications. 9.1 QFN24 Package Specifications. 9.1 QFN24 Package Dimensions. 9.2 QFN24 PCB Land Pattern. 9.3 QFN24 PCB Land Pattern. 9.3 QFN24 Package Marking. 10. QSOP24 Package Specifications 10.1 QSOP24 Package Dimensions 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 Package Marking. 11. Revision History. 11.1 Revision 1.3 11.2 Revision 1.2 | ·. ( | CSF | P1 | 6 Packa | age S <sub>l</sub> | pecif | icati | ons. | | | | | | | | | | | | | 44 | | 7.2 CSP16 PCB Land Pattern 7.3 CSP16 Package Marking 8. QFN20 Package Specifications. 8.1 QFN20 Package Dimensions 8.2 QFN20 PCB Land Pattern 8.3 QFN20 Package Marking 9. QFN24 Package Specifications. 9.1 QFN24 Package Dimensions 9.2 QFN24 PCB Land Pattern 9.3 QFN24 Package Marking 10. QSOP24 Package Marking 10. QSOP24 Package Dimensions 10.1 QSOP24 PCB Land Pattern 10.3 QSOP24 PCB Land Pattern 10.3 QSOP24 PCB Land Pattern 11.1 Revision History. 11.1 Revision 1.3 11.2 Revision 1.2 | | | | | _ | | | | | | | | | | | | | | | | | | 8. QFN20 Package Specifications. 8.1 QFN20 Package Dimensions 8.2 QFN20 PCB Land Pattern 8.3 QFN20 Package Marking. 9. QFN24 Package Specifications. 9.1 QFN24 Package Dimensions. 9.2 QFN24 PCB Land Pattern. 9.3 QFN24 Package Marking. 10. QSOP24 Package Specifications 10.1 QSOP24 Package Specifications 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 PCB Land Pattern 11.4 Revision History. 11.5 Revision 1.5 Revision 1.2 | | | | | _ | | | | | | | | | | | | | | | | | | 8.1 QFN20 Package Dimensions 8.2 QFN20 PCB Land Pattern 8.3 QFN20 Package Marking 9. QFN24 Package Specifications. 9.1 QFN24 Package Dimensions. 9.2 QFN24 PCB Land Pattern. 9.3 QFN24 Package Marking. 10. QSOP24 Package Specifications 10.1 QSOP24 Package Dimensions 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 PCB Land Pattern 10.3 QSOP24 Package Marking. | | 7.3 | C | CSP16 F | 'ackag | е Ма | ırking | ١ | | | | | | | | | | | | | .47 | | 8.2 QFN20 PCB Land Pattern 8.3 QFN20 Package Marking 9. QFN24 Package Specifications. 9.1 QFN24 Package Dimensions. 9.2 QFN24 PCB Land Pattern. 9.3 QFN24 Package Marking 10. QSOP24 Package Specifications 10.1 QSOP24 Package Dimensions 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 PCB Land Pattern 10.1 QSOP24 Package Marking 11. Revision History. 11.1 Revision 1.3 11.2 Revision 1.2 | i. ( | QFN | <b>N2</b> | 0 Pack | age S | pecif | ficati | ons. | | | | | | | | | | | | | 48 | | 8.3 QFN20 Package Marking 9. QFN24 Package Specifications 9.1 QFN24 Package Dimensions 9.2 QFN24 PCB Land Pattern 9.3 QFN24 Package Marking 10. QSOP24 Package Specifications 10.1 QSOP24 Package Dimensions 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 Package Marking 11. Revision History. 11.1 Revision 1.3 11.2 Revision 1.2 | | 8.1 | ( | QFN20 | Packa | ge Di | mens | sions | | | | | | | | | | | | | .48 | | 9. QFN24 Package Specifications. 9.1 QFN24 Package Dimensions. 9.2 QFN24 PCB Land Pattern. 9.3 QFN24 Package Marking. 10. QSOP24 Package Specifications 10.1 QSOP24 Package Dimensions 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 Package Marking. 11. Revision History. 11.1 Revision 1.3 11.2 Revision 1.2 | | 8.2 | . ( | QFN20 | PCB L | and F | <sup>o</sup> atte | rn . | | | | | | | | | | | | | .50 | | 9.1 QFN24 Package Dimensions. 9.2 QFN24 PCB Land Pattern. 9.3 QFN24 Package Marking. 10. QSOP24 Package Specifications 10.1 QSOP24 Package Dimensions 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 Package Marking. 11. Revision History. 11.1 Revision 1.3 11.2 Revision 1.2 | | 8.3 | C | QFN20 F | <sup>2</sup> ackag | је Ма | ırking | ١ | | | | | | | | | | | | | .51 | | 9.1 QFN24 Package Dimensions. 9.2 QFN24 PCB Land Pattern. 9.3 QFN24 Package Marking. 10. QSOP24 Package Specifications 10.1 QSOP24 Package Dimensions 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 Package Marking. 11. Revision History. 11.1 Revision 1.3 11.2 Revision 1.2 | )_ ( | QFN | <b>N2</b> | 4 Pack | age S | pecif | ficati | ons. | | | | | | | | | | | | | 52 | | 9.2 QFN24 PCB Land Pattern 9.3 QFN24 Package Marking 10. QSOP24 Package Specifications 10.1 QSOP24 Package Dimensions 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 Package Marking 11. Revision History. 11.1 Revision 1.3 11.2 Revision 1.2 | | | | | | | | | | | | | | | | | | | | | | | 10. QSOP24 Package Specifications 10.1 QSOP24 Package Dimensions 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 Package Marking 11. Revision History 11.1 Revision 1.3 11.2 Revision 1.2 | | | | | | | | | | | | | | | | | | | | | | | 10.1 QSOP24 Package Dimensions 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 Package Marking 11. Revision History 11.1 Revision 1.3 11.2 Revision 1.2 | | 9.3 | C | QFN24 F | <sup>2</sup> ackag | је Ма | ırking | ١ | | | | | | | | | | | | | .55 | | 10.2 QSOP24 PCB Land Pattern 10.3 QSOP24 Package Marking 11. Revision History 11.1 Revision 1.3 11.2 Revision 1.2 | 0. | QS | SO | )P24 Pa | ıckage | Sp€ | ecific | atio | ns | | | | | | | | | | | | 56 | | 10.3 QSOP24 Package Marking | | 10. | 1 | QSOP | 24 Pac | :kage | Dim | ensic | ns | | | | | | | | | | | | .56 | | 11. Revision History. | | 10. | 2 | QSOP | 24 PCF | 3 Lar | าd Pa | ttern | | | | | | | | | | | | | .58 | | 11.1 Revision 1.3 | | 10. | 3 | QSOP2 | 4 Pacl | kage | Mark | ing . | | | | | | | | | | | | | .59 | | 11.2 Revision 1.2 | 1. | Re | vi | sion Hi | story | | | | | | | | | | | | | | | | 60 | | | | 11. | 1 | Revisio | n 1.3 . | | | | | | | | | | | | | | | | .60 | | 11.3 Revision 1.1 | | 11. | 2 | Revisio | n 1.2 . | | | | | | | | | | | | | | | | .60 | | | | 11. | 3 | Revisio | n 1.1 . | | | | | | | | | | | | | | | | .60 | Table of Contents . . . . . . . . . . . . . . . . . . . . . . . . . . 61 loT Portfolio www.silabs.com/loT SW/HW www.silabs.com/simplicity Quality www.silabs.com/quality Support and Community community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA