# INTEGRATED CIRCUITS



Product specification Supersedes data of 1994 May 20 IC23 Data Handbook 1998 Feb 19



Philips Semiconductors

### 74LVT646

#### **FEATURES**

- Combines 74LVT245 and 74LVT574 type functions in one device
- Independent registers for A and B buses
- Multiplexed real-time and stored data
- Output capability: +64mA/-32mA
- TTL input and output switching levels
- Input and output interface capability to systems at 5V supply
- Bus-hold data inputs eliminate the need for external pull-up resistors to hold unused inputs
- Live insertion/extraction permitted
- No bus current loading when output is tied to 5V bus
- Latch-up protection exceeds 500mA per JEDEC Std 17
- Power-up 3-State
- Power-up reset
- ESD protection exceeds 2000V per MIL STD 883 Method 3015 and 200V per Machine Model

#### DESCRIPTION

The LVT646 is a high-performance BiCMOS product designed for  $V_{CC}$  operation at 3.3V.

This device consists of bus transceiver circuits with 3-State outputs, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or the internal registers.

Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes High.

Output Enable ( $\overline{OE}$ ) and DIR pins are provided to control the transceiver function. In the transceiver mode, data present at the high impedance port may be stored in either the A or B register or both.

The Select (SAB, SBA) pins determine whether data is stored or transferred through the device in real-time. The DIR determines which bus will receive data when the  $\overline{OE}$  is active (Low).

In the isolation mode ( $\overline{OE}$  = High), data from Bus A may be stored in the B register and/or data from Bus B may be stored in the A register.

When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two buses, A or B may be driven at a time. The examples on the next page demonstrate the four fundamental bus management functions that can be performed with the 74LVT646.

#### QUICK REFERENCE DATA

| SYMBOL                               | PARAMETER                                 | CONDITIONS<br>T <sub>amb</sub> = 25°C; GND = 0V | TYPICAL    | UNIT |
|--------------------------------------|-------------------------------------------|-------------------------------------------------|------------|------|
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An | $C_{L} = 50 pF; V_{CC} = 3.3 V$                 | 2.8<br>2.7 | ns   |
| C <sub>IN</sub>                      | Input capacitance<br>CP, S, OE, DIR       | $V_{I/O} = 0V \text{ or } 3.0V$                 | 4          | pF   |
| C <sub>I/O</sub>                     | I/O capacitance                           | Outputs disabled; $V_{I/O} = 0V$ or 3.0V        | 10         | pF   |
| I <sub>CCZ</sub>                     | Total supply current                      | Outputs disabled; $V_{CC} = 3.6V$               | 0.13       | mA   |

#### **ORDERING INFORMATION**

| PACKAGES                    | TEMPERATURE RANGE | OUTSIDE NORTH AMERICA | NORTH AMERICA | DWG NUMBER |
|-----------------------------|-------------------|-----------------------|---------------|------------|
| 24-Pin Plastic SOL          | -40°C to +85°C    | 74LVT646 D            | 74LVT646 D    | SOT163-1   |
| 24-Pin Plastic SSOP Type II | -40°C to +85°C    | 74LVT646 DB           | 74LVT646 DB   | SOT399-1   |
| 24-Pin Plastic TSSOP Type I | -40°C to +85°C    | 74LVT646 PW           | 74LVT646PW DH | SOT360-1   |

#### **PIN CONFIGURATION**



#### **PIN DESCRIPTION**

| PIN NUMBER                        | SYMBOL          | FUNCTION                                     |
|-----------------------------------|-----------------|----------------------------------------------|
| 1, 23                             | CPAB /<br>CPBA  | A to B clock input / B to A clock input      |
| 2, 22                             | SAB / SBA       | A to B select input / B to<br>A select input |
| 3                                 | DIR             | Direction control input                      |
| 4, 5, 6, 7, 8, 9, 10,<br>11       | A0 – A7         | Data inputs/outputs (A side)                 |
| 20, 19, 18, 17, 16,<br>15, 14, 13 | B0 – B7         | Data inputs/outputs (B<br>side)              |
| 21                                | ŌĒ              | Output enable input<br>(active-low)          |
| 12                                | GND             | Ground (0V)                                  |
| 24                                | V <sub>CC</sub> | Positive supply voltage                      |

### 74LVT646



### LOGIC DIAGRAM



### 74LVT646



### **FUNCTION TABLE**

|        |        | INPUT       | 5           |        |        | DATA I/O               |                        | OPERATING MODE                                      |
|--------|--------|-------------|-------------|--------|--------|------------------------|------------------------|-----------------------------------------------------|
| ŌĒ     | DIR    | CPAB        | СРВА        | SAB    | SBA    | An                     | Bn                     | OFERATING MODE                                      |
| х      | х      | Ŷ           | Х           | х      | Х      | Input                  | Unspecified<br>output* | Store A, B unspecified                              |
| х      | х      | х           | Ŷ           | х      | Х      | Unspecified<br>output* | Input                  | Store B, A unspecified                              |
| H<br>H | X<br>X | ↑<br>H or L | ↑<br>H or L | X<br>X | X<br>X | Input                  | Input                  | Store A and B data<br>Isolation, hold storage       |
| L      | L<br>L | X<br>X      | X<br>H or L | X<br>X | L<br>H | Output                 | Input                  | Real time B data to A bus<br>Stored B data to A bus |
| L      | H<br>H | X<br>H or L | X<br>X      | L<br>H | X<br>X | Input                  | Output                 | Real time A data to B bus<br>Stored A data to B bus |

H = High voltage level L = Low voltage level

X ↑ = Don't care

Low-to-High clock transition =

The data output function may be enabled or disabled by various signals at the OE input. Data input functions are always enabled, i.e., data at the bus pins will be stored on every Low-to-High transition of the clock.

## 74LVT646

### ABSOLUTE MAXIMUM RATINGS<sup>1, 2</sup>

| SYMBOL           | PARAMETER                      | CONDITIONS                  | RATING       | UNIT |
|------------------|--------------------------------|-----------------------------|--------------|------|
| V <sub>CC</sub>  | DC supply voltage              |                             | -0.5 to +4.6 | V    |
| I <sub>IK</sub>  | DC input diode current         | V <sub>1</sub> < 0          | -50          | mA   |
| VI               | DC input voltage <sup>3</sup>  |                             | -0.5 to +7.0 | V    |
| Ι <sub>ΟΚ</sub>  | DC output diode current        | V <sub>O</sub> < 0          | -50          | mA   |
| V <sub>OUT</sub> | DC output voltage <sup>3</sup> | Output in Off or High state | -0.5 to +7.0 | V    |
|                  |                                | Output in Low state         | 128          |      |
| IOUT             | DC output current              | Output in High state        | -64          | mA   |
| T <sub>stg</sub> | Storage temperature range      |                             | -65 to 150   | °C   |

NOTES:

Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.

3. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

#### **RECOMMENDED OPERATING CONDITIONS**

| CYMDOL              | DADAMETED                                                              | LIM |     |      |
|---------------------|------------------------------------------------------------------------|-----|-----|------|
| SYMBOL              | PARAMETER                                                              | MIN | MAX | UNIT |
| V <sub>CC</sub>     | DC supply voltage                                                      | 2.7 | 3.6 | V    |
| VI                  | Input voltage                                                          | 0   | 5.5 | V    |
| VIH                 | High-level input voltage                                               | 2.0 |     | V    |
| V <sub>IL</sub>     | Input voltage                                                          |     | 0.8 | V    |
| I <sub>OH</sub>     | High-level output current                                              |     | -32 | mA   |
| 1                   | Low-level output current                                               |     | 32  | A    |
| I <sub>OL</sub>     | Low-level output current; current duty cycle $\leq$ 50%, f $\geq$ 1kHz |     | 64  | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate; Outputs enabled                    |     | 10  | ns/V |
| T <sub>amb</sub>    | Operating free-air temperature range                                   | -40 | +85 | °C   |

# Product specification

74LVT646

# 3.3V Octal bus transceiver/register (3-State)

#### **DC ELECTRICAL CHARACTERISTICS**

|                    |                                                              |                                                                                            |                             |                      | LIMITS               |      |    |
|--------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------|----------------------|----------------------|------|----|
| SYMBOL             | PARAMETER                                                    | TEST CONDITIONS                                                                            | Temp = -40°C to +85°C       |                      |                      |      |    |
|                    |                                                              |                                                                                            |                             | MIN                  | TYP<br>NO TAG        | МАХ  |    |
| VIK                | Input clamp voltage                                          | V <sub>CC</sub> = 2.7V; I <sub>IK</sub> = -18mA                                            |                             |                      | -0.9                 | -1.2 | V  |
|                    |                                                              | $V_{CC} = 2.7$ to 3.6V; $I_{OH} = -100\mu A$                                               |                             | V <sub>CC</sub> -0.2 | V <sub>CC</sub> -0.1 |      |    |
| V <sub>OH</sub>    | High-level output voltage                                    | $V_{CC} = 2.7V; I_{OH} = -8mA$                                                             |                             | 2.4                  | 2.5                  |      | V  |
|                    |                                                              | V <sub>CC</sub> = 3.0V; I <sub>OH</sub> = -32mA                                            |                             | 2.0                  | 2.2                  |      |    |
|                    |                                                              | V <sub>CC</sub> = 2.7V; I <sub>OL</sub> = 100μA                                            |                             |                      | 0.1                  | 0.2  |    |
|                    |                                                              | V <sub>CC</sub> = 2.7V; I <sub>OL</sub> = 24mA                                             |                             |                      | 0.3                  | 0.5  |    |
| V <sub>OL</sub>    | Low-level output voltage                                     | V <sub>CC</sub> = 3.0V; I <sub>OL</sub> = 16mA                                             |                             |                      | 0.25                 | 0.4  | V  |
|                    |                                                              | V <sub>CC</sub> = 3.0V; I <sub>OL</sub> = 32mA                                             |                             |                      | 0.3                  | 0.5  |    |
|                    |                                                              | V <sub>CC</sub> = 3.0V; I <sub>OL</sub> = 64mA                                             |                             |                      | 0.4                  | 0.55 |    |
| V <sub>RST</sub>   | Power-up output low voltage <sup>5</sup>                     | $V_{CC}$ = 3.6V; I <sub>O</sub> = 1mA; V <sub>I</sub> = GND or V <sub>CC</sub>             | ;                           |                      | 0.13                 | 0.55 | V  |
|                    |                                                              | $V_{CC} = 3.6V; V_I = V_{CC} \text{ or } GND$                                              |                             |                      | ±0.1                 | ±1   |    |
|                    |                                                              | $V_{CC} = 0 \text{ or } 3.6 \text{V}; \text{ V}_{\text{I}} = 5.5 \text{V}$                 | Control pins                |                      | 1                    | 10   |    |
| I                  | Input leakage current                                        | $V_{CC} = 3.6V; V_1 = 5.5V$                                                                |                             |                      | 1                    | 20   | μΑ |
|                    |                                                              | $V_{CC} = 3.6V; V_{I} = V_{CC}$                                                            | I/O Data pins <sup>4</sup>  |                      | 0.1                  | 1    |    |
|                    |                                                              | $V_{CC} = 3.6V; V_{I} = 0$                                                                 |                             |                      | -1                   | -5   |    |
| I <sub>OFF</sub>   | Output off current                                           | $V_{CC} = 0V; V_{I} \text{ or } V_{O} = 0 \text{ to } 4.5V$                                | -                           |                      | 1                    | ±100 | μΑ |
|                    |                                                              | $V_{CC} = 3V; V_I = 0.8V$                                                                  |                             | 75                   | 150                  |      |    |
| I <sub>HOLD</sub>  | Bus Hold current A inputs <sup>6</sup>                       | $V_{CC} = 3V; V_I = 2.0V$                                                                  |                             | -75                  | -150                 |      | μA |
| I <sub>EX</sub>    | Current into an output in the High state when $V_O > V_{CC}$ | $V_{CC} = 0V \text{ to } 3.6V; V_{CC} = 3.6V$<br>$V_{O} = 5.5V; V_{CC} = 3.0V$             |                             | ±500                 | 60                   | 125  | μΑ |
| I <sub>PU/PD</sub> | Power up/down 3-State output current <sup>3</sup>            | $V_{CC} \le 1.2V$ ; $V_O = 0.5V$ to $V_{CC}$ ; $V_I = GND$ or $V_{CC}$ ; OE/OE =Don't care |                             |                      | 15                   | ±100 | μA |
| ICCH               |                                                              | $V_{CC}$ = 3.6V; Outputs High, $V_{I}$ = GND or $V_{CC}$ , $I_{O}$ = 0                     |                             |                      | 0.13                 | 0.19 |    |
| I <sub>CCL</sub>   | Quiescent supply current                                     | $V_{CC}$ = 3.6V; Outputs Low, $V_I$ = GND or $V_{CC}$ , $I_O$ = 0                          |                             |                      | 3                    | 12   | mA |
| I <sub>CCZ</sub>   | 1                                                            | $V_{CC}$ = 3.6V; Outputs Disabled; $V_{I}$ = GN                                            | O or $V_{CC}$ , $I_{O} = 0$ |                      | 0.13                 | 0.19 | 1  |
| $\Delta I_{CC}$    | Additional supply current per input pin <sup>2</sup>         | $V_{CC}$ = 3V to 3.6V; One input at $V_{CC}$ -0.6<br>Other inputs at $V_{CC}$ or GND       | V,                          |                      | 0.1                  | 0.2  | mA |

NOTES:

NOTES:
All typical values are at and T<sub>amb</sub> = 25°C.
This is the increase in supply current for each input at the specified voltage level other than V<sub>CC</sub> or GND
This parameter is valid for any V<sub>CC</sub> between 0V and 1.2V with a transition time of up to 10msec. From V<sub>CC</sub> = 1.2V to V<sub>CC</sub> = 3.3V ± 0.3V a transition time of 100µsec is permitted. This parameter is valid for T<sub>amb</sub> = 25°C only.
Unused pins at V<sub>CC</sub> or GND.
For valid test results, data must not be loaded into the flip-flops (or latches) after applying power.
This is the bus hold overdrive current required to force the input to the opposite logic state.

### 74LVT646

AC CHARACTERISTICS GND = 0V,  $t_R = t_F = 2.5ns$ ,  $C_L = 50pF$ ,  $R_L = 500\Omega$ ;  $T_{amb} = -40^{\circ}C$  to +85°C.

|                                      |                                               |          |            | l                       | LIMITS     |                        |     |
|--------------------------------------|-----------------------------------------------|----------|------------|-------------------------|------------|------------------------|-----|
| SYMBOL                               | PARAMETER                                     | WAVEFORM | Vcc        | <sub>2</sub> = 3.3V ± 0 | ).3V       | V <sub>CC</sub> = 2.7V |     |
|                                      |                                               |          | MIN        | TYP <sup>1</sup>        | MAX        | MAX                    |     |
| f <sub>MAX</sub>                     | Maximum clock frequency                       | 1        | 150        | 180                     |            |                        | MHz |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CPAB to Bn or CPBA to An | 1        | 1.8<br>2.1 | 3.8<br>3.8              | 5.7<br>5.7 | 6.7<br>6.4             | ns  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>An to Bn or Bn to An     | 2        | 1.3<br>1.0 | 2.8<br>2.7              | 4.7<br>4.6 | 5.4<br>5.3             | ns  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>SAB to Bn or SBA to An   | 2<br>3   | 1.4<br>1.4 | 3.7<br>3.8              | 6.2<br>6.2 | 7.2<br>6.8             | ns  |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>OE to An or Bn          | 5<br>6   | 1.0<br>1.0 | 4.0<br>4.1              | 5.8<br>6.0 | 7.2<br>7.3             | ns  |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>OE to An or Bn         | 5<br>6   | 2.3<br>2.2 | 4.3<br>3.8              | 6.5<br>5.8 | 6.9<br>5.9             | ns  |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time<br>DIR to An or Bn         | 5<br>6   | 1.0<br>1.2 | 3.4<br>3.4              | 6.5<br>6.3 | 7.5<br>7.1             | ns  |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time<br>DIR to An or Bn        | 5<br>6   | 1.7<br>1.5 | 4.1<br>3.5              | 7.2<br>5.8 | 8.1<br>6.3             | ns  |

NOTE:

1. All typical values are at V\_{CC} = 3.3V and T\_{amb} = 25°C.

### **AC SETUP REQUIREMENTS**

GND = 0V,  $t_R$  =2.5ns,  $t_F$  = 2.5ns,  $C_L$  = 50pF,  $R_L$  = 500 $\Omega$ ;  $T_{amb}$  = -40°C to +85°C

|                                          |                                                   |          |                      |              | LIMITS                 |      |
|------------------------------------------|---------------------------------------------------|----------|----------------------|--------------|------------------------|------|
| SYMBOL                                   | PARAMETER                                         | WAVEFORM | V <sub>CC</sub> = 3. | 3V± 0.3V     | V <sub>CC</sub> = 2.7V | UNIT |
|                                          |                                                   |          | Min                  | Тур          | Min                    |      |
| t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup time <sup>1</sup><br>An to CPAB, Bn to CPBA | 4        | 1.5<br>2.0           | 1.0<br>1.0   | 1.6<br>2.4             | ns   |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time <sup>1</sup><br>An to CPAB, Bn to CPBA  | 4        | 0.0<br>0.0           | -1.0<br>-1.0 | 0.0<br>0.0             | ns   |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | Pulse width, High or Low<br>CPAB or CPBA          | 1        | 3.3<br>3.3           | 1.0<br>2.0   | 3.3<br>3.3             | ns   |

NOTE:

1. This data sheet limit may vary among suppliers.

### 74LVT646

#### AC WAVEFORMS



Waveform 1. Propagation Delay, Clock Input to Output, Clock Pulse Width, and Maximum Clock Frequency



Waveform 2. Propagation Delay, SAB to Bn or SBA to An, An to Bn or Bn to An



Waveform 3. Propagation Delay, SBA to An or SAB to Bn



Waveform 4. Data Setup and Hold Times







Waveform 6. 3-State Output Enable Time to Low Level and **Output Disable Time from Low Level** 

### 74LVT646

### **TEST CIRCUIT AND WAVEFORM**





### 74LVT646

### 74LVT646



### 74LVT646



74LVT646

Product specification

NOTES

13

### 74LVT646

#### Data sheet status

| Data sheet<br>status      | Product<br>status | Definition <sup>[1]</sup>                                                                                                                                                                                                                                       |
|---------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development.<br>Specification may change in any manner without notice.                                                                                                            |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date.<br>Philips Semiconductors reserves the right to make chages at any time without notice in order to<br>improve design and supply the best possible product. |
| Product<br>specification  | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                            |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

#### Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

print code

Document order number:

9397-750-03544

Date of release: 05-96

Let's make things better.



PHILIPS