COMPLIANT HALOGEN FREE # Dual P-Channel 20 V (D-S) MOSFET | PRODU | PRODUCT SUMMARY | | | | | | |---------------------|--------------------------------------------|--------------------|-----------------------|--|--|--| | V <sub>DS</sub> (V) | $R_{DS(on)}(\Omega)$ | I <sub>D</sub> (A) | Q <sub>g</sub> (Typ.) | | | | | - 20 | $0.059 \text{ at V}_{GS} = -4.5 \text{ V}$ | - 6 <sup>a</sup> | 6.9 nC | | | | | - 20 | 0.096 at V <sub>GS</sub> = - 2.5 V | - 6 <sup>a</sup> | 0.9110 | | | | #### **FEATURES** - Halogen-free According to IEC 61249-2-21 Definition - TrenchFET® Power MOSFET - New Thermally Enhanced PowerPAK<sup>®</sup> ChipFET<sup>®</sup> Package - Small Footprint Area - Low On-Resistance - Thin 0.8 mm Profile - Typical ESD Performance 1500 V in HBM - Compliant to RoHS Directive 2002/95/EC #### **APPLICATIONS** Lot Traceability and Date Code • Load Switch and Charger Switch for Portable Devices DC/DC Converters PowerPAK ChipFET Dual Bottom View Ordering Information: Si5999EDU-T1-GE3 (Lead (Pb)-free and Halogen-free) P-Channel MOSFET P-Channel MOSFET | Parameter | | Symbol | Limit | Unit | | |-----------------------------------------------------|-----------------------------------|-----------------|-----------------------|------|--| | Drain-Source Voltage | | $V_{DS}$ | - 20 | V | | | Gate-Source Voltage | | $V_{GS}$ | ± 12 | | | | | T <sub>C</sub> = 25 °C | | - 6 <sup>a</sup> | | | | Continuous Drain Current (T <sub>.1</sub> = 150 °C) | T <sub>C</sub> = 70 °C | I <sub>D</sub> | - 6 <sup>a</sup> | A | | | Continuous Diam Current (1) = 100 C) | T <sub>A</sub> = 25 °C | טי | - 5 <sup>b, c</sup> | | | | | T <sub>A</sub> = 70 °C | | - 4 <sup>b, c</sup> | | | | Pulsed Drain Current (t = 300 μs) | | I <sub>DM</sub> | - 20 | | | | Continuous Source-Drain Diode Current | T <sub>C</sub> = 25 °C | I <sub>S</sub> | - 6 <sup>a</sup> | | | | Continuous Cource-Diam Diode Current | T <sub>A</sub> = 25 °C | '5 | - 1.9 <sup>b, c</sup> | | | | | T <sub>C</sub> = 25 °C | | 10.4 | | | | Maximum Power Dissipation | $T_C = 70 ^{\circ}C$ | P <sub>D</sub> | 6.7 | W | | | Maximum Fower Dissipation | T <sub>A</sub> = 25 °C | ' Б | 2.3 <sup>b, c</sup> | VV | | | | T <sub>A</sub> = 70 °C | | 1.5 <sup>b, c</sup> | | | | Operating Junction and Storage Temperature R | T <sub>J</sub> , T <sub>stg</sub> | - 55 to 150 | °C | | | | Soldering Recommendations (Peak Temperatur | | 260 | ı | | | Marking Code OA XXX Part # Code | THERMAL RESISTANCE RATINGS | | | | | | |---------------------------------------------|--------------|------------|---------|---------|-------| | Parameter | | Symbol | Typical | Maximum | Unit | | Maximum Junction-to-Ambient <sup>b, f</sup> | t ≤ 5 s | $R_{thJA}$ | 43 | 55 | °C/W | | Maximum Junction-to-Case (Drain) | Steady State | $R_{thJC}$ | 9.5 | 12 | 0/ ** | #### Notes: - a. Package limited. - b. Surface mounted on 1" x 1" FR4 board. - c. t = 5 - d. See solder profile (<a href="www.vishay.com/doc?73257">www.vishay.com/doc?73257</a>). The PowerPAK ChipFET is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection. - e. Rework conditions: manual soldering with a soldering iron is not recommended for leadless components. - f. Maximum under steady state conditions is 105 °C/W. # Vishay Siliconix | Parameter | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | | |----------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------|-------|---------|-------|-------|--| | Static | | | | | L | | | | Drain-Source Breakdown Voltage | V <sub>DS</sub> | $V_{GS} = 0 \text{ V, } I_D = -250 \mu\text{A}$ | - 20 | | | V | | | V <sub>DS</sub> Temperature Coefficient | $\Delta V_{DS}/T_{J}$ | J 050 A | | - 16 | | mV/°C | | | V <sub>GS(th)</sub> Temperature Coefficient | $\Delta V_{GS(th)}/T_J$ | I <sub>D</sub> = - 250 μA | | 3 | | | | | Gate-Source Threshold Voltage | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$ | - 0.6 | | - 1.5 | V | | | 00 | I <sub>GSS</sub> | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 12 \text{ V}$ | | | ± 10 | μΑ | | | Gate-Source Leakage | | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 4.5 \text{ V}$ | | | ± 1 | | | | Zero Gate Voltage Drain Current | | V <sub>DS</sub> = - 20 V, V <sub>GS</sub> = 0 V | | | - 1 | | | | | IDSS | $V_{DS} = -20 \text{ V}, V_{GS} = 0 \text{ V}, T_{J} = 55 \text{ °C}$ | | | - 10 | | | | On-State Drain Current <sup>a</sup> $I_{D(on)}$ $V_{DS} \le -5 \text{ V}, V_{GS} = -4.5 \text{ V}$ | | - 20 | | | Α | | | | | Б | V <sub>GS</sub> = - 4.5 V, I <sub>D</sub> = - 3.5 A | | 0.047 | 0.059 | | | | Drain-Source On-State Resistance <sup>a</sup> | R <sub>DS(on)</sub> | V <sub>GS</sub> = - 2.5 V, I <sub>D</sub> = - 1.5 A | | 0.077 | 0.096 | Ω | | | Forward Transconductance <sup>a</sup> | 9 <sub>fs</sub> | $V_{DS} = -10 \text{ V}, I_D = -3.5 \text{ A}$ | | 11 | | S | | | Dynamic <sup>b</sup> | | | | • | | • | | | Input Capacitance | C <sub>iss</sub> | | | 496 | | | | | Output Capacitance | C <sub>oss</sub> | $V_{DS} = -10 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz}$ | | 141 | | pF | | | Reverse Transfer Capacitance | C <sub>rss</sub> | | | 121 | | | | | Total Cata Chausa | | V <sub>DS</sub> = - 10 V, V <sub>GS</sub> = - 10 V, I <sub>D</sub> = - 5 A | | 13.2 20 | | | | | Total Gate Charge | $Q_g$ | | | 6.9 | 10.5 | nC | | | Gate-Source Charge | $Q_{gs}$ | V <sub>DS</sub> = - 10 V, V <sub>GS</sub> = - 4.5 V, I <sub>D</sub> = - 5 A | | 1.6 | | | | | Gate-Drain Charge | $Q_{gd}$ | | | 1.8 | | | | | Gate Resistance | $R_g$ | f = 1 MHz | 2 | 8 | 16 | Ω | | | Turn-On Delay Time | t <sub>d(on)</sub> | | | 17 | 26 | | | | Rise Time | t <sub>r</sub> | $V_{DD}$ = - 10 V, $R_L$ = 2.5 $\Omega$ | | 21 | 32 | ns | | | Turn-Off Delay Time | t <sub>d(off)</sub> | $I_D\cong$ - 4 A, $V_{GEN}$ = - 4.5 V, $R_g$ = 1 $\Omega$ | | 26 | 40 | | | | Fall Time | t <sub>f</sub> | | | 13 | 20 | | | | Turn-On Delay Time | t <sub>d(on)</sub> | | | 6 | 12 | | | | Rise Time | t <sub>r</sub> | $V_{DD}$ = - 10 V, $R_L$ = 2.5 $\Omega$ | | 11 | 22 | | | | Turn-Off Delay Time | t <sub>d(off)</sub> | $I_D\cong$ - 4 A, $V_{GEN}$ = - 10 V, $R_g$ = 1 $\Omega$ | | 23 | 35 | | | | Fall Time | , , | | | 11 | 22 | 1 | | | <b>Drain-Source Body Diode Characteristic</b> | cs | | | • | | • | | | Continuous Source-Drain Diode Current | I <sub>S</sub> | T <sub>C</sub> = 25 °C | | | - 6 | | | | Pulse Diode Forward Current I <sub>SN</sub> | | | | | - 20 | A | | | Body Diode Voltage | V <sub>SD</sub> | I <sub>S</sub> = - 4 A, V <sub>GS</sub> = 0 V | | - 0.85 | - 1.2 | V | | | Body Diode Reverse Recovery Time | t <sub>rr</sub> | | | 24 | 48 | ns | | | Body Diode Reverse Recovery Charge | Q <sub>rr</sub> | 1 4 A dl/dt 100 A/:- T 05 00 | | 10 | 20 | nC | | | Reverse Recovery Fall Time | t <sub>a</sub> | $I_F = -4 \text{ A}, \text{ dI/dt} = 100 \text{ A/}\mu\text{s}, T_J = 25 ^{\circ}\text{C}$ | | 14 | | | | | Reverse Recovery Rise Time | t <sub>b</sub> | | | 10 | | ns | | #### Notes: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. a. Pulse test; pulse width $\leq$ 300 $\mu$ s, duty cycle $\leq$ 2 %. b. Guaranteed by design, not subject to production testing. # TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted) # Vishay Siliconix #### TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted) 5 0.001 0.01 - 50 - 25 0 25 50 T<sub>J</sub> - Temperature (°C) **Threshold Voltage** 75 100 125 100 1000 10 #### TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted) #### Safe Operating Area, Junction-to-Ambient 15 12 **Current Derating\*** Power Derating, Junction-to-Ambient $<sup>^{\</sup>star}$ The power dissipation $P_D$ is based on $T_{J(max)}=150\,^{\circ}\text{C},$ using junction-to-case thermal resistance, and is more useful in settling the upper dissipation limit for cases where additional heatsinking is used. It is used to determine the current rating, when this rating falls below the package limit. # Vishay Siliconix #### TYPICAL CHARACTERISTICS (25 °C, unless otherwise noted) Normalized Thermal Transient Impedance, Junction-to-Ambient Normalized Thermal Transient Impedance, Junction-to-Case Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg?67019">www.vishay.com/ppg?67019</a>. # PowerPAK® ChipFET® Case Outline Backside view of single pad Side view of single Side view of dual Detail Z Backside view of dual pad | DIM. | | MILLIMETERS | | | INCHES | | | | |------|------|-------------|------|-------|-----------|-------|--|--| | | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | | | | Α | 0.70 | 0.75 | 0.85 | 0.028 | 0.030 | 0.033 | | | | A1 | 0 | - | 0.05 | 0 | - | 0.002 | | | | b | 0.25 | 0.30 | 0.35 | 0.010 | 0.012 | 0.014 | | | | С | 0.15 | 0.20 | 0.25 | 0.006 | 0.008 | 0.010 | | | | D | 2.92 | 3.00 | 3.08 | 0.115 | 0.118 | 0.121 | | | | D1 | 1.75 | 1.87 | 2.00 | 0.069 | 0.074 | 0.079 | | | | D2 | 1.07 | 1.20 | 1.32 | 0.042 | 0.047 | 0.052 | | | | D3 | 0.20 | 0.25 | 0.30 | 0.008 | 0.010 | 0.012 | | | | Е | 1.82 | 1.90 | 1.98 | 0.072 | 0.075 | 0.078 | | | | E1 | 1.38 | 1.50 | 1.63 | 0.054 | 0.059 | 0.064 | | | | E2 | 0.92 | 1.05 | 1.17 | 0.036 | 0.041 | 0.046 | | | | E3 | 0.45 | 0.50 | 0.55 | 0.018 | 0.020 | 0.022 | | | | е | | 0.65 BSC | | | 0.026 BSC | | | | | Н | 0.15 | 0.20 | 0.25 | 0.006 | 0.008 | 0.010 | | | | K | 0.25 | - | - | 0.010 | - | - | | | | K1 | 0.30 | - | - | 0.012 | - | - | | | | K2 | 0.20 | = | - | 0.008 | - | - | | | | K3 | 0.20 | - | - | 0.008 | - | - | | | | L | 0.30 | 0.35 | 0.40 | 0.012 | 0.014 | 0.016 | | | #### Note DWG: 5940 • Millimeters will govern # VISHAY. # RECOMMENDED MINIMUM PADS FOR PowerPAK® ChipFET® Dual Recommended Minimum Pads Dimensions in mm/(Inches) Note: This is Flipped Mirror Image Pin #1 Location is Top Left Corner Return to Index # **Legal Disclaimer Notice** Vishay ### **Disclaimer** ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE. Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product. Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability. Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein. Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links. Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.