



Sample &

Buv





bq24260, bq24261, bq24261M, bq24262 SLUSBU4E - DECEMBER 2013-REVISED DECEMBER 2015

bg2426x 3-A, 30-V, Host-Controlled Single-Input, Single-Cell Switched-Mode Li-Ion Battery **Charger With Power-Path Management and USB-OTG Support** 

Not Recommended for New Designs : bq24260, bq24261

#### Features 1

Texas

INSTRUMENTS

- Charge Time Optimizer (Enhanced CC/CV Transition) for Faster Charging
- Integrated FETs for up to 3-A Charge Rate at 5% Accuracy and 93% Peak Efficiency
- Boost Capability to Supply 5 V at 1 A at IN for **USB OTG Supply**
- Integrated 17-mΩ Power-Path MOSFET and Optional BGATE Control to Maximize Battery Life and Instantly Start up From a Deeply Discharged Battery or No Battery
- 30-V Input Rating With Overvoltage Protection Supports 5-V USB 2.0/3.0 and 12-V USB Power Delivery (bg24261/1M)
- Small Solution Size In a 2.4-mm × 2.4-mm 36-Pin WCSP or 4-mm × 4-mm 24-Pin QFN Package
  - Total Charging Solution Can be 50 mm<sup>2</sup> or Less With WCSP
- Safe and Accurate Battery-Management • Functions Programmed Using I<sup>2</sup>C Interface
  - Charge Voltage, Current, Termination Threshold, Input Current Limit, VIN DPM Threshold
  - Voltage-Based, JEITA-Compatible NTC Monitoring Input
  - Thermal Regulation Protection for Input **Current Control**
  - Thermal Shutdown and Protection

# 2 Applications

- Smart Phones and Tablets
- Handheld Products
- Power Banks and External Battery Packs
- Small Power Tools
- Portable Media Players and Gaming

# 3 Description

bq24260/bq24261/bq24261M/bq24262 is a The highly integrated single-cell Li-Ion battery charger and system power path management device that supports operation from either a USB port or wall adapter The power-path feature allows supply. the bg24260/1/1M/2 to power the system from a high efficiency DC-DC converter while simultaneously and independently charging the battery. The power path also permits the battery to supplement the system current requirements when the adapter cannot. Many features are programmable using the  $I^2C$  interface. Tο support USB OTG applications, bq24260/1/1M/2 is configurable to boost the battery voltage to 5 V and supply up to 1 A at the input. The battery is charged with three phases: precharge, constant current, and constant voltage. Thermal regulation prevents the die temperature from exceeding 125°C. Additionally, a JEITA-compatible battery pack thermistor monitoring input (TS) is included to prevent the battery from charging outside of its safe temperature range.

### Device Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE    | BODY SIZE (NOM)   |  |  |
|----------------|------------|-------------------|--|--|
| ha24260/1/1M/2 | DSBGA (36) | 2.40 mm × 2.40 mm |  |  |
| bq24260/1/1M/2 | QFN (24)   | 4.00 mm × 4.00 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Application Schematic**



## **Charge Time Optimizer Effect**



SLUSBU4E-DECEMBER 2013-REVISED DECEMBER 2015

# **Table of Contents**

| 1 | Feat | ures 1                             |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Арр  | lication Schematic 1               |
| 5 | Rev  | ision History 2                    |
| 6 |      | ice Comparison Table 4             |
| 7 | Pin  | Configuration and Functions 4      |
| 8 | Spe  | cifications                        |
|   | 8.1  | Absolute Maximum Ratings6          |
|   | 8.2  | ESD Ratings6                       |
|   | 8.3  | Recommended Operating Conditions 6 |
|   | 8.4  | Thermal Information7               |
|   | 8.5  | Electrical Characteristics7        |
|   | 8.6  | Switching Characteristics 11       |
|   | 8.7  | Typical Characteristics 11         |
| 9 | Deta | ailed Description 13               |
|   | 9.1  | Overview 13                        |
|   | 9.2  | Functional Block Diagram 14        |
|   | 9.3  | Feature Description 16             |
|   | 9.4  | Device Functional Modes16          |

|    | 9.5  | Programming                       | 27 |
|----|------|-----------------------------------|----|
|    | 9.6  | Register Maps                     | 30 |
| 10 | Арр  | lication and Implementation       | 38 |
|    | 10.1 | Application Information           | 38 |
|    | 10.2 | Typical Application               | 38 |
| 11 |      | ver Supply Recommendations        |    |
|    |      | Requirements for SYS Output       |    |
|    |      | Requirements for Charging         |    |
| 12 | Lay  | out                               | 43 |
|    |      | Layout Guidelines                 |    |
|    | 12.2 | Layout Example                    | 44 |
| 13 |      | ice and Documentation Support     |    |
|    | 13.1 |                                   |    |
|    | 13.2 | Related Links                     | 45 |
|    | 13.3 | Community Resources               | 45 |
|    | 13.4 | Trademarks                        | 45 |
|    | 13.5 | Electrostatic Discharge Caution   | 45 |
|    | 13.6 | Glossary                          | 45 |
| 14 | Mec  | hanical, Packaging, and Orderable |    |
|    |      | mation                            | 46 |
|    |      |                                   |    |

# 5 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | changes from Revision D (April 2015) to Revision E                                  | Page |
|---|-------------------------------------------------------------------------------------|------|
| • | Changed absolute max voltage for logic I/O pins from 5.0 V to 5.5 V                 | 6    |
| • | Added test condition V <sub>IN</sub> > V <sub>UVLO</sub> for V <sub>BATUVLO</sub> . | 9    |
| • | Changed image object for Figure 42                                                  | 41   |
| • | Added Community Resources Section                                                   | 45   |

#### Changes from Revision C (March 2015) to Revision D

| • | Added device bq24261M                                                                 | 1  |
|---|---------------------------------------------------------------------------------------|----|
| • | Changed minimum capacitance for DRV pin from 1 µF to 2.2 µF.                          | 5  |
| • | Changed absolute max voltage for DRV, SYS from 5.0 V to 5.5 V                         | 6  |
| • | Changed VSYSREG(HI) from VBATREG+1.6% to original VBATREG+2.5% typical                | 7  |
| • | Added bq24261M VSYSREG(HI) = 1.6% typical                                             | 7  |
| • | Changed ILIM(DISCH) from 9 A to original 6 A typical                                  | 7  |
| • | Added bq24261M ILIM(DISCH) = 9 A typical                                              | 7  |
| • | Added Explanation for Reg05h B4 Force D+/D-                                           | 36 |
| • | Changed bypass capacitor value from 1 µF to 2.2 µF in the Typical Application Circuit | 38 |

#### Changes from Revision B (March 2014) to Revision C

#### Page

Page

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ......1



www.ti.com



www.ti.com

## bq24260, bq24261, bq24261M, bq24262

SLUSBU4E - DECEMBER 2013-REVISED DECEMBER 2015

| C | hanges from Revision A (January 2014) to Revision B Pa                                                                   | je |
|---|--------------------------------------------------------------------------------------------------------------------------|----|
| • | Changed global format to new data sheet schema                                                                           | 1  |
| • | Changed device number from "bq24262A" to "bq24262" throughout                                                            | 1  |
| • | Changed V <sub>BATREG</sub> accuracy for 0-125C, added 0-85C, and added mV specific numbers to Elec Charateristics table | 8  |
| • | Added Switching Characteristics                                                                                          | 11 |
| • | Added Power Supply Recommendations                                                                                       | 43 |
| • | Added Device and Documentation Support                                                                                   | 45 |
| • | Changed location of Ordering Information to Mechanical, Packaging, and Orderable Information                             | 46 |
|   |                                                                                                                          |    |
| C | hanges from Original (December 2013) to Revision A Page Page Page Page Page Page Page Page                               | ge |

| • | Added specifications to Electrical Characteristics table pertaining to RGE package                                                                                                                                                                                 | 7  |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| • | Added separate lines for I <sub>INLIM</sub> current for YFF and RGE packages.                                                                                                                                                                                      | 9  |
| • | Changed V <sub>DO_DRV</sub> spec MAX voltage from "500 mV" to "450 mV"                                                                                                                                                                                             | 9  |
| • | Changed the wording of the Safety Timer description for clarification.                                                                                                                                                                                             | 22 |
| • | Changed text in the F/S Mode Protocol section from "to either transmit data to the slave (R/W bit 1) or receive data from the slave (R/W bit 0" to "to either transmit data to the slave (R/W bit 0) or receive data from the slave (R/W bit 1" for clarification. | 28 |

Copyright © 2013–2015, Texas Instruments Incorporated

SLUSBU4E - DECEMBER 2013 - REVISED DECEMBER 2015

www.ti.com

**INSTRUMENTS** 

-IF

**TEXAS** 

## 6 Device Comparison Table

| PART<br>NUMBER | OVP  | CE BIT<br>DEFAULT         | D+/D-<br>DETECTION | TIMERS (SAFETY<br>AND WATCHDOG) | BATTERY<br>DISCHARGE<br>CURRENT LIMIT<br>(MIN) | SYSTEM<br>REGULATION<br>VOLTAGE<br>(TYP) | DEFAULT<br>V <sub>BATREG</sub> |
|----------------|------|---------------------------|--------------------|---------------------------------|------------------------------------------------|------------------------------------------|--------------------------------|
| bq24260        | 10.5 | 0<br>(Charge Enabled)     | Yes                | Yes                             | 4 A                                            | V <sub>BATREG</sub> + 2.5%               | 3.6 V                          |
| bq24261        | 14   | 1<br>(Charge<br>Disabled) | No                 | Yes                             | 4 A                                            | V <sub>BATREG</sub> + 2.5%               | 3.6 V                          |
| BQ24261M       | 14   | 1<br>(Charge<br>Disabled) | No                 | Yes                             | 6 A                                            | V <sub>BATREG</sub> + 1.6%               | 3.6 V                          |
| bq24262        | 6.5  | 0<br>(Charge Enabled)     | No                 | No                              | 4 A                                            | V <sub>BATREG</sub> + 2.5%               | 4.2 V                          |

# 7 Pin Configuration and Functions



RGE Package 24-Pin VQFN (Top View)



4

TEXAS INSTRUMENTS

#### www.ti.com

### bq24260, bq24261, bq24261M, bq24262

SLUSBU4E - DECEMBER 2013 - REVISED DECEMBER 2015

|                |               | PIN    |                 |                |              | Pin Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|----------------|---------------|--------|-----------------|----------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                |               |        | 4 /4 8 4 /0     |                | DECODIDATION |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| NAME           | bq24<br>DSBGA | VQFN   | bq2426<br>DSBGA | 1/1M/2<br>VQFN | I/O          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| AGND           | F1            | 12, 20 | F1              | 12, 20         |              | Analog Ground. Connect to the thermal pad (for QFN only) and the ground plane of the circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| BAT            | F3-F6         | 8, 9   | F3-F6           | 8, 9           | I/O          | Battery Connection. Connect to the positive terminal of the battery. Bypass BAT to GND with at least 1 µF of ceramic capacitance. See <i>Application and Implementation</i> for additional details.                                                                                                                                                                                                                                                                                                                                  |  |
| BGATE          | F2            | 11     | F2              | 11             | 0            | External Discharge MOSFET Gate Connection. BGATE drives an external P-Channel MOSFET to provide a very low resistance discharge path. Connect BGATE to the gate of the external MOSFET. BGATE is low during high impedance mode or when no input is connected. If no external FET is required, leave BGATE disconnected. Do not connect BGATE to GND.                                                                                                                                                                                |  |
| BOOT           | C6            | 2      | C6              | 2              | I            | High Side MOSFET Gate Driver Supply. Connect 0.033 $\mu$ F of ceramic capacitance (voltage rating > 10 V) from BOOT to SW to supply the gate drive for the high side MOSFET.                                                                                                                                                                                                                                                                                                                                                         |  |
| CD             | C5            | 4      | C5              | 4              | I            | IC Hardware Disable Input. Drive CD high to place the bq24260/1/1M/2 in hi-z mode. Drive CD low for normal operation. CD is pulled low internally with 100 k $\Omega$ .                                                                                                                                                                                                                                                                                                                                                              |  |
| D+             | D4            | 14     | -               | -              | Ι            | D+ and D- Connections for USB Input Adapter Detection. When a source is initially connected                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| D-             | D3            | 15     | -               | -              | I            | to the input during DEFAULT mode, and a short is detected between D+ and D-, the input<br>current limit is set to 1.5 A. If a short is not detected, the USB100 mode is selected.                                                                                                                                                                                                                                                                                                                                                    |  |
| DRV            | D6            | 3      | D6              | 3              | 0            | Gate Drive Supply. DRV is the bias supply for the gate drive of the internal MOSFETs. Bypass DRV to PGND with a 10-V or higher rated, +/-10%, X5R or better 2.2 $\mu$ F ceramic capacitor. DRV may be used to drive external loads up to 10mA. DRV is active whenever the input is connected and V <sub>IN</sub> > V <sub>UVLO</sub> and V <sub>IN</sub> > (V <sub>BAT</sub> + V <sub>SLP</sub> ).                                                                                                                                   |  |
| IN             | C1-C4         | 18, 19 | C1-C4           | 18, 19         | Ι            | DC Input Power Supply. IN is connected to the external DC supply (AC adapter or USB port).<br>Bypass IN to PGND with at least a 4.7 $\mu$ F of ceramic capacitance.                                                                                                                                                                                                                                                                                                                                                                  |  |
| INT            | E2            | 10     | E2              | 10             | 0            | Status Output. INT is an open-drain output that signals charging status and fault interrupts. INT pulls low during charging. INT is high impedance when charging is complete, disabled or the charger is in high impedance mode. When a fault occurs, a 128- $\mu$ s pulse is sent out as an interrupt for the host. INT is enabled /disabled using the EN_STAT bit in the control register. Connect INT to a logic rail through a 100-k $\Omega$ resistor to communicate with the host processor.                                   |  |
| PGND           | A1-A6         | 21,22  | A1-A6           | 21,22          | -            | Ground terminal. Connect to the thermal pad (for QFN only) and the ground plane of the circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| PMID           | B1            | 1      | B1              | 1              | I            | High Side Bypass Connection. Connect at least 1 $\mu$ F of ceramic capacitance from PMID to PGND as close to the PMID and PGND terminals as possible.                                                                                                                                                                                                                                                                                                                                                                                |  |
| PSEL           | -             | -      | D4              | 14             | I            | Hardware Input Current Limit. In DEFAULT mode, PSEL selects the input current limit. Drive PSEL high to select USB100 (bq24261/1M) or USB500 (bq24262) mode, drive PSEL low to select 1.5 A mode.                                                                                                                                                                                                                                                                                                                                    |  |
| SCL            | D2            | 16     | D2              | 16             | I            | $l^2C$ Interface Clock. Connect SCL to the logic rail through a 10-k $\Omega$ resistor. Do not leave floating.                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| SDA            | D1            | 17     | D1              | 17             | I/O          | $I^2C$ Interface Data. Connect SDA to the logic rail through a 10-k $\Omega$ resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| STAT           | E1            | 13     | E1              | 13             | 0            | Status Output. STAT is an open-drain output that signals charging status and fault interrupts. STAT pulls low during charging. STAT is high impedance when charging is complete, disabled or the charger is high impedance mode. When a fault occurs, a 128-µs pulse is sent out as an interrupt for the host. STAT is enabled /disabled using the EN_STAT bit in the control register. Connect STAT to a logic rail using an LED for visual indication or through a 100-k $\Omega$ resistor to communicate with the host processor. |  |
| SW             | B2-B6         | 23, 24 | B2-B6           | 23, 24         | 0            | Inductor Connection. Connect to the switched side of the external inductor. The inductance must be between 1.5 $\mu H$ and 2.2 $\mu H.$                                                                                                                                                                                                                                                                                                                                                                                              |  |
| SYS            | E3-E6         | 6, 7   | E3-E6           | 6, 7           | I            | System Voltage Sense and Charger FET Connection. Connect SYS to the system output at the butput bulk capacitors. Bypass SYS locally with at least 10 $\mu$ F of ceramic capacitance. The SYS rail must have at least 20 $\mu$ F of total capacitance for stable operation. See <i>Application and Implementation</i> for additional details.                                                                                                                                                                                         |  |
| TS             | D5            | 5      | D5              | 5              | I            | Battery Pack NTC Monitor. Connect TS to the center tap of a resistor divider from DRV to GND. The NTC is connected from TS to GND. The TS function provides 4 thresholds for JEITA compatibility. TS faults are reported by the $l^2$ C interface. Pull TS high to V <sub>DRV</sub> to disable the TS function if unused. See the <i>NTC Monitor</i> section for more details on operation and selecting the resistor values.                                                                                                        |  |
| Thermal<br>Pad | -             | -      | _               | -              | -            | There is an internal electrical connection between the exposed thermal pad and the PGND terminal of the device. The thermal pad must be connected to the same potential as the PGND terminal on the printed circuit board. Do not use the thermal pad as the primary ground input for the device. PGND terminal must be connected to ground at all times.                                                                                                                                                                            |  |

SLUSBU4E - DECEMBER 2013-REVISED DECEMBER 2015

www.ti.com

**NSTRUMENTS** 

**Fexas** 

## 8 Specifications

### 8.1 Absolute Maximum Ratings <sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                |                                                    | MIN  | MAX  | UNIT |  |
|------------------------------------------------|----------------------------------------------------|------|------|------|--|
|                                                | IN                                                 | -1.3 | 30   |      |  |
|                                                | BOOT, PMID                                         | -0.3 | 30   |      |  |
| Terminal Voltage (with respect to PGND)        | SW                                                 | -0.7 | 20   | V    |  |
|                                                | BAT                                                | -0.3 | 5    |      |  |
|                                                | DRV, SYS, BGATE, CD, INT, PSEL, SDA, SCL, STAT, TS | -0.3 | 5.5  |      |  |
| BOOT to SW                                     |                                                    |      | 5    | V    |  |
| Output Current (Continuous)                    | SW                                                 |      | 4.5  | - A  |  |
| Output Current (Continuous)                    | SYS, BAT (charging/ discharging)                   |      | 3.5  |      |  |
| Output Current (<20 ms pulse, <10% duty cycle) | BAT (discharging)                                  |      | 6    | A    |  |
| Input Current (Continuous)                     |                                                    |      | 2.75 | А    |  |
| Output Sink Current                            | STAT, INT                                          |      | 10   | mA   |  |
| Operating free-air temperature                 |                                                    | -40  | 85   | °C   |  |
| Junction temperature, T <sub>J</sub>           |                                                    | -40  | 125  |      |  |
| Storage temperature, T <sub>stg</sub>          |                                                    | -40  | 300  | °C   |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 8.2 ESD Ratings

|   |       |                         |                                                                                    | VALUE | UNIT |
|---|-------|-------------------------|------------------------------------------------------------------------------------|-------|------|
|   |       |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                  | ±2000 |      |
| V | (ESD) | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 $\scriptstyle (2)$ | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 8.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                     |                                         | MIN | NOM MAX           | UNIT |
|-------------------------------------|-----------------------------------------|-----|-------------------|------|
|                                     | IN voltage range                        | 4.2 | 28 <sup>(1)</sup> |      |
| V                                   | IN operating voltage range (bq24260)    | 4.2 | 10                | V    |
| V <sub>IN</sub>                     | IN operating voltage range (bq24261/1M) | 4.2 | 13.2              | v    |
|                                     | IN operating voltage range (bq24262)    | 4.2 | 6.0               |      |
| I <sub>IN</sub>                     | Input current, IN input                 |     | 2.5               | А    |
| I <sub>SW</sub>                     | Output Current from SW, DC              |     | 3                 | А    |
| I <sub>BAT</sub> , I <sub>SYS</sub> | Charging                                |     | 3                 | А    |
|                                     | Discharging, using internal battery FET |     | 3                 | A    |
| TJ                                  | Operating junction temperature range    | 0   | 125               | °C   |

(1) The inherent switching noise voltage spikes should not exceed the absolute maximum rating on either the BOOT or SW terminals. A *tight* layout minimizes switching noise.

6



bq24260, bq24261, bq24261M, bq24262

SLUSBU4E - DECEMBER 2013-REVISED DECEMBER 2015

## 8.4 Thermal Information

|                     |                                              | bq242       | 6x         |      |
|---------------------|----------------------------------------------|-------------|------------|------|
|                     | THERMAL METRIC <sup>(1)</sup>                | YFF [DSBGA] | RGE [VQFN] | UNIT |
|                     |                                              | 36 PINS     | 24 PINS    |      |
| $R_{\thetaJA}$      | Junction-to-ambient thermal resistance       | 55.8        | 32.6       | °C/W |
| R <sub>0JCtop</sub> | Junction-to-case (top) thermal resistance    | 0.5         | 30.5       | °C/W |
| $R_{\theta JB}$     | Junction-to-board thermal resistance         | 10          | 3.3        | °C/W |
| ΨJT                 | Junction-to-top characterization parameter   | 2.6         | 0.4        | °C/W |
| Ψ <sub>JB</sub>     | Junction-to-board characterization parameter | 9.9         | 9.3        | °C/W |
| R <sub>0JCbot</sub> | Junction-to-case (bottom) thermal resistance | N/A         | 2.6        | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 8.5 Electrical Characteristics

Circuit of Figure 7,  $V_{UVLO} < V_{IN} < V_{OVP}$  AND  $V_{IN} > V_{BAT}$ +  $V_{SLP}$ ,  $T_J = -40^{\circ}$ C to 125°C and  $T_J = 25^{\circ}$ C for typical values (unless otherwise noted)

|                                            | PARAMETER                                                                  | TEST CONDITIONS                                                                                                    | MIN                            | TYP                             | MAX                                | UNIT |
|--------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------------------|------------------------------------|------|
| INPUT CURREN                               | NTS                                                                        |                                                                                                                    |                                |                                 |                                    |      |
|                                            |                                                                            | $V_{UVLO} < V_{IN} < V_{OVP}$ and $V_{IN} > V_{BAT} + V_{SLP}$<br>PWM switching                                    |                                | 15                              |                                    |      |
| I <sub>IN</sub>                            | Supply current for control                                                 | YFF Package: V_UVLO < V_IN < V_OVP and $_{VIN}$ > V_BAT + V_SLP PWM NOT switching                                  |                                |                                 | 6.5                                | mA   |
|                                            |                                                                            | RGE Package: $V_{UVLO} < V_{IN} < V_{OVP}$ and $_{VIN} > V_{BAT}$ + $V_{SLP}$ PWM NOT switching                    |                                |                                 | 6.65                               |      |
|                                            |                                                                            | $0^{\circ}C < T_{J} < 85^{\circ}C, V_{IN} = 5 V, Hi-Z Mode$                                                        |                                |                                 | 250                                | μA   |
|                                            |                                                                            | $0^{\circ}C < T_J < 85^{\circ}C, V_{BAT} = 4.2$ V, $V_{IN} = 5$ V, SCL, SDA = 0 V or 1.8 V, Hi-Z Mode              |                                |                                 | 15                                 |      |
| I <sub>BAT_HIZ</sub>                       | Battery discharge current in<br>High Impedance mode, (BAT,<br>SW, SYS)     | YFF Package: 0°C < T <sub>J</sub> < 85°C, V <sub>BAT</sub> = 4.2 V, V <sub>IN</sub> = 0 V, SCL, SDA = 0 V or 1.8 V |                                |                                 | 77                                 | μΑ   |
|                                            | 500, 515)                                                                  | RGE Package: 0°C < T <sub>J</sub> < 85°C, V <sub>BAT</sub> = 4.2 V, V <sub>IN</sub> = 0 V, SCL, SDA = 0 V or 1.8 V |                                |                                 | 80                                 |      |
| POWER-PATH                                 | MANAGEMENT                                                                 |                                                                                                                    |                                |                                 |                                    |      |
| V <sub>SYSREG(LO)</sub>                    | System Regulation Voltage                                                  | V <sub>BAT</sub> < V <sub>MINSYS</sub>                                                                             | V <sub>MINSYS</sub><br>+ 80 mV | V <sub>MINSYS</sub><br>+ 100 mV | V <sub>MINSYS</sub><br>+ 120<br>mV | V    |
|                                            | Sustem Degulation Valence                                                  | bq24260/1/2 - Battery FET turned off, no charging, $V_{\text{BAT}}$ > 3.5 V                                        | V <sub>BATREG</sub><br>+2.2%   | V <sub>BATREG</sub><br>+2.5%    | V <sub>BATREG</sub><br>+2.77%      | V    |
| V <sub>SYSREG(HI)</sub>                    | System Regulation Voltage                                                  | bq24261M - Battery FET turned off, no charging, $V_{BAT}$ > 3.5 V                                                  | V <sub>BATREG</sub><br>+1.4%   | V <sub>BATREG</sub><br>+1.6%    | V <sub>BATREG</sub><br>+1.77%      | v    |
| V <sub>MINSYS</sub>                        | Minimum System Voltage<br>Regulation Threshold                             | $V_{BAT}$ + $V_{DO(SYS\_BAT)}$ < 3.5 V                                                                             | 3.44                           | 3.5                             | 3.55                               | V    |
| $t_{\text{DGL}(\text{MINSYS}_\text{CMP})}$ | Deglitch time, VMINSYS<br>comparator rising                                |                                                                                                                    |                                | 8                               |                                    | ms   |
| V <sub>BSUP1</sub>                         | Enter supplement mode threshold                                            | V <sub>BAT</sub> > V <sub>BUVLO</sub>                                                                              |                                | V <sub>BAT</sub> – 20<br>mV     |                                    | V    |
| V <sub>BSUP2</sub>                         | Exit supplement mode threshold                                             | V <sub>BAT</sub> > V <sub>BUVLO</sub>                                                                              |                                | V <sub>BAT</sub> – 5<br>mV      |                                    | V    |
| L                                          | Current Limit, Discharge or                                                | $bq24260/1/2 - V_{LIM(BGATE)} = V_{BAT} - V_{SYS}$                                                                 | 4                              | 6                               |                                    | А    |
| ILIM(DISCH)                                | Supplement Mode <sup>(1)</sup>                                             | $bq24261M - V_{LIM(BGATE)} = V_{BAT} - V_{SYS}$                                                                    | 6                              | 9                               |                                    | ~    |
| t <sub>DGL(SC1)</sub>                      | Deglitch Time, SYS Short<br>Circuit during Discharge or<br>Supplement Mode | Measured from I <sub>BAT</sub> = 7A to FET off                                                                     |                                | 250                             |                                    | μs   |
| t <sub>REC(SC1)</sub>                      | Recovery time, SYS Short<br>Circuit during Discharge or<br>Supplement Mode |                                                                                                                    |                                | 2                               |                                    | S    |
|                                            | Battery Range for BGATE<br>Operation                                       |                                                                                                                    | 2.5                            |                                 | 4.5                                | V    |

(1) Continuous and periodic pulse currents from BAT to SYS are limited by Output Current specifications in Absolute Maximum Ratings table.

SLUSBU4E - DECEMBER 2013-REVISED DECEMBER 2015

www.ti.com

INSTRUMENTS

Texas

### **Electrical Characteristics (continued)**

Circuit of Figure 7,  $V_{UVLO} < V_{IN} < V_{OVP}$  AND  $V_{IN} > V_{BAT}$ +  $V_{SLP}$ ,  $T_J = -40^{\circ}$ C to 125°C and  $T_J = 25^{\circ}$ C for typical values (unless otherwise noted)

|                          | PARAMETER                                                         | TEST CONDITIONS                                                                            |           | MIN                                   | TYP                         | MAX  | UNIT |
|--------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------|---------------------------------------|-----------------------------|------|------|
| BATTERY CHA              | ARGER                                                             |                                                                                            |           | · · · · · · · · · · · · · · · · · · · |                             |      |      |
|                          | Internal battery charger                                          | Measured from BAT to SYS,                                                                  | YFF       |                                       | 17                          | 25   |      |
| R <sub>ON(BAT-SYS)</sub> | MOSFET ON-resistance                                              | V <sub>BAT</sub> = 4.2 V, Hi-Z mode                                                        | RGE       |                                       | 32                          | 47   | mΩ   |
| Charge Voltage           |                                                                   | Operating in voltage regulation, Programma                                                 | ble Range | 3.5                                   |                             | 4.44 | V    |
|                          | RGE Package Voltage<br>Regulation Accuracy                        | $T_J = 0^{\circ}C$ to 50°C                                                                 |           | -0.5%                                 |                             | 0.5% |      |
|                          | RGE Package Voltage<br>Regulation Accuracy                        | $T_J = 0^{\circ}C$ to $85^{\circ}C$                                                        |           | -0.7%                                 |                             | 0.7% |      |
|                          | YFF Package Voltage<br>Regulation Accuracy                        | $T_J = 0^{\circ}C \text{ to } 85^{\circ}C$                                                 | -0.75%    |                                       | 0.75%                       |      |      |
| Vbatreg                  | RGE and YFF Package<br>Voltage Regulation Accuracy                | T <sub>J</sub> = 0°C to 125°C                                                              |           | -1.0%                                 |                             | 1.0% |      |
|                          | YFF Package Voltage<br>Regulation Accuracy                        | T <sub>J</sub> = 25°C                                                                      |           | -29.2                                 |                             | 28.1 |      |
|                          | YFF Package Voltage<br>Regulation Accuracy                        | T <sub>J</sub> = 0°C to 85°C                                                               |           | -32.0                                 |                             | 29.3 | mV   |
|                          | YFF Package Voltage<br>Regulation Accuracy                        | $T_J = 0^{\circ}C$ to 125°C                                                                | -40.2     |                                       | 29.3                        |      |      |
|                          | Fast Charge Current Range                                         | $V_{BATSHRT} \le V_{BAT} < V_{BAT(REG)}$                                                   |           | 500                                   |                             | 3000 | mA   |
| CHARGE                   | Fast Charge Current                                               | 500 mA $\leq$ I <sub>CHARGE</sub> $\leq$ 1A                                                |           | -10%                                  |                             | 10%  |      |
|                          | Accuracy                                                          | I <sub>CHARGE</sub> > 1000 mA                                                              |           | -5%                                   |                             | 5%   |      |
| VBATSHRT                 | Battery short-circuit threshold                                   |                                                                                            |           | 1.9                                   | 2                           | 2.1  | V    |
| VBATSHRT_HYS             | Hysteresis for VBATSHRT                                           | Battery voltage falling                                                                    |           |                                       | 100                         |      | mV   |
|                          | Deglitch time for battery short to fastcharge transition          | V <sub>BAT</sub> rising or falling                                                         |           |                                       | 1                           |      | ms   |
| BATSHRT                  | Battery short-circuit charge<br>current                           | V <sub>BAT</sub> < V <sub>BATSHRT</sub>                                                    |           | 33.5                                  | 50                          | 66.5 | mA   |
|                          |                                                                   | I <sub>TERM</sub> ≤ 50 mA                                                                  |           | -30%                                  |                             | 30%  |      |
| I <sub>TERM</sub>        | Termination charge current                                        | 50 mA < <sub>ITERM</sub> < 200 mA                                                          |           | -15%                                  |                             | 15%  |      |
|                          |                                                                   | I <sub>TERM</sub> ≥ 200 mA                                                                 |           | -15%                                  |                             | 10%  |      |
| t <sub>DGL(TERM)</sub>   | Deglitch time for charge termination                              | Both rising and falling, 2-mV over-drive,<br>t <sub>RISE</sub> , t <sub>FALL</sub> =100 ns |           |                                       | 32                          |      | ms   |
| V <sub>RCH</sub>         | Recharge threshold voltage                                        | Below V <sub>BATREG</sub>                                                                  |           | 100                                   | 120                         | 150  | mV   |
| DGL(RCH)                 | Deglitch time                                                     | V <sub>BAT</sub> falling below V <sub>RCH</sub> , t <sub>FALL</sub> =100 ns                |           |                                       | 32                          |      | ms   |
| V <sub>DET(SRC1)</sub>   | Battery detection voltage<br>threshold<br>(TE = 1)                | During current source (Turn I <sub>BATSHRT off</sub> )                                     |           |                                       | V <sub>RCH</sub>            |      | v    |
| V <sub>DET(SRC2)</sub>   |                                                                   | During current source (Turn I <sub>BATSHRT on</sub> )                                      |           |                                       | V <sub>RCH</sub><br>– 200mV |      | V    |
| V <sub>DET(SNK)</sub>    |                                                                   | During current sink                                                                        |           |                                       | VBATSHRT                    |      | V    |
| DETECT                   | Battery detection current<br>before charge done (sink<br>current) | Termination enabled (TE = 1)                                                               |           |                                       | 7                           |      | mA   |
| t <sub>DETECT(SRC)</sub> | Battery detection time<br>(sourcing current)                      | Termination enabled (TE = 1)                                                               |           |                                       | 2                           |      | s    |
| DETECT(SNK)              | Battery detection time (sinking<br>current)                       | Termination enabled (TE = 1)                                                               |           |                                       | 250                         |      | ms   |

8





#### bq24260, bq24261, bq24261M, bq24262

SLUSBU4E - DECEMBER 2013 - REVISED DECEMBER 2015

# **Electrical Characteristics (continued)**

Circuit of Figure 7,  $V_{UVLO} < V_{IN} < V_{OVP}$  AND  $V_{IN} > V_{BAT}$ +  $V_{SLP}$ ,  $T_J = -40^{\circ}$ C to 125°C and  $T_J = 25^{\circ}$ C for typical values (unless otherwise noted)

|                          | PARAMETER                                                                     | TEST CONDITIONS                                                          | 3                                         | MIN                           | TYP                           | MAX  | UNIT |  |
|--------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------|-------------------------------|-------------------------------|------|------|--|
| INPUT CURRE              | ENT LIMITING                                                                  |                                                                          |                                           |                               |                               |      |      |  |
|                          |                                                                               |                                                                          | I <sub>INLIM</sub> =USB100                | 90                            | 95                            | 100  |      |  |
|                          |                                                                               |                                                                          | I <sub>INLIM</sub> =USB500                | 450                           | 475                           | 500  |      |  |
|                          |                                                                               |                                                                          | I <sub>INLIM</sub> =USB150                | 125                           | 140                           | 150  |      |  |
|                          |                                                                               |                                                                          | I <sub>INLIM</sub> =USB900                | 800                           | 850                           | 900  |      |  |
|                          |                                                                               |                                                                          | I <sub>INLIM</sub> =1.5 A                 | 1425                          | 1500                          | 1575 |      |  |
| I <sub>INLIM</sub>       | Input current limiting threshold                                              | USB charge mode, $V_{IN} = 5 V$ , Current pulled from SW                 | I <sub>INLIM</sub> =2 A, YFF<br>Package   | 1850                          | 2000                          | 2150 | mA   |  |
|                          |                                                                               |                                                                          | I <sub>INLIM</sub> =2 A, RGE<br>Package   | 1850                          | 2000                          | 2200 |      |  |
|                          |                                                                               |                                                                          | I <sub>INLIM</sub> =2.5 A, YFF<br>Package | 2300                          | 2500                          | 2700 |      |  |
|                          |                                                                               |                                                                          | I <sub>INLIM</sub> =2.5 A,<br>RGE Package | 2225                          | 2500                          | 2825 |      |  |
| V <sub>IN_DPM</sub>      | Input based DPM threshold range                                               | Charge mode, programmable via I <sup>2</sup> C                           |                                           | 4.2                           |                               | 11.6 | V    |  |
|                          | VIN_DPM threshold Accuracy                                                    |                                                                          |                                           | -3%                           |                               | 3%   |      |  |
| V <sub>DRV</sub> BIAS RE |                                                                               |                                                                          |                                           |                               |                               |      |      |  |
| V <sub>DRV</sub>         | Internal bias regulator voltage                                               | V <sub>IN</sub> > 5 V                                                    |                                           | 4.3                           | 4.8                           | 5.3  | V    |  |
| I <sub>DRV</sub>         | DRV Output Current                                                            |                                                                          |                                           | 0                             |                               | 10   | mA   |  |
| V <sub>DO_DRV</sub>      | DRV Dropout Voltage<br>(V <sub>IN – VDRV</sub> )                              | I <sub>IN</sub> = 1 A, V <sub>IN</sub> = 4.2 V, I <sub>DRV</sub> = 10 mA |                                           |                               |                               | 450  | mV   |  |
| STATUS OUT               | PUT (STAT, INT)                                                               |                                                                          |                                           |                               |                               |      |      |  |
| V <sub>OL</sub>          | Low-level output saturation voltage                                           | I <sub>O</sub> = 10 mA, sink current                                     |                                           |                               | 0.4                           | V    |      |  |
| I <sub>IH</sub>          | High-level leakage current                                                    | V <sub>STAT</sub> = V <sub>INT</sub> = 5 V                               |                                           |                               | 1                             | μA   |      |  |
| INPUT PINS (C            | CD, PSEL)                                                                     |                                                                          |                                           |                               |                               |      |      |  |
| V <sub>IL</sub>          | Input low threshold                                                           |                                                                          |                                           |                               |                               | 0.4  | V    |  |
| V <sub>IH</sub>          | Input high threshold                                                          |                                                                          |                                           | 1.4                           |                               |      | V    |  |
| R <sub>PULLDOWN</sub>    | CD pulldown resistance                                                        | CD Only                                                                  |                                           |                               | 100                           |      | kΩ   |  |
|                          | Deglitch for CD and PSEL                                                      | CD or PSEL rising/falling                                                |                                           |                               | 100                           |      | μs   |  |
| PROTECTION               | l                                                                             |                                                                          |                                           |                               |                               |      |      |  |
| V <sub>UVLO</sub>        | IC active threshold voltage                                                   | V <sub>IN</sub> rising                                                   |                                           | 3.2                           | 3.3                           | 3.4  | V    |  |
| V <sub>UVLO_HYS</sub>    | IC active hysteresis                                                          | V <sub>IN</sub> falling from above V <sub>UVLO</sub>                     |                                           |                               | 300                           |      | mV   |  |
| VBATUVLO                 | Battery Undervoltage Lockout threshold                                        | V <sub>BAT</sub> falling, V <sub>IN</sub> > V <sub>UVLO</sub>            |                                           |                               | 2.4                           | 2.6  | V    |  |
| V <sub>SLP</sub>         | Sleep-mode entry threshold, $V_{IN}$ - $V_{BAT}$                              | 2.0 V < $V_{BAT}$ < $V_{BATREG}$ , $V_{IN}$ falling                      |                                           | 0                             | 40                            | 120  | mV   |  |
| <sup>t</sup> DGL(BAT)    | Deglitch time, BAT above<br>V <sub>BATUVLO</sub> before SYS starts to<br>rise |                                                                          |                                           |                               |                               |      | ms   |  |
| V <sub>SLP_HYS</sub>     | Sleep-mode exit hysteresis                                                    | V <sub>IN</sub> rising above V <sub>SLP</sub>                            |                                           | 40                            | 100                           | 190  | mV   |  |
| tDGL(VSLP)               | Deglitch time for supply rising above V <sub>SLP</sub> +V <sub>SLP_HYS</sub>  | Rising voltage, 2-mV over drive, t <sub>RISE</sub> =100 ns     30        |                                           |                               |                               |      |      |  |
|                          |                                                                               |                                                                          | bq24260                                   | 10.1                          | 10.5                          | 10.9 |      |  |
| V <sub>OVP</sub>         | Input supply OVP threshold<br>voltage                                         | IN rising, 100-mV hysteresis                                             | bq24261/1M                                | 13.6                          | 14                            | 14.4 |      |  |
|                          | vollaye                                                                       |                                                                          | bq24262                                   | 6.25                          | 6.5                           | 6.75 |      |  |
| VBATGD                   | Good Battery Monitor<br>Threshold (BQ24260/1 only)                            | V <sub>IN</sub> Rising                                                   |                                           | 3.51                          | 3.7                           | 3.89 | V    |  |
| DGL(BUCK_OVP)            | Deglitch time, VIN OVP in<br>Buck Mode                                        | IN falling below V <sub>OVP</sub>                                        |                                           |                               | 30                            |      | ms   |  |
| V <sub>BOVP</sub>        | Battery OVP threshold voltage                                                 | V <sub>BAT</sub> threshold over V <sub>OREG</sub> to turn off cha        | 1.03 ×<br>V <sub>BATREG</sub>             | 1.05 ×<br>V <sub>BATREG</sub> | 1.07 ×<br>V <sub>BATREG</sub> | V    |      |  |

Copyright © 2013–2015, Texas Instruments Incorporated

SLUSBU4E - DECEMBER 2013-REVISED DECEMBER 2015

www.ti.com

INSTRUMENTS

Texas

### **Electrical Characteristics (continued)**

Circuit of Figure 7,  $V_{UVLO} < V_{IN} < V_{OVP}$  AND  $V_{IN} > V_{BAT} + V_{SLP}$ ,  $T_J = -40^{\circ}$ C to 125°C and  $T_J = 25^{\circ}$ C for typical values (unless otherwise noted)

|                             | PARAMETER                                                                           | TEST CONDITIONS                                                                                                  |                | MIN  | TYP  | MAX               | UNIT                        |
|-----------------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------|------|------|-------------------|-----------------------------|
| V <sub>BOVP_HYS</sub>       | V <sub>BOVP</sub> hysteresis                                                        | Lower limit for $V_{\text{BAT}}$ falling from above $V_{\text{BOV}}$                                             | /P             |      | 1    |                   | % of<br>V <sub>BATREG</sub> |
| t <sub>DGL(BOVP)</sub>      | BOVP Deglitch                                                                       | Battery entering/exiting BOVP                                                                                    |                |      | 8    |                   | ms                          |
|                             | Cycle-by-cycle current limit                                                        | V <sub>SYS</sub> shorted                                                                                         |                | 4.1  | 4.5  | 4.9               | А                           |
| T <sub>SHTDWN</sub>         | Thermal trip                                                                        |                                                                                                                  |                |      | 150  |                   | °C                          |
| 0.110111                    | Thermal hysteresis                                                                  |                                                                                                                  |                |      | 10   |                   | °C                          |
| T <sub>REG</sub>            | Thermal regulation threshold                                                        | Input current begins to cut off                                                                                  |                |      | 125  |                   | °C                          |
| REG                         | Safety Timer Accuracy                                                               |                                                                                                                  |                | -20% |      | 20%               |                             |
| PWM                         | ,,                                                                                  |                                                                                                                  |                |      |      |                   |                             |
|                             | Internal top MOSFET ON-                                                             | YFF Package: Measured from IN to SW                                                                              |                |      | 75   | 120               | mΩ                          |
| R <sub>DSON_Q1</sub>        | resistance                                                                          | RGE Package: Measured from IN to SW                                                                              |                |      | 80   | 135               | mΩ                          |
|                             | Internal bottom N-channel                                                           | YFF Package: Measured from SW to PGNI                                                                            | )              |      | 75   | 115               | mΩ                          |
| R <sub>DSON_Q2</sub>        | MOSFET ON-resistance                                                                | RGE Package: Measured from SW to PGN                                                                             |                |      | 80   | 135               | mΩ                          |
| f <sub>OSC</sub>            | Oscillator frequency                                                                |                                                                                                                  | -              | 1.35 | 1.5  | 1.65              | MHz                         |
| D <sub>MAX</sub>            | Maximum duty cycle                                                                  |                                                                                                                  |                |      | 95%  |                   |                             |
| D <sub>MIN</sub>            | Minimum duty cycle                                                                  |                                                                                                                  |                | 0%   | 0070 |                   | —                           |
|                             | K NTC MONITOR (1)                                                                   |                                                                                                                  |                | 070  |      |                   |                             |
| V <sub>HOT</sub>            | High temperature threshold                                                          | V <sub>TS</sub> falling, 2% V <sub>DRV</sub> Hysteresis                                                          |                | 27.3 | 30   | 32.6              | %V <sub>DRV</sub>           |
|                             | Warm temperature threshold                                                          | V <sub>TS</sub> falling, 2% V <sub>DRV</sub> Hysteresis                                                          |                | 36.0 | 38.3 | 41.2              | %V <sub>DRV</sub>           |
| V <sub>WARM</sub>           | Cool temperature threshold                                                          | V <sub>TS</sub> rising, 2% V <sub>DRV</sub> Hysteresis                                                           |                | 54.7 | 56.4 | 58.1              | %V <sub>DRV</sub>           |
| V <sub>COOL</sub>           | Low temperature threshold                                                           |                                                                                                                  |                | 58.2 | 60   | 61.8              |                             |
| V <sub>COLD</sub>           | TS Disable threshold                                                                | V <sub>TS</sub> rising, 2% V <sub>DRV</sub> Hysteresis<br>V <sub>TS</sub> rising, 4% V <sub>DRV</sub> Hysteresis |                | 80   | 00   | 85                | %V <sub>DRV</sub>           |
|                             |                                                                                     |                                                                                                                  | 00             | 50   | 65   | %V <sub>DRV</sub> |                             |
|                             | Deglitch time on TS change                                                          | Applies to $V_{\text{HOT}},V_{\text{WARM}},V_{\text{COOL}}$ and $V_{\text{COLD}}$                                |                |      | 50   |                   | ms                          |
|                             |                                                                                     |                                                                                                                  |                |      |      |                   |                             |
| V <sub>IH</sub>             | Input low threshold level                                                           | V <sub>PULL-UP</sub> =1.8 V, SDA and SCL                                                                         |                | 1.3  |      |                   | V                           |
| V <sub>IL</sub>             | Input low threshold level                                                           | V <sub>PULL-UP</sub> =1.8 V, SDA and SCL                                                                         |                |      |      | 0.4               | V                           |
| V <sub>OL</sub>             | Output low threshold level                                                          | IL=5 mA, sink current                                                                                            |                |      |      | 0.4               | V                           |
| I <sub>BIAS</sub>           | High-Level leakage current                                                          | V <sub>PULL-UP</sub> =1.8 V, SDA and SCL                                                                         |                |      |      | 1                 | μA                          |
| t <sub>WATCHDOG</sub>       |                                                                                     |                                                                                                                  |                | 30   | 50   |                   | S                           |
| t <sub>I2CRESET</sub>       |                                                                                     |                                                                                                                  |                |      | 700  |                   | ms                          |
| OTG BOOST S                 | UPPLY                                                                               | Γ                                                                                                                |                |      |      |                   |                             |
| I <sub>QBAT_ BOOST</sub>    | Quiescent current during<br>boost mode (BAT pin)                                    | 3.3 V < $V_{BAT}$ < 4.5 V, no switching                                                                          |                |      |      | 100               | μΑ                          |
|                             | Battery voltage range for<br>specified boost operation                              | VBAT falling                                                                                                     |                | 3.3  |      | 4.5               | V                           |
| V <sub>IN_BOOST</sub>       | Boost output voltage (to pin VBUS)                                                  | 3.3 V < $V_{BAT}$ < 4.5 V over line and load                                                                     |                | 4.95 | 5.05 | 5.2               | V                           |
|                             | Maximum output current for                                                          |                                                                                                                  | BOOST_ILIM = 1 | 1000 |      |                   |                             |
| I <sub>BO</sub>             | boost                                                                               | 3.3 V < V <sub>BAT</sub> < 4.5 V                                                                                 | BOOST_ILIM = 0 | 500  |      |                   | mA                          |
|                             | Cycle by cycle current limit for                                                    |                                                                                                                  | BOOST_ILIM = 1 |      | 4    |                   |                             |
| I <sub>BLIMIT</sub>         | boost (measured at low-side<br>FET)                                                 | 3.3 V < V <sub>BAT</sub> < 4.5 V                                                                                 | BOOST_ILIM = 0 |      | 2    |                   | A                           |
| V <sub>BOOSTOVP</sub>       | Overvoltage protection<br>threshold for boost (IN pin)                              | Signals fault and exits boost mode                                                                               | 5.8            | 6    | 6.2  | V                 |                             |
| t <sub>DGL(BOOST_OVP)</sub> | Deglitch Time, VIN OVP in Boost Mode                                                |                                                                                                                  |                |      | 170  |                   | μs                          |
| V <sub>BURST(ENT)</sub>     | Upper V <sub>IN</sub> voltage threshold to<br>enter burst mode (stop<br>switching)  |                                                                                                                  |                | 5.1  | 5.2  | 5.3               | V                           |
| V <sub>BURST(EXIT)</sub>    | Lower V <sub>BUS</sub> voltage threshold<br>to exit burst mode (start<br>switching) |                                                                                                                  |                | 4.9  | 5    | 5.1               | v                           |



### bq24260, bq24261, bq24261M, bq24262

SLUSBU4E - DECEMBER 2013-REVISED DECEMBER 2015

### 8.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER            | TEST CONDITIONS | MIN  | TYP | MAX  | UNIT |
|------------------|----------------------|-----------------|------|-----|------|------|
| f <sub>OSC</sub> | Oscillator frequency |                 | 1.35 | 1.5 | 1.65 | MHz  |
| D <sub>MAX</sub> | Maximum duty cycle   |                 |      | 95% |      |      |
| D <sub>MIN</sub> | Minimum duty cycle   |                 | 0%   |     |      |      |

# 8.7 Typical Characteristics



SLUSBU4E – DECEMBER 2013 – REVISED DECEMBER 2015

www.ti.com

INSTRUMENTS

Texas

## **Typical Characteristics (continued)**





bq24260, bq24261, bq24261M, bq24262 SLUSBU4E – DECEMBER 2013–REVISED DECEMBER 2015

## 9 Detailed Description

### 9.1 Overview

The bq24260/1/1M/2 is a highly integrated single-cell Li-Ion battery charger and system power-path management device targeted for space-limited, portable applications with high capacity batteries. The single-cell charger has a single input that supports operation from either a USB port or wall adapter supply for a versatile solution.

The power-path management feature allows the bq24260/1/1M/2 to power the system from a high efficiency DC-DC converter while simultaneously and independently charging the battery. The charger monitors the battery current at all times and reduces the charge current when the system load requires current above the input current limit or the adapter cannot support the required load, causing the adapter voltage to fall ( $V_{IN_DPM}$ ). This allows for proper charge termination and timer operation. The system voltage is regulated to the battery voltage but will not drop below 3.5 V ( $V_{MINSYS}$ ). This minimum system voltage support enables the system to run with a defective or absent battery pack and enables instant system turnon even with a totally discharged battery or no battery. The power-path management architecture also permits the battery to supplement the system current requirements when the adapter cannot deliver the peak system currents. The power-path feature coupled with  $V_{IN}$ -DPM, enables the use of many adapters with no hardware change. The charge parameters are programmable using the l<sup>2</sup>C interface. To support USB OTG applications, the bq24260/1/1M/2 is configurable to boost the battery voltage to 5 V at the input. In this mode, the bq24260/1/1M/2 supplies up to 1 A and operates with battery voltages down to 3.3 V.

The battery is charged using a standard Li-Ion charge profile with three phases: precharge, constant current, and constant voltage. In all charge phases, an internal control loop monitors the IC junction temperature and reduces the input current to prevent the junction temperature from rising above 125°C. Additionally, a voltage-based, JEITA-compatible battery pack thermistor monitoring input (TS) is included that monitors battery temperature and automatically changes charge parameters to prevent the battery from charging outside of its safe temperature range.

## bq24260, bq24261, bq24261M, bq24262

SLUSBU4E-DECEMBER 2013-REVISED DECEMBER 2015

www.ti.com

**INSTRUMENTS** 

// Texas

### 9.2 Functional Block Diagram







www.ti.com

### bq24260, bq24261, bq24261M, bq24262

SLUSBU4E - DECEMBER 2013 - REVISED DECEMBER 2015

## **Functional Block Diagram (continued)**





#### bq24260, bq24261, bq24261M, bq24262

SLUSBU4E - DECEMBER 2013 - REVISED DECEMBER 2015



www.ti.com

### 9.3 Feature Description

The bq24260/1/1M/2 is a highly integrated single-cell Li-Ion battery charger and system power path management device that supports operation from either a USB port or wall adapter supply. The power path feature allows the bq24260/1/1M/2 to power the system from a high efficiency DC-DC converter while simultaneously and independently charging the battery. The power path also permits the battery to supplement the system current requirements when the adapter cannot. Many features are programmable using the l<sup>2</sup>C interface. To support USB OTG applications, the bq24260/1/1M/2 is configurable to boost the battery voltage to 5 V and supply up to 1 A at the input. The battery is charged with three phases: precharge, constant current and constant voltage. Thermal regulation prevents the die temperature from exceeding 125°C. Additionally, a JEITA compatible battery pack thermistor monitoring input (TS) is included to prevent the battery from charging outside of its safe temperature range.

Device Functional Modes explains these features in detail.

### 9.4 Device Functional Modes

#### 9.4.1 High Impedance Mode

High Impedance mode (Hi-Z mode) is the low quiescent current state for the bq24260/1/1M/2. During Hi-Z mode, the buck converter is off, and the battery FET and BGATE are on. SYS is powered by BAT. The bq24260/1/1M/2 is in Hi-Z mode when  $V_{IN} < V_{UVLO}$ , the HZ\_MODE bit in the I<sup>2</sup>C is '1' or the CD terminal is driven high. Hi-Z mode resets the safety timer.

The bq24260/1/1M/2 contains a CD input that is used to disable the IC and place the bq24260/1/1M/2 into highimpedance mode. Drive CD low to enable the bq24260/1/1M/2 and enter normal operation. Drive CD high to disable charge and place the bq24260/1/1M/2 into high-impedance mode. CD is internally pulled down to PGND with a 100-k $\Omega$  resistor. When exiting Hi-Z mode, charging resumes in approximately 110 ms.

### 9.4.2 Battery Only Connected

When the battery is connected with no input source, the battery FET turns on, connecting BAT and SYS, after the battery voltage rises above  $V_{BATUVLO}$  and the deglitch time,  $t_{DGL(BAT)}$ . In this mode, the current is not regulated; however, there is a short-circuit current limit. If the short-circuit limit ( $I_{LIM(DISCHG)}$ ) is reached for the deglitch time ( $t_{DGL(SC)}$ ), the battery FET is turned off for the recovery time ( $t_{REC(SC)}$ ). After the recovery time, the battery FET is turned on to test and see if the short has been removed. If it has not, the FET turns off and the process repeats until the short is removed. This process protects the internal FET from overcurrent. If an external FET is used for discharge, the body diode prevents the load on SYS from being disconnected from the battery and  $t_{DGL(BAT)}$  is not applicable.

### 9.4.3 Input Connected

### 9.4.3.1 Input Voltage Protection in Charge Mode

#### 9.4.3.1.1 Sleep Mode

The bq24260/1/1M/2 enters the low-power sleep mode if the voltage on V<sub>IN</sub> falls below sleep-mode entry threshold, V<sub>BAT</sub>+V<sub>SLP</sub>, and V<sub>IN</sub> is higher than the undervoltage lockout threshold, V<sub>UVLO</sub>. In sleep mode, the input is isolated from the battery. This feature prevents draining the battery during the absence of V<sub>IN</sub>. When V<sub>IN</sub> < V<sub>BAT</sub>+ V<sub>SLP</sub>, the bq24260/1/1M/2 turns off the PWM converter, turns the battery FET and BGATE on, sends a single 128-µs pulse on the STAT and INT outputs and the STATx and FAULT\_x bits of the status registers are updated in the l<sup>2</sup>C. Once V<sub>IN</sub> > V<sub>BAT</sub>+ V<sub>SLP</sub>, the STATx bits are cleared and the device initiates a new charge cycle. The FAULT\_x bits are not cleared until they are read in the l<sup>2</sup>C and the sleep condition no longer exists.



bq24260, bq24261, bq24261M, bq24262 SLUSBU4E – DECEMBER 2013–REVISED DECEMBER 2015

#### www.ti.com

#### **Device Functional Modes (continued)**

#### 9.4.3.1.2 Input Voltage Based Dynamic Power Management (V<sub>IN</sub>-DPM)

During normal charging process, if the input power source is not able to support the programmed or default charging current, the supply voltage deceases. Once the supply drops to  $V_{IN\_DPM}$  (default 4.2 V), the charge current limit is reduced to prevent the further drop of the supply. When the IC enters this mode, the charge current is lower than the set value and the DPM\_STATUS bit is set. This feature ensures IC compatibility with adapters with different current capabilities without a hardware change. Figure 9 shows the  $V_{IN}$ -DPM behavior to a current limited source. In this figure the input source has a 2-A current limit and the device is charging at 1 A. A 2.5-A load transient then occurs on  $V_{SYS}$  causing the adapter to hit its current limit and collapse, while  $V_{SYS}$  goes from  $V_{SYSREG(LO)}$  to  $V_{MINSYS}$ . If the 2X timer is set, the safety timer is extended while  $V_{IN}$ -DPM is active. Additionally, termination is disabled.



Figure 9. bq24260/1/1M/2 V<sub>IN</sub>-DPM

#### 9.4.3.1.3 Input Overvoltage Protection

The built-in input overvoltage protection protects the bq24260/1/1M/2 and downstream components connected to SYS and/or BAT against damage from overvoltage on the input supply (Voltage from V<sub>IN</sub> to PGND). When V<sub>IN</sub> > V<sub>OVP</sub>, the bq24260/1/1M/2 turns off the PWM converter immediately. After the deglitch time t<sub>DGL(BUCK\_OVP)</sub>, an OVP fault is determined to exist. During the OVP fault, the bq24260/1/1M/2 turns the battery FET and BGATE on, sends a single 128-µs pulse on the STAT and INT outputs, and the STATx and FAULT\_x bits are updated in the I<sup>2</sup>C. Once the OVP fault is removed, the STATx bits are cleared and the device returns to normal operation. The FAULT\_x bits are not cleared until they are read in the I<sup>2</sup>C after the OVP condition no longer exists.

The OVP threshold for the bq24260 is 10.5 V for operation from standard adapters while the bq24261/1M is set to 14 V to enable operation from 12-V sources. The bq24262 OVP is set to 6.5 V to operate from standard USB sources.

#### 9.4.3.2 Charge Profile

When a valid input source is connected ( $V_{IN} > V_{UVLO}$  and  $V_{BAT} + V_{SLP} < V_{IN} < V_{OVP}$ ), the  $\overline{CE}$  bit in the control register determines whether a charge cycle is initiated. By default, the bq24260 and bq24262 enable the charge cycle when a valid input source is connected while the bq24261/1M do not ( $\overline{CE} = 1$  by default). When the  $\overline{CE}$  bit is 1 and a valid input source is connected, the battery FET is turned off and the SYS output is regulated to VSYSREG(HI). A charge cycle is initiated when the  $\overline{CE}$  bit is written to a 0.

Copyright © 2013–2015, Texas Instruments Incorporated

SLUSBU4E-DECEMBER 2013-REVISED DECEMBER 2015

# www.ti.com

INSTRUMENTS

Texas

### **Device Functional Modes (continued)**

The bq24260/1/1M/2 supports a precision Li-Ion or Li-Polymer charging system for single-cell applications. Charging is done through the internal battery MOSFET. There are 6 loops that influence the charge current; constant current loop (CC), constant voltage loop (CV), thermal regulation loop, minimum system voltage loop (MINSYS), input current limit and  $V_{IN}$ -DPM. During the charging process, all six loops are enabled and the one that is dominant takes control. The minimum system output feature regulates the system voltage to  $V_{SYSREG(LO)}$ , so that startup is enabled even for a missing or deeply discharged battery. Figure 10 shows a typical charge profile including the minimum system output voltage feature.





### 9.4.4 Battery Charging Process

When the battery is deeply discharged or shorted, the bq24260/1/1M/2 applies a  $I_{BATSHRT}$  current to close the battery protector switch and bring the battery voltage up to acceptable charging levels. During this time, the battery FET is off and the system output is regulated to  $V_{SYSREG(LO)}$ . Once the battery rises above  $V_{BATSHRT}$ , the charge current is regulated to the value set in the I<sup>2</sup>C register. The battery FET is linearly regulated to maintain the system voltage at  $V_{SYSREG(LO)}$ . Under normal conditions, the time spent in this region is a very short percentage of the total charging time, so the linear regulation of the charge current does not affect the overall charging efficiency for very long. If the die temperature does heat up, the thermal regulation loop reduces the input current to maintain a die temperature at 125°C. If the current limit for the SYS output is reached (limited by



#### **Device Functional Modes (continued)**

the input current limit,  $V_{IN}$ -DPM, or 100% duty cycle), the SYS output drops to the  $V_{MINSYS}$  output voltage. When this happens, the charge current is reduced to ensure the system is supplied with all the current that is needed while maintaining the minimum system voltage. If the charge current is reduced to 0 mA, pulling further current from SYS causes the output to fall to the battery voltage and enter supplement mode (see *Dynamic Power-Path Management* for more details).

Once the battery is charged enough that the system voltage rises above  $V_{SYSREG(LO)}$  (approximately 3.5 V), the battery FET is turned on fully and the battery is charged with the full programmed charge current set by the I<sup>2</sup>C interface, I<sub>CHARGE</sub>. The charge current is regulated to I<sub>CHARGE</sub> until the voltage between BAT and PGND reaches the regulation voltage. The voltage between BAT and PGND is regulated to V<sub>BATREG</sub> (CV mode) while the charge current naturally tapers down as shown in Figure 10. During CV mode, the SYS output remains connected to the battery. The impedance of the battery FET is increased to 4x of the fully on value when IBAT falls below approximately 350 mA to provide increased accuracy during termination. This will show a small rise in the SYS voltage when the R<sub>DSON</sub> increases below approximately 350 mA.

When termination is enabled (TE bit is '1'), the bq24260/1/1M/2 monitors the charging current during the CV mode. Once the charge current tapers down to the termination threshold,  $I_{TERM}$ , and the battery voltage is above the recharge threshold, the bq24260/1/1M/2 terminates charge, turns off the battery charging FET and enters battery detection (see Battery Detection section for more details). The system output is regulated to the V<sub>SYSREG(HI)</sub> and supports the full current available from the input. The battery supplement mode is available to supply any SYS load that cannot be supported by the input source (see *Dynamic Power-Path Management* for more details). The termination current level is programmable. To disable the charge current termination, the host sets the charge termination bit (TE) of charge control register to 0. Refer to  $I^2C$  section for details. When termination is disabled, V<sub>BAT</sub> is continuously regulated to V<sub>BATREG</sub>. Termination is also disabled when any loop is active other than CC or CV. This includes V<sub>INDPM</sub>, input current limit, or thermal regulation. Termination is also disabled during TS warm/cool conditions and when the LOW\_CHG bit is set to '1'.

A charge cycle is initiated when one of the following conditions is detected:

- 1. The battery voltage falls below the  $V_{BATREG}$ - $V_{RCH}$  threshold.
- 2. IN Power-on reset (POR)
- 3. CE bit toggle or RESET bit is set (Host controlled)
- 4. CD terminal is toggled

#### 9.4.5 Charge Time Optimizer

The CC to CV transition is enhanced in the bq24260/1/1M/2 architecture. The "knee" between CC and CV is sharp. This enables the charger to remain in CC mode as long as possible before beginning to taper the charge current (CV mode). This provides a decrease in charge time as compared to older topologies.

#### 9.4.6 Battery Detection

When termination conditions are met, a battery detection cycle is started. During battery detection,  $I_{DETECT}$  is pulled from  $V_{BAT}$  for  $t_{DETECT(SNK)}$  to verify there is a battery. If the battery voltage remains above  $V_{DET(SINK)}$  for the full duration of  $t_{DETECT(SNK)}$ , a battery is determined to present and the IC enters "Charge Done". If  $V_{BAT}$  falls below  $V_{DET(SINK)}$ , a "Battery Not Present" fault is signaled, the charge parameters are reset ( $V_{BATREG}$ ,  $I_{CHARGE}$  and  $I_{TERM}$ ) and battery detection continues. The next cycle of battery detection, the bq24260/1/1M/2 turns on  $I_{BATSHRT}$  for  $t_{DETECT(SRC)}$ . If  $V_{BAT}$  rises to  $V_{DET(SRC1)}$ , the current source is turned off and a "No Battery" condition is registered. In order to keep VBAT high enough to close the battery protector, the current source turns on if  $V_{BAT}$  falls to  $V_{DET(SRC2)}$ . The source cycle continues for  $t_{DETECT(SRC)}$ . After  $t_{DETECT(SRC)}$ , the battery detection continues through another current sink cycle. Battery detection continues until charge is disabled, the bq24260/1/1M/2 enters hi-z mode or a battery is detected. Once a battery is detected, the fault status clears and a new charge cycle begins. With no battery connected, the BAT output will transition from VRCH to PGND with a high period of  $t_{DETECT(SRC)}$  and a low period of  $t_{DETECT(SNK)}$ . See Figure 30 in *Application Curves*. Battery detection is not performed when termination is disabled.

Copyright © 2013–2015, Texas Instruments Incorporated

SLUSBU4E - DECEMBER 2013 - REVISED DECEMBER 2015

TEXAS INSTRUMENTS

www.ti.com

#### **Device Functional Modes (continued)**

#### 9.4.7 Battery Overvoltage Protection (BOVP)

If the battery is ever above the battery OVP threshold ( $V_{BOVP}$ ), the battery OVP circuit shuts the PWM converter off and the battery FET is turned on to discharge the battery to safe operating levels. A battery OVP most commonly occurs when the bq24260/1/1M/2 returns to DEFAULT mode after a watchdog timer expiration or RESET bit written to '1'. In this condition, the  $V_{BATREG}$  is reset and may be below the battery voltage. Other conditions may be when the input is initially plugged in before I<sup>2</sup>C communication is established or TS WARM conditions or when writing the  $V_{BATREG}$  to less than the battery voltage. The battery OVP condition is cleared when the battery voltage falls below the hysteresis of  $V_{BOVP}$  either by the battery discharging or writing the  $V_{BATREG}$  to a higher value. When a battery OVP event exists for  $t_{DGL(BOVP)}$ , the bq24260/1/1M/2 turns the battery FET and BGATE on, sends a single 128µs pulse on the STAT / INT outputs and the STATx and FAULT\_x bits are updated in the I<sup>2</sup>C. Once the BOVP fault is removed, the STATx bits are cleared and the device returns to normal operation. The FAULT\_x bits are not cleared until they are read in the I<sup>2</sup>C after the BOVP condition no longer exists.

#### 9.4.8 Dynamic Power-Path Management

The bq24260/1/1M/2 features a SYS output that powers the external system load connected to the battery. This output is active whenever a valid source is connected to IN or BAT. When  $V_{SYS} > V_{SYSREG(LO)}$ , the SYS output is connected to  $V_{BAT}$ . If the battery voltage falls to  $V_{MINSYS}$ ,  $V_{SYS}$  is regulated to the  $V_{SYSREG(LO)}$  threshold to maintain the system output even with a deeply discharged or absent battery. In this mode, the SYS output voltage is regulated by the buck converter and the battery FET is linearly regulated to regulate the charge current into the battery. The current from the supply is shared between charging the battery and powering the system load at SYS. The dynamic power-path management (DPPM) circuitry of the bq24260/1/1M/2 monitors the current limits continuously and if the SYS voltage falls to the  $V_{MINSYS}$  threshold, it adjusts charge current to maintain the minimum system voltage and supply the load on SYS. If the charge current is reduced to zero and the load increases further, the bq24260/1/1M/2 enters battery supplement mode. During supplement mode, the battery FET is turned on and  $V_{BAT} = V_{SYS}$  while the battery supplements the system load.





Texas Instruments

www.ti.com

bq24260, bq24261, bq24261M, bq24262 SLUSBU4E – DECEMBER 2013–REVISED DECEMBER 2015

#### **Device Functional Modes (continued)**

#### 9.4.9 Battery Discharge FET (BGATE)

The bq24260/1/1M/2 contains a MOSFET driver to drive an external discharge FET between the battery and the system output. This external FET provides a low impedance path for supplying the system from the battery. Connect BGATE to the gate of the external discharge P-channel MOSFET. BGATE is on (low) under the following conditions:

- 1. No input supply connected.
- 2. HZ\_MODE = 1
- 3. CD terminal = 1

#### 9.4.10 DEFAULT Mode

DEFAULT mode is used when I<sup>2</sup>C communication is not available. DEFAULT mode is entered in the following situations:

- 1. When the charger is enabled and  $V_{BAT} < V_{BATGD}$  before I<sup>2</sup>C communication is established
- 2. When the watchdog timer expires without a reset from the I<sup>2</sup>C interface
- 3. The RESET bit is written in the I<sup>2</sup>C register

In DEFAULT mode, the I<sup>2</sup>C registers are reset to the default values. The 2-minute safety timer is reset and starts when DEFAULT mode is entered if a charge cycle is underway. The default value for  $V_{BATREG}$  is 3.6 V for the bq24260/1/1M and 4.2 V for the bq24262. The default value for  $I_{CHARGE}$  is 1 A. For the bq24260, the input current limit is determined by the D+/D- detection (See D+/D- Based Adapter Detection section). For the bq24261, bq24261M and bq24262, the input current limit in DEFAULT mode is set by PSEL. (See Power Source Selector Input section) DEFAULT mode is exited by writing to the I<sup>2</sup>C interface. Note that if termination is enabled and charging has terminated, a new charge cycle is NOT initiated when entering DEFAULT mode.

#### 9.4.11 Good Battery Monitor

The bq2426x contains a good battery monitor circuit that places the bq2426x into hi-z mode if the battery voltage is above the  $V_{BATGD}$  threshold while in DEFAULT mode. This function is used to enable compliance to the battery charging standard that prevents charging from an un-enumerated USB host while the battery is above the good battery threshold. If the bq24260/1/1M/2 is in HOST mode, it is assumed that USB host has been enumerated and the good battery circuit has no effect on charging. Any write to the I<sup>2</sup>C places the bq24260/1/1M/2 in HOST mode and clears the high-impedance mode condition. The HZ\_MODE bit is not updated during this condition.

#### 9.4.12 D+/D- Based Adapter Detection (D+/D-, bq24260 only)

The bq24260 contains a D+/D- based adapter detection circuit that is used to program the input current limit for the input during DEFAULT mode. D+/D- is only performed in DEFAULT mode unless forced by the D+/D-\_EN bit in host mode.

By default the input current limit is set to 100 mA. During DEFAULT mode, when the input source is connected, the bq24260 performs an adapter detection to determine if it is connected to a USB port or dedicated charger. The adapter detection starts with a connection detection as described in the USB Battery Charging Specification ver 1.2 (BC1.2). Once a connection is detected, the adapter detection is performed. If a connection is not detected within 500ms, the adapter detection begins. The adapter detection runs as described in BC1.2. If a CDP/DCP is detected, the input current limit is increased to 1.5 A. If an SDP is detected, the current limit remains at 100 mA, until changed in the  $l^2C$ .

D+/D- is initiated at any time by the host by setting the D+/D- EN bit in the  $I^2C$  to 1. After detection is complete the D+/D- EN bit is automatically reset to 0 and the detection circuitry is disconnected from the D+ D- terminals to avoid interference with USB data transfer. When a command is written to change the input current limit in the  $I^2C$ , this overrides the current limit selected by D+/D- detection.

SLUSBU4E - DECEMBER 2013 - REVISED DECEMBER 2015



www.ti.com

#### **Device Functional Modes (continued)**

#### 9.4.13 Power Source Selector Input (PSEL, bq24261/2 only)

The bq24261/2 contains a PSEL input that is used to program the input current limit during DEFAULT mode. Drive PSEL high to indicate a USB source is connected to the input and program the 100 mA (bq24261/1M) or 500mA (bq24262) current limit for IN. Drive PSEL low to indicate that an AC Adapter is connected to the input. When PSEL is low, the IC starts up with a 1.5-A input current limit. Once an I<sup>2</sup>C write is done and the device is in HOST mode, the PSEL has no effect on the input current limit until the watchdog timer expires and returns thebq24260/1/1M/2 to DEFAULT mode.

#### 9.4.14 Safety Timer and Watchdog Timer in Charge Mode (bq24260/1/1M only)

At the beginning of charging process, the bq24260/1/1M starts the safety timer. This timer is active during the entire charging process. If charging has not terminated before the safety timer expires, the IC enters suspend mode where charging is disabled. When a safety timer fault occurs, a single 128µs pulse is sent on the STAT and INT outputs and the STATx and FAULT\_x bits of the status registers are updated in the I<sup>2</sup>C. The CE bit, Hi-Z mode, or power must be toggled in order to clear the safety timer fault. The safety timer duration is selectable using the TMR\_X bits in the Safety Timer Register/ NTC Monitor register. When the safety timer is active, changing the safety timer duration resets the safety timer. The bq24260/1/1M also contains a 2X\_TIMER bit that enables the 2x timer function to prevent premature safety timer expiration when the charge current is reduced by a load on SYS or a NTC condition. When 2X\_TIMER is enabled, the timer runs at half speed when any loop is active other than CC or CV. This includes V<sub>INDPM</sub>, input current limit, or thermal regulation. The timer also runs at half speed during TS warm/cool conditions and when the LOW\_CHG bit is set to 1.

In addition to the safety timer, the bq24260/1/1M contains a 30-second ( $t_{WATCHDOG}$ ) watchdog timer that monitors the host through the I<sup>2</sup>C interface. Once a write is performed on the I<sup>2</sup>C interface, a watchdog timer is started. The watchdog timer is reset by the host using the I<sup>2</sup>C interface. This is done by writing a 1 to the reset bit (TMR\_RST) in the control register. The TMR\_RST bit is automatically set to 0 when the watchdog timer is reset. This process must continue as long as the input is connected in order to maintain the register contents. If the watchdog timer expires, the IC enters DEFAULT mode where the default register values are loaded, the safety timer restarts at 2 minutes once charging continues. The I<sup>2</sup>C may be accessed again to reinitialize the desired values and restart the watchdog timer. The watchdog timer flow chart is shown in Figure 12.



SLUSBU4E - DECEMBER 2013-REVISED DECEMBER 2015

#### **Device Functional Modes (continued)**



Figure 12. Watchdog Timer Flow Chart for bq24260/1/1M

#### 9.4.15 LDO Output (DRV)

The bq24260/1/1M/2 contains a linear regulator (DRV) that is used to supply the internal MOSFET drivers and other circuitry. Additionally, DRV supplies up to 10mA external loads to power the STAT LED or the USB transceiver circuitry. The maximum value of the DRV output is 5.3 V so it ideal to protect voltage sensitive USB circuits. The LDO is on whenever a supply is connected to the input of the bq24260/1/1M/2. The DRV is disabled under the following conditions:

- V<sub>SUPPLY</sub> < UVLO</li>
- V<sub>SUPPLY</sub> < V<sub>BAT</sub> + V<sub>SLP</sub>
- Thermal Shutdown

SLUSBU4E - DECEMBER 2013 - REVISED DECEMBER 2015

www.ti.com

INSTRUMENTS

FXAS

### **Device Functional Modes (continued)**

### 9.4.16 External NTC Monitoring (TS)

The I<sup>2</sup>C interface allows the user to easily implement the JEITA standard for systems where the battery pack thermistor is monitored by the host. Additionally, the bq24260/1/1M/2 provides a flexible, voltage based TS input for monitoring the battery pack NTC thermistor. The voltage at TS is monitored to determine that the battery is at a safe temperature during charging. The JEITA specification is shown in Figure 13.



Figure 13. Charge Current During TS Conditions

To satisfy the JEITA requirements, four temperature thresholds are monitored; the cold battery threshold ( $T_{NTC} < 0^{\circ}C$ ), the cool battery threshold ( $0^{\circ}C < T_{NTC} < 10^{\circ}C$ ), the warm battery threshold ( $45^{\circ}C < T_{NTC} < 60^{\circ}C$ ) and the hot battery threshold ( $T_{NTC} > 60^{\circ}C$ ). These temperatures correspond to the V<sub>COLD</sub>, V<sub>COL</sub>, V<sub>WARM</sub>, and V<sub>HOT</sub> thresholds in the EC table. Charging is suspended and timers are suspended when V<sub>TS</sub> < V<sub>HOT</sub> or V<sub>TS</sub> > V<sub>COLD</sub>. When V<sub>COOL</sub> < V<sub>TS</sub> < V<sub>COLD</sub>, the charging current is reduced to half of the programmed charge current. When V<sub>HOT</sub> < V<sub>TS</sub> < V<sub>WARM</sub>, the battery regulation voltage is reduced by 140mV from the programmed regulation threshold. The TS function is disabled by connecting TS directly to DRV (V<sub>TS</sub> > V<sub>TSOFF</sub>).

The TS function is voltage based for maximum flexibility. Connect a resistor divider from DRV to GND with TS connected to the center tap to set the threshold. The connections are shown in Figure 14. The resistor values are calculated using the following equations:

$$RLO = \frac{V_{DRV} \times RCOLD \times RHOT \times \left[\frac{1}{V_{COLD}} - \frac{1}{V_{HOT}}\right]}{RHOT \times \left[\frac{V_{DRV}}{V_{HOT}} - 1\right] - RCOLD \times \left[\frac{V_{DRV}}{V_{COLD}} - 1\right]}$$
$$RHI = \frac{\frac{V_{DRV}}{V_{COLD}} - 1}{\frac{1}{RLO} + \frac{1}{RCOLD}}$$

(1)

Texas Instruments

#### www.ti.com

### **Device Functional Modes (continued)**

#### where

• 
$$V_{COLD} = 0.60 \times V_{DRV}$$
  
•  $V_{HOT} = 0.30 \times V_{DRV}$  (2)  
 $RCOOL = \frac{RLO \times RHI \times 0.564}{RLO - RLO \times 0.564 - RHI \times 0.564}$  (3)  
 $RWARM = \frac{RLO \times RHI \times 0.383}{RLO - RLO \times 0.383 - RHI \times 0.383}$ 

where

- RHOT is the NTC resistance at the hot temperature
- RCOLD is the NTC resistance at cold temperature

(4)

The WARM and COOL thresholds are not independently programmable. The COOL and WARM NTC resistances for a selected resistor divider are calculated using Equation 3 and Equation 4.





### 9.4.17 Thermal Regulation and Protection

During the charging process, to prevent overheating in the chip, bq24260/1/1M/2 monitors the junction temperature, T<sub>J</sub>, of the die and reduces the input current once T<sub>J</sub> reaches the thermal regulation threshold, T<sub>REG</sub>. The input current is reduced to zero when the junction temperature increases about 10°C above T<sub>REG</sub>. Once the input current is reduced to 0, the system current is reduced while the battery supplements the load to supply the system. When the input current is completely reduced to 0 and T<sub>J</sub> > 125°C, this is may cause a thermal shutdown of the bq24260/1/1M/2 if the die temperature rises too high. At any state, if T<sub>J</sub> exceeds T<sub>SHTDWN</sub>, bq24260/1/1M/2 stops charging and disables the buck converter. During thermal shutdown mode, PWM is turned off, all timers are suspended, a single 128-µs pulse is sent on the STAT and INT outputs, and the STATx and FAULT\_x bits of the status registers are updated in the l<sup>2</sup>C. The charge cycle resumes when T<sub>J</sub> falls below T<sub>SHTDWN</sub> by approximately 10°C.

Copyright © 2013–2015, Texas Instruments Incorporated

SLUSBU4E - DECEMBER 2013 - REVISED DECEMBER 2015

## TEXAS INSTRUMENTS

www.ti.com

### **Device Functional Modes (continued)**

### 9.4.18 Charge Status Outputs (STAT, INT)

The STAT/INT output is used to indicate operation conditions for bq24260/1/1M/2. STAT/INT is pulled low during charging when EN\_STAT bit in the control register is set to 1. When charge is complete or disabled, STAT/INT is high impedance. When a fault occurs, a 128-µs pulse (interrupt) is sent out to notify the host. The status of STAT/INT during different operation conditions is summarized in Table 1. STAT/INT drives an LED for visual indication or can be connected to the logic rail for host communication. The EN\_STAT bit in the control register is used to enable/disable the charge status for STAT/INT. The interrupt pulses are unaffected by EN\_STAT and will always be shown.

#### Table 1. STAT Terminal Summary

| CHARGE STATE                                                                                                                                               | STAT and INT BEHAVIOR             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| Charge in progress and EN_STAT=1                                                                                                                           | Low                               |
| Other normal conditions                                                                                                                                    | High-Impedance                    |
| Charge mode faults: Timer faults, sleep mode, VIN overvoltage, VIN < UVLO or Sleep mode, BOVP, thermal shutdown, No Battery and Battery Temperature faults | 128-µs pulse, then High Impedance |

#### 9.4.19 Boost Mode Operation

In HOST mode, when the operation mode bit (BOOST\_EN) in the control register is set to 1, bq24260/1/1M/2 operates in boost mode and delivers 5 V to IN to supply USB OTG devices connected to the USB connector. Boost operation can start with VBAT between 3.45 V to 4.5 V, and will maintain boost output until VBAT falls to 3.3 V. IN supplies up to 1 A to power these devices. It is not recommended to operate boost mode when the battery voltage is less than 3.3 V. Proper operation is not ensured.

### 9.4.19.1 Chip Disable Input During Boost Mode (CD)

The bq24260/1/1M/2 contains a CD input that is used to disable the IC and place the bq24260/1/1M/2 into highimpedance mode. CD must be low to enter boost mode. Driving CD high during boost mode places the bq24260/1/1M/2 into hi-z mode and resets the BOOST\_EN bit in the I<sup>2</sup>C. When CD is high, the buck converter is off, and the battery FET and BGATE are turned on. CD is internally pulled down to GND with a 100-k $\Omega$  resistor.

#### 9.4.19.2 PWM Controller in Boost Mode

Similar to charge mode operation, in boost mode the IC switches at 1.5MHz to regulate the voltage at IN to 5 V. The voltage control loop is internally compensated to provide enough phase margin for stable operation with the full battery voltage range and up to 1 A.

In boost mode, the cycle-by-cycle current limit is set to 4 A or 2 A (depending on the  $I^2C$  setting) to provide protection against short-circuit conditions. If the cycle-by-cycle current limit is active for 8 ms, an overload condition is detected and the device exits boost mode, and signals an overcurrent fault. Additionally, discharge current limit ( $I_{LIM(DISCHG)}$ ) is active to protect the battery from overload. Synchronous operation and burst mode are used to maximize efficiency over the full load range.

The bq24260/1/1M/2 will not enter boost mode unless the IN voltage is less than the UVLO. When the boost function is enabled, the bq24260/1/1M/2 enters a linear mode to bring IN up to the battery voltage. Once  $V_{IN} > (V_{BAT} - 1 \text{ V})$ , the bq24260/1/1M/2 begins switching and regulates IN up to 5 V. If  $V_{IN}$  does not rise to within 1 V of  $V_{BAT}$  within 8 ms, an overcurrent event is detected and boost mode is exited and a boost mode overcurrent event is announced, the BOOST\_EN bit is reset to 0 and the STAT\_x and FAULT\_x bits in the Status/ Control register are updated.

### 9.4.19.3 Burst Mode During Light Load

In boost mode, the IC operates using burst mode to improve light load efficiency and reduce power loss. During boost mode, the PWM converter is turned off when the device reaches minimum duty cycle and the output voltage rises to  $V_{BURST(ENT)}$  threshold. This corresponds to approximately a 75-mA inductor current. The converter then restarts when  $V_{IN}$  falls to  $V_{BURST(EXT)}$ . See Figure 38 in the *Application Curves* for an example waveform.



#### 9.4.19.4 Watchdog Timer in Boost Mode

During boost mode, the watchdog timer is active. The watchdog timer works the same as in charge mode. Write a 1 to the TMR\_RST reset bit in the control register. If the watchdog timer expires, the IC resets the EN\_BOOST bit to 0, signals the fault pulse on the STAT and INT terminals. The FAULT\_x bits read "Low Supply Fault" as this is a higher priority fault than the WD timer.

#### 9.4.19.5 STAT/ INT During Boost Mode

During boost mode, the STAT and INT outputs are high impedance. Under fault conditions, a 128-µs pulse is sent out to notify the host of the error condition.

#### 9.4.19.6 Protection in Boost Mode

#### 9.4.19.6.1 Output Overvoltage Protection

The bq24260/1/1M/2 contains integrated overvoltage protection on the IN terminal. During boost mode, if an overvoltage condition is detected ( $V_{IN} > V_{BOOSTOVP}$ ), after deglitch  $t_{DGL(BOOST_OVP)}$ , the IC turns off the PWM converter, resets EN\_BOOST bit to 0, sets fault status bits and sends out a fault pulse on STAT and INT. The converter does not restart when VIN drops to the normal level until the EN\_BOOST bit is reset to 1.

#### 9.4.19.6.2 Output Overcurrent Protection

The bq24260/1/1M/2 contains overcurrent protection to prevent the device and battery damage when IN is overloaded. When an overcurrent condition occurs, the cycle-by-cycle current limit limits the current from the battery to the load. If the overload condition lasts for 8 ms, the overload fault is detected. When an overload condition is detected, the bq24260/1/1M/2 turns off the PWM converter, resets EN\_BOOST bit to 0, sets the fault status bits and sends out the fault pulse on STAT and INT. The boost operation starts only after the fault is cleared and the EN\_BOOST bit is reset to 1 using the  $I^2C$ .

#### 9.4.19.6.3 Battery Voltage Protection

During boost mode, when the battery voltage is below the minimum battery voltage threshold,  $V_{BATUVLO}$ , the IC turns off the PWM converter, resets EN\_BOOST bit to 0, sets fault status bits and sends out a fault pulse on STAT and INT. Once the battery voltage returns to the acceptable level, the boost starts only after the EN\_BOOST bit is set to 1. Proper operation below 3.3 V down to the V<sub>BATUVLO</sub> is not specified.

### 9.5 Programming

#### 9.5.1 Serial Interface Description

The bq24260 uses an I<sup>2</sup>C compatible interface to program charge parameters. I<sup>2</sup>C is a 2-wire serial interface developed by NXP (formerly Philips Semiconductor, see I<sup>2</sup>C-Bus Specification, Version 5, October 2012). The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is idle, both SDA and SCL lines are pulled high. All the I<sup>2</sup>C compatible devices connect to the I<sup>2</sup>C bus through open-drain I/O terminals, SDA and SCL. A master device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A slave device receives and/or transmits data on the bus under control of the master device.

The bq24260/1/1M/2 device works as a slave and supports the following data transfer modes, as defined in the  $I^2C$  Bus<sup>TM</sup> Specification: standard mode (100 kbps) and fast mode (400 kbps). The interface adds flexibility to the battery charge solution, enabling most functions to be programmed to new values depending on the instantaneous application requirements. The  $I^2C$  circuitry is powered from IN when a supply is connected. If the IN supply is not connected, the  $I^2C$  circuitry is powered from the battery through BAT. The battery voltage must stay above  $V_{BATUVLO}$  with no input connected in order to maintain proper operation.

The data transfer protocol for standard and fast modes is exactly the same; therefore, they are referred to as the F/S-mode in this document. The bq24260/1/1M/2 device only supports 7-bit addressing. The device 7-bit address is defined as '1101011' (0x6Bh).

To avoid I<sup>2</sup>C hang-ups, a timer ( $t_{I2CRESET}$ ) runs during I<sup>2</sup>C transactions. If the transaction takes longer than  $t_{I2CRESET}$ , any additional commands are ignored and the I<sup>2</sup>C engine is reset. The timeout is reset with START and repeated START conditions and stops when a valid STOP condition is sent.

Copyright © 2013–2015, Texas Instruments Incorporated

SLUSBU4E - DECEMBER 2013 - REVISED DECEMBER 2015



www.ti.com

#### **Programming (continued)**

#### 9.5.2 F/S Mode Protocol

The master initiates data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high, as shown in Figure 15. All  $I^2C$  -compatible devices should recognize a start condition.



Figure 15. START and STOP Condition

The master then generates the SCL pulses, and transmits the 8-bit address and the read/write direction bit R/W on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse (see Figure 16). All devices recognize the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a matching address generates an acknowledge (see Figure 17) by pulling the SDA line low during the entire high period of the ninth SCL cycle. Upon detecting this acknowledge, the master knows that communication link with a slave has been established.



Figure 16. Bit Transfer on the Serial Interface

The master generates further SCL cycles to either transmit data to the slave (R/W bit 0) or receive data from the slave (R/W bit 1. In either case, the receiver needs to acknowledge the data sent by the transmitter. So an acknowledge signal can either be generated by the master or by the slave, depending on which one is the receiver. The 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary. To signal the end of the data transfer, the master generates a stop condition by pulling the SDA line from low to high while the SCL line is high (see Figure 15). This releases the bus and stops the communication link with the addressed slave. All I2C compatible devices must recognize the stop condition. Upon the receipt of a stop condition, all devices know that the bus is released, and wait for a start condition followed by a matching address. If a transaction is terminated prematurely, the master needs to send a STOP condition to prevent the slave I<sup>2</sup>C logic from remaining in a incorrect state. Attempting to read data from register addresses not listed in this section will result in 0xFFh being read out.

Texas Instruments

bq24260, bq24261, bq24261M, bq24262

www.ti.com

SLUSBU4E – DECEMBER 2013–REVISED DECEMBER 2015

## **Programming (continued)**









SLUSBU4E - DECEMBER 2013 - REVISED DECEMBER 2015

# 9.6 Register Maps

## 9.6.1 Status/Control Register (READ/WRITE)

Memory location: 00, Reset state: 00xx 0xxx

## Figure 19. Status/Control Register

| B7(MSB) | B6  | B5 | B4 | B3  | B2 | B1 | B0(LSB) |
|---------|-----|----|----|-----|----|----|---------|
| 0       | 0   | Х  | Х  | 0   | Х  | Х  | Х       |
| R/W     | R/W | R  | R  | R/W | R  | R  | R       |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 2. Status/Control Register Field Descriptions

| BIT     | FIELD <sup>(1)</sup> <sup>(2)</sup> | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                       |
|---------|-------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B7(MSB) | TMR_RST                             | R/W  | Write: TMR_RST function, write 1 to reset the watchdog timer (auto clear)<br>Read: Always 0<br>(bq24260/1/1M only)                                                                                                                                                                                                |
| B6      | EN_BOOST                            | R/W  | 0-Charger Mode<br>1-Boost Mode (default 0)                                                                                                                                                                                                                                                                        |
| B5      | STAT_1                              | R    | 00-Ready                                                                                                                                                                                                                                                                                                          |
| B4      | STAT_0                              | R    | 01-Charge in progress<br>10-Charge done<br>11-Fault                                                                                                                                                                                                                                                               |
| B3      | EN_SHIPMODE                         | R/W  | 0-Normal Operation<br>1-Ship Mode Enabled (default 0)                                                                                                                                                                                                                                                             |
| B2      | FAULT_2                             | R    | 000-Normal                                                                                                                                                                                                                                                                                                        |
| B1      | FAULT_1                             | R    | 001-VIN > VOVP or Boost Mode OVP                                                                                                                                                                                                                                                                                  |
| B0(LSB) | FAULT_0                             | R    | <ul> <li>010- Low Supply connected (VIN<vuvlo boost="" li="" mode="" or="" overcurrent<="" vin<vslp)=""> <li>011- Thermal Shutdown</li> <li>100-Battery Temperature Fault</li> <li>101- Timer Fault (watchdog or safety timer)</li> <li>110-Battery OVP</li> <li>111-No Battery connected</li> </vuvlo></li></ul> |

(1) STAT\_x bits show current status. These bits change based on the current condition. When a status change occurs, a single 128-µs pulse on the STAT and INT outputs occur and the STATx and FAULT\_x bits of the status registers are updated in the I<sup>2</sup>C. Once the fault is removed, the STATx bits are updated to show the current status.

(2) FAULT\_x bits show faults. If a fault occurs, these bits announce the fault and do not clear until read. If more than one fault occurs only the highest priority fault is shown, ranked from 1 to 8 in the order shown in the table. When a fault occurs, a single 128-µs pulse on the STAT and INT outputs occur and the STATx and FAULT\_x bits of the status registers are updated in the I<sup>2</sup>C. The FAULT\_x bits are not cleared until they are read in the I<sup>2</sup>C and the fault condition no longer exists.

## **EN\_BOOST Bit (Operation Mode)**

The EN\_BOOST bit selects the operation mode for the bq24260/1/1M/2. Write a 1 to enable boost mode and regulate IN to 5V to supply OTG peripherals. See *Boost Mode Operation* for more details.

## **EN\_SHIPMODE Bit**

Writing the EN\_SHIPMODE bit to a 1 latches off the IC, battery FET and BGATE until a high to low transition on UVLO occurs. This means that if EN\_SHIPMODE is written to a 1 while the input is connected, it must first be removed and then replaced before the battery FET turns on. This allows the end product with no load on the battery and the end user will enable the device by plugging it into the adapter. The EN\_SHIPMODE bit can be cleared using the I<sup>2</sup>C interface as well.

FXAS

www.ti.com

TEXAS INSTRUMENTS

bq24260, bq24261, bq24261M, bq24262 SLUSBU4E – DECEMBER 2013–REVISED DECEMBER 2015

www.ti.com

### 9.6.2 Control Register (READ/WRITE)

Memory location: 01, Reset state: 1xxx 1100 (bq24260/2), 1xxx 1110 (bq24261/1M)

#### Figure 20. bq24260/2 Control Register

| B7(MSB) | B6  | B5  | B4  | B3  | B2  | B1  | B0(LSB) |
|---------|-----|-----|-----|-----|-----|-----|---------|
| 1       | Х   | Х   | Х   | 1   | 1   | 0   | .0      |
| W       | R/W     |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Figure 21. bq24261/1M Control Register

| B7(MSB) | B6  | B5  | B4  | B3  | B2  | B1  | B0(LSB) |
|---------|-----|-----|-----|-----|-----|-----|---------|
| 1       | Х   | Х   | Х   | 1   | 1   | 1   | 0       |
| W       | R/W     |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 3. Control Register Field Descriptions

| BIT     | FIELD       | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                    |
|---------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B7(MSB) | RESET       | W    | Write: 1-Reset all registers to default values<br>0-No effect<br>Read: always get 1                                                                                                                                                                                                                                                                            |
| B6      | IN_LIMIT_2  | R/W  | 000-USB2.0 host with 100-mA current limit                                                                                                                                                                                                                                                                                                                      |
| B5      | IN_LIMIT_1  | R/W  | 001-USB3.0 host with 150-mA current limit                                                                                                                                                                                                                                                                                                                      |
| B4      | IN_LIMIT _0 | R/W  | <ul> <li>010 – USB2.0 host with 500-mA current limit</li> <li>011 – USB3.0 host/charger with 900-mA current limit</li> <li>100 – Charger with 1500-mA current limit</li> <li>101—Charger with 1950-mA current limit</li> <li>110 – Charger with 2500-mA current limit</li> <li>111- Charger with 2000-mA current limit (default 000 <sup>(1)</sup>)</li> </ul> |
| B3      | EN_STAT     | R/W  | 0-Disable STAT function (STAT only shows faults)<br>1-Enable STAT function (default 1)                                                                                                                                                                                                                                                                         |
| B2      | TE          | R/W  | 0-Disable charge current termination<br>1-Enable charge current termination (default 1)                                                                                                                                                                                                                                                                        |
| B1      | CE          | R/W  | 0-Charger enabled<br>1-Charger is disabled (default 0-bq24260 / 2, 1-bq24261/1M)                                                                                                                                                                                                                                                                               |
| B0(LSB) | HZ_MODE     | R/W  | 0-Not high impedance mode<br>1-High impedance mode (default 0)                                                                                                                                                                                                                                                                                                 |

(1) When in DEFAULT mode, PSEL (bq24261/1M/2) determines the default input current limit.

#### RESET Bit

The RESET bit in the control register (0x01h) is used to reset all the charge parameters. Write 1 to RESET bit to reset all the registers to default values and place the bq24260/1/1M/2 into DEFAULT mode and turn off the watchdog timer. The RESET bit is automatically cleared to zero once the bq24260/1/1M/2 enters DEFAULT mode.

### **CE** Bit (Charge Enable)

The  $\overline{CE}$  bit is used to disable or enable the charge process. A low logic level (0) on this bit enables the charge and a high logic level (1) disables the charge. When charge is disabled, the SYS output regulates to  $V_{SYS(REG)}$  and battery is disconnected from the SYS. Supplement mode is available if the system load demands cannot be met by the supply.

#### HZ\_MODE Bit (High Impedance Mode Enable)





**bq24260, bq24261, bq24261M, bq24262** SLUSBU4E – DECEMBER 2013–REVISED DECEMBER 2015

The HZ\_MODE bit is used to disable or enable the high impedance mode. A low logic level (0) on this bit enables the IC and a high logic level (1) puts the IC in a low quiescent current state called high impedance mode. When in high impedance mode, the converter is off and the battery FET and BGATE are on. The load on SYS is supplied by the battery. BGATE is low (external FET turned on) while in high impedance mode.

Texas Instruments

bq24260, bq24261, bq24261M, bq24262 SLUSBU4E – DECEMBER 2013–REVISED DECEMBER 2015

www.ti.com

### 9.6.3 Control/Battery Voltage Register (READ/WRITE)

Memory location: 02, Reset state: 0001 0100 (BQ24260/1/1M), 1000 1100 (bq24262)

#### Figure 22. bq24260/1/1M Control/Battery Voltage Register

| B7(MSB) | B6  | B5  | B4  | B3  | B2  | B1  | B0(LSB) |
|---------|-----|-----|-----|-----|-----|-----|---------|
| 1       | 0   | 0   | 0   | 1   | 1   | 0   | 0       |
| R/W     | R/W | R/W | R/W | R/W | R/W | R/W | R/W     |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Figure 23. bq24262 Control/Battery Voltage Register

| B7(MSB) | B6  | B5  | B4  | B3  | B2  | B1  | B0(LSB) |
|---------|-----|-----|-----|-----|-----|-----|---------|
| 0       | 0   | 0   | 1   | 0   | 1   | 0   | 0       |
| R/W     | R/W | R/W | R/W | R/W | R/W | R/W | R/W     |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 4. Control/Battery Voltage Register Field Descriptions

| BIT     | FIELD              | TYPE | DESCRIPTION                                                                                                                                          |
|---------|--------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| B7(MSB) | V <sub>BREG5</sub> | R/W  | Battery Regulation Voltage: 640 mV (default 0)                                                                                                       |
| B6      | V <sub>BREG4</sub> | R/W  | Battery Regulation Voltage: 320 mV (default 0)                                                                                                       |
| B5      | V <sub>BREG3</sub> | R/W  | Battery Regulation Voltage: 160 mV (default 0)                                                                                                       |
| B4      | V <sub>BREG2</sub> | R/W  | Battery Regulation Voltage: 80 mV (default 1)                                                                                                        |
| B3      | V <sub>BREG1</sub> | R/W  | Battery Regulation Voltage: 40 mV (default 0)                                                                                                        |
| B2      | V <sub>BREG0</sub> | R/W  | Battery Regulation Voltage: 20 mV (default 1)                                                                                                        |
| B1      | MOD_FREQ1          | R/W  | Modify Switching Frequency Target –                                                                                                                  |
| B0(LSB) | MOD_FREQ0          | R/W  | 00 – No Change to Nominal Frequency Target<br>01 – +10% Change to Nominal Frequency<br>10 – -10% Change to Nominal Frequency<br>11 – NA (default 00) |

#### **V**<sub>BREG</sub> Bits (Battery Regulation Threshold setting)

Use  $V_{\text{BREG}}$  bits to set the battery regulation threshold. The VBATREG is calculated using the following equation:

 $V_{BATREG} = 3.5 V + V_{BREG}CODE \times 20 mV$ 

The charge voltage range is 3.5 V to 4.44 V with the offset of 3.5 V and step of 20 mV. The default setting is 3.6 V for the bq24260 and bq24261 and bq24261M. The default setting is 4.2 V for the bq24262. If a value greater than 4.44 V is written, the setting goes to 4.44 V. It is recommended to set  $V_{BATREG}$  above  $V_{MINSYS}$ .

#### MOD\_FREQx Bits (Frequency Modification)

The MOD\_FREQx bits are used to change the switching frequency by  $\pm 10\%$ . This is used for applications where the 1.5MHz switching frequency noise interferes with other device operation. The frequency may be modified by  $\pm 10\%$  of the nominal frequency.

SLUSBU4E - DECEMBER 2013 - REVISED DECEMBER 2015

www.ti.com

Instruments

Texas

### 9.6.4 Vender/Part/Revision Register (READ only)

Memory location: 03, Reset state: 0100 0110

### Figure 24. Vender/Part/Revision Register

| B7(MSB) | B6 | B5 | B4 | B3 | B2 | B1 | B0(LSB) |
|---------|----|----|----|----|----|----|---------|
| 0       | 1  | 0  | 0  | 0  | 1  | 1  | 0       |
| R       | R  | R  | R  | R  | R  | R  | R       |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 5. Vender/Part/Revision Register Field Descriptions

| BIT     | FIELD   | TYPE | DESCRIPTION                                           |
|---------|---------|------|-------------------------------------------------------|
| B7(MSB) | Vendor2 | R    | Vender Code: bit 2 (default 0)                        |
| B6      | Vendor1 | R    | Vender Code: bit 1 (default 1)                        |
| B5      | Vendor0 | R    | Vender Code: bit 0 (default 0)                        |
| B4      | PN1     | R    | For I <sup>2</sup> C Address 6Bh: 00 – bq24260/1/1M/2 |
| B3      | PN0     | R    |                                                       |
| B2      | NA      | R    | NA                                                    |
| B1      | NA      | R    | NA                                                    |
| B0(LSB) | NA      | R    | NA                                                    |

IEXAS INSTRUMENTS

www.ti.com

### 9.6.5 Battery Termination/Fast Charge Current Register (READ/WRITE)

Memory location: 04, Reset state: 0010 1010

#### Figure 25. Battery Termination/Fast Charge Current Register

| B7(MSB) | B6  | B5  | B4  | B3  | B2  | B1  | B0(LSB) |
|---------|-----|-----|-----|-----|-----|-----|---------|
| 0       | 0   | 1   | 0   | 1   | 0   | 1   | 0       |
| R/W     | R/W | R/W | R/W | R/W | R/W | R/W | R/W     |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 6. Battery Termination/Fast Charge Current Register Field Descriptions

| BIT     | FIELD              | TYPE | DESCRIPTION                                           |
|---------|--------------------|------|-------------------------------------------------------|
| B7(MSB) | I <sub>CHRG4</sub> | R/W  | Charge current 1600 mA – (default 0)                  |
| B6      | I <sub>CHRG3</sub> | R/W  | Charge current: 800 mA — (default 0)                  |
| B5      | I <sub>CHRG2</sub> | R/W  | Charge current: 400 mA —(default 1)                   |
| B4      | I <sub>CHRG1</sub> | R/W  | Charge current: 200 mA — (default 0)                  |
| B3      | I <sub>CHRG0</sub> | R/W  | Charge current: 100 mA (default 1)                    |
| B2      | I <sub>TERM2</sub> | R/W  | Termination current sense: 200 mA (default 0)         |
| B1      | I <sub>TERM1</sub> | R/W  | Termination current sense voltage: 100 mA (default 1) |
| B0(LSB) | I <sub>TERM0</sub> | R/W  | Termination current sense voltage: 50 mA (default 0)  |

#### I<sub>CHRG</sub> Bits (Charge Current Regulation Threshold setting)

Use  $I_{CHRG}$  bits to set the charge current regulation threshold. The charge current is programmable from 500 mA to 3 A in 100 mA steps. The default is 1 A. The  $I_{CHARGE}$  is calculated using the following equation:

 $I_{CHARGE} = 500 \text{ mA} + I_{CHRG}CODE \times 100 \text{ mA}$ 

Any setting programmed above 3 A selects the 3-A setting.

### I<sub>TERM</sub> Bits (Charge Current Termination Threshold setting)

Use  $I_{TERM}$  bits to set the charge current termination threshold. The termination threshold is programmable from 50 mA to 300 mA in 50-mA steps. The default is 150 mA. The  $I_{TERM}$  is calculated using the following equation:

 $I_{\text{TERM}} = 50 \text{ mA} + I_{\text{TERM}} \text{CODE} \times 50 \text{ mA}$ 

Any setting programmed above 300 mA selects the 300-mA setting.

SLUSBU4E - DECEMBER 2013 - REVISED DECEMBER 2015

www.ti.com

**NSTRUMENTS** 

**EXAS** 

#### 9.6.6 VIN-DPM Voltage/ MINSYS Status Register

Memory location: 05, Reset state: xx00 x000

### Figure 26. V<sub>IN-DPM</sub> Voltage/ MINSYS Status Register

| B7(MSB) | B6 | B5  | B4  | B3 | B2  | B1  | B0(LSB) |
|---------|----|-----|-----|----|-----|-----|---------|
| Х       | Х  | 0   | 0   | Х  | 0   | 0   | 0       |
| R       | R  | R/W | R/W | R  | R/W | R/W | R/W     |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 7. VIN-DPM Voltage/ MINSYS Status Register Field Descriptions

| BIT     | FIELD               | TYPE | DESCRIPTION                                                                                             |
|---------|---------------------|------|---------------------------------------------------------------------------------------------------------|
| B7(MSB) | MINSYS_STATUS       | R    | 0 – Minimum System Voltage mode is not active<br>1 – Minimum System Voltage mode is active (low battery |
| B6      | VINDPM_STATUS       | R    | 0 – VIN-DPM mode is not active<br>1 – VIN-DPM mode is active                                            |
| B5      | LOW_CHG             | R/W  | 0 – Normal charge current set by 04h<br>1 – Low charge current setting 300 mA (default 0)               |
| B4      | FORCE_D+D-          | R/W  | 0 - Detection complete<br>1 - Force D+/D- detection (bq24260 only)                                      |
| B3      | CD_STATUS           | R    | 0 – CD low, IC enabled<br>1 – CD high, IC disabled                                                      |
| B2      | VINDPM2             | R/W  | Input V <sub>IN-DPM</sub> voltage: V <sub>DPMOFF</sub> + 8% (default 0)                                 |
| B1      | V <sub>INDPM1</sub> | R/W  | Input V <sub>IN-DPM</sub> voltage: V <sub>DPMOFF</sub> + 4% (default 0)                                 |
| B0(LSB) | V <sub>INDPM0</sub> | R/W  | Input V <sub>IN-DPM</sub> voltage: V <sub>DPMOFF</sub> + 2% (default 0)                                 |

V<sub>IN-DPM</sub> voltage offset is programmable using the VINDPM\_OFF bit (bit 0 of register 0x06) and default V<sub>IN-DPM</sub> threshold is 4.2 V.

### LOW\_CHG Bit (Low Charge Mode Enable)

The LOW\_CHG bit is used to reduce the charge current to a minimum current. This feature is used by systems where battery NTC is monitored by the host and requires a reduced charge current setting or by systems that need a "preconditioning" current for low battery voltages. Write a 1 to this bit to charge at 300 mA. Write a 0 to this bit to charge at the programmed charge current.

### VINDPM Bits (VINDPM Threshold setting)

Use  $V_{INDPM}$  bits to set the  $V_{INDPM}$  regulation threshold. The  $V_{INDPM}$  threshold is calculated using the following equation:

 $V_{INDPM} = V_{INDPM_OFF} + V_{INDPM}CODE \times 2\% \times V_{INDPM_OFF}$
Texas Instruments

www.ti.com

### bq24260, bq24261, bq24261M, bq24262

SLUSBU4E - DECEMBER 2013 - REVISED DECEMBER 2015

# 9.6.7 Safety Timer/ NTC Monitor Register (READ/WRITE)

Memory location: 06, Reset state: 1001 1xx0

#### Figure 27. Safety Timer/ NTC Monitor Register

| B7(MSB) | B6  | B5  | B4  | B3  | B2 | B1 | B0(LSB) |
|---------|-----|-----|-----|-----|----|----|---------|
| 1       | 0   | 0   | 1   | 1   | Х  | Х  | 0       |
| R/W     | R/W | R/W | R/W | R/W | R  | R  | R/W     |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8. Safety Timer/ NTC Monitor Register Field Descriptions

| BIT     | FIELD      | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                               |
|---------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B7(MSB) | 2XTMR_EN   | R/W  | 0 – Timer not slowed at any time 1 – Timer slowed by $2x$ when in thermal regulation, $V_{IN_DPM}$ or input current limit (default 1)                                                                                                                                                                                                                                     |
| B6      | TMR_1      | R/W  | Safety Timer Time Limit –                                                                                                                                                                                                                                                                                                                                                 |
| B5      | TMR_2      | R/W  | 00 – 1.25 minute fast charge<br>01 – 6 hour fast charge<br>10 – 9 hour fast charge<br>11 – Disable safety timers (default 00)<br>(bq24260/1/1M only)                                                                                                                                                                                                                      |
| B4      | BOOST_ILIM | R/W  | 0 – 500 mA<br>1 – 1 A (Default 1)                                                                                                                                                                                                                                                                                                                                         |
| B3      | TS_EN      | R/W  | 0 – TS function disabled<br>1 – TS function enabled (default 1)                                                                                                                                                                                                                                                                                                           |
| B2      | TS_FAULT1  | R    | TS Fault Mode:                                                                                                                                                                                                                                                                                                                                                            |
| B1      | TS_FAULT0  | R    | $  \begin{array}{l} 00-\text{Normal, No TS fault} \\ 01-\text{TS temp} < T_{\text{COLD}} \text{ or TS temp} > T_{\text{HOT}}(\text{Charging suspended}) \\ 10-T_{\text{COOL}} > \text{TS temp} > T_{\text{COLD}} \text{ (Charge current reduced by half)} \\ 11-T_{\text{WARM}} < \text{TS temp} < T_{\text{HOT}} \text{ (Charge voltage reduced by 100mV)} \end{array} $ |
| B0(LSB) | VINDPM_OFF | R/W  | 0 – 4.2 V<br>1 – 10.1 V<br>(Default 0)                                                                                                                                                                                                                                                                                                                                    |

#### BOOST\_ILIM Bit (Boost current limit setting)

The BOOST\_ILIM bit programs the cycle by cycle current limit threshold for boost operation. The 1-A setting sets the low side cycle by cycle current limit to 4 A (typical). This ensures that at least 1 A can be supplied from the boost converter over the entire battery range. The 500-mA setting sets the current limit to 2 A (typ) to ensure at least 500 mA available from the boost converter. See *Output Overcurrent Protection* for more details.

#### VINDPM\_OFF Bit (VINDPM offset setting)

The VINDPM\_OFF bit programs the offset for the VINDPM function. The 4.2-V setting is intended to work with a standard 5-V output adapter. The 10.1-V setting supports 12-V adapters and the 12-V output for the new USB Power Delivery specification (USB PD).

Texas Instruments

www.ti.com

### **10** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### **10.1** Application Information

The bq24260EVM-079 evaluation module (EVM) is a complete charger module for evaluating the bq24260. The application curves were taken using the bq24260EVM-079. See *Related Documentation* for details.

The EVM supports both typical application circuits shown below through board options. Figure 28 shows the bq24261 using PSEL for the input current limit selection. Figure 28 shows the bq24260 using D+/D- for the input current limit selection. Figure 28 also shows the addition of an external battery FET. This external FET can be used with the bq24260/1/1M/2 to provide lower loss discharge path from the battery, and is controlled by the BGATE pin.



### **10.2 Typical Application**





www.ti.com

#### Typical Application (continued)

#### 10.2.1 Design Requirements

For this example, use the parameters listed in Table 9.

| DESIGN PARAMATER       | EXAMPLE VALUE                            |  |  |  |  |  |  |  |  |
|------------------------|------------------------------------------|--|--|--|--|--|--|--|--|
| Input Voltage Range    | 4.75 V to 5.25 V nominal, withstand 28 V |  |  |  |  |  |  |  |  |
| Input Current Limit    | 2500 mA                                  |  |  |  |  |  |  |  |  |
| Input DPM Threshold    | 4.25 V                                   |  |  |  |  |  |  |  |  |
| Fast Charge Current    | 3000 mA                                  |  |  |  |  |  |  |  |  |
| Battery Charge Voltage | 4.2 V                                    |  |  |  |  |  |  |  |  |
| Termination Current    | 50 mA                                    |  |  |  |  |  |  |  |  |
|                        | 50 IIIA                                  |  |  |  |  |  |  |  |  |

#### **Table 9. Design Requirements**

#### 10.2.2 Detailed Design Procedure

Following the guidance in the next section, the capacitors on IN, PMID, SYS, BAT and BOOT are the minimum recommended values of 4.7  $\mu$ F, 1  $\mu$ F, 10  $\mu$ F, 1  $\mu$ F, and 0.033  $\mu$ F, respectively. It is assumed that at least 10  $\mu$ F of additional capacitance is on the SYS rail. To minimize footprint, a 1.5- $\mu$ H inductor with at least 3.5-A saturation current is selected. The optional FET, with gate connected at BGATE, only turns on in high-impedance mode (for example, no input power/battery only) to reduce the losses across the internal battery FET of the IC . See the bq24261EVM for exact part numbers. Pullup resistors for STAT and INT of 1.5 k $\Omega$  were selected per the current requirements of the LED. The values for the resistor divider on TS were found using Equation 1 and Equation 2, where RHOT is the resistance of the NTC thermistor at the hot temperature, RCOLD is the resistance of the thermistor at cold temperature, VDRV = 5 V, VHOT = 0.3 × VDRV and V<sub>COLD</sub> = 0.6 × V<sub>DRV</sub>.

Many parameters configurable by the I<sup>2</sup>C registers can be changed by using the EVM software.

#### 10.2.2.1 Output Inductor and Capacitor Selection Guidelines

~ (

When selecting an inductor, several attributes must be examined to find the right part for the application. First, the inductance value should be selected. The bq2426x is designed to work with 1.5- $\mu$ H to 2.2- $\mu$ H inductors. The chosen value will have an effect on efficiency and package size. Due to the smaller current ripple, some efficiency gain is reached using the 2.2- $\mu$ H inductor. However, due to the physical size of the inductor, this option may not be viable. The 1.5- $\mu$ H inductor provides a good tradeoff between size and efficiency.

Once the inductance has been selected, the peak current must be calculated in order to choose the current rating of the inductor. Use Equation 5 to calculate the peak current.

$$I_{\text{PEAK}} = I_{\text{LOAD(MAX)}} \times \left(1 + \frac{\%_{\text{RIPPPLE}}}{2}\right)$$
(5)

The inductor selected must have a saturation current rating greater than or equal to the calculated  $I_{PEAK}$ . Due to the high currents possible with the bq24260/1/1M/2, a thermal analysis must also be done for the inductor. Many inductors have 40°C temperature rise rating. This is the DC current that will cause a 40°C temperature rise above the ambient temperature in the inductor. For this analysis, the typical load current may be used adjusted for the duty cycle of the load transients. For example, if the application requires a 1.5-A DC load with peaks at 2.5 A 20% of the time, a  $\Delta$ 40°C temperature rise current must be greater than 1.7 A:

$$_{\text{TEMPRISE}} = I_{\text{LOAD}} + D \times (I_{\text{PEAK}} - I_{\text{LOAD}}) = 1.5 \text{ A} + 0.2 \times (2.5 \text{ A} - 1.5 \text{ A}) = 1.7 \text{ A}$$
(6)

The internal loop compensation of the bq24260/1/1M/2 is designed to be stable with 10  $\mu$ F to 150  $\mu$ F of local capacitance but requires at least 20  $\mu$ F total capacitance on the SYS rail (10  $\mu$ F local + ≥ 10  $\mu$ F distributed). The capacitance on the SYS rail can be higher than 150  $\mu$ F if distributed amongst the rail. To reduce the output voltage ripple, a ceramic capacitor with the capacitance between 10  $\mu$ F and 47  $\mu$ F is recommended for local bypass to SYS. If greater than 100  $\mu$ F effective capacitance is on the SYS rail, place at least 10- $\mu$ F bypass on the BAT terminal. Pay special attention to the DC bias characteristics of ceramic capacitors. For small case sizes, the capacitance can be derated as high as 70% at workable voltages. All capacitances specified in this data sheet are effective capacitance, not capacitor value.

Copyright © 2013–2015, Texas Instruments Incorporated

### bq24260, bq24261, bq24261M, bq24262

SLUSBU4E-DECEMBER 2013-REVISED DECEMBER 2015

www.ti.com

INSTRUMENTS

// Texas

#### 10.2.3 Application Curves



Copyright © 2013–2015, Texas Instruments Incorporated



bq24260, bq24261, bq24261M, bq24262





www.ti.com

#### bq24260, bq24261, bq24261M, bq24262

SLUSBU4E - DECEMBER 2013-REVISED DECEMBER 2015





### **11 Power Supply Recommendations**

#### 11.1 Requirements for SYS Output

In order to provide an output voltage on SYS, the bq2426x requires either a power supply between 4.2 V and 6 V input on all versions, 4.2 V and 6.5 V for IN input on bq24262, 4.2 V and 10.5 V on bq24260, and 4.2 and 14 V on bq24261/M with at least 100 mA current rating connected to IN; or, a single-cell Li-Ion battery with voltage > VBATUVLO connected to BAT. The source current rating must be at least 2.5 A for the buck converter of the charger to provide maximum output power to SYS.

### **11.2 Requirements for Charging**

In order for charging to occur the source voltage measured at the IN terminals of the IC, factoring in cable/trace losses from the source, must be greater than the VINDPM threshold, but less than the maximum values shown above. The current rating of the source must be higher than the buck converter needs to provide the load on SYS. For charging at a desired charge current of  $I_{CHRG}$ ,  $V_{IN} \times I_{IN} \times \eta > V_{SYS} \times (_{ISYS}+ I_{CHRG})$  where  $\eta$  is the efficiency estimate from Figure 2 or Figure 3 and VSYS = VBAT when VBAT charges above VMINSYS. The charger limits  $I_{IN}$  to the current limit setting of that input. With ISYS = 0 A, the charger consumes maximum power at the end of CC mode, when the voltage at the BAT terminal is near VBATREG but ICHRG has not started to taper off toward ITERM.

### 12 Layout

#### 12.1 Layout Guidelines

The following provides some guidelines:

- Place 1-µF input capacitor as close to PMID terminal and PGND terminal as possible to make high-frequency current loop area as small as possible.
- Connect the GND of the PMID and IN capacitors as close as possible.
- Place 4.7-µF input capacitor as close to IN terminal and PGND terminal as possible to make high-frequency current loop area as small as possible.
- The local bypass capacitor from SYS to GND should be connected between the SYS terminal and PGND of the IC. The intent is to minimize the current path loop area from the SW terminal through the LC filter and back to the PGND terminal.
- Place all decoupling capacitors close to their respective IC terminal and as close as to PGND as possible. Do
  not place components such that routing interrupts power stage currents. All small control signals should be
  routed away from the high current paths.
- The PCB should have a ground plane (return) connected directly to the return of all components through vias. Two vias per capacitor for power-stage capacitors and one via per capacitor for small-signal components. TI also recommends putting vias inside the PGND pads for the IC, if possible. A star ground design approach is typically used to keep circuit block currents isolated (high-power/low-power small-signal) which reduces noisecoupling and ground-bounce issues. A single ground plane for this design gives good results.
- The high-current charge paths into IN, BAT, SYS and from the SW terminals must be sized appropriately for the maximum charge current in order to avoid voltage drops in these traces. The PGND terminals should be connected to the ground plane to return current through the internal low-side FET.
- For high-current applications, the balls for the power paths should be connected to as much copper in the board as possible. This allows better thermal performance as the board pulls heat away from the IC.

#### Not Recommended for New Designs : bq24260, bq24261

#### bq24260, bq24261, bq24261M, bq24262

SLUSBU4E - DECEMBER 2013-REVISED DECEMBER 2015

www.ti.com

Instruments

Texas

### 12.2 Layout Example

It is important to pay special attention to the PCB layout. Figure 43 provides a sample layout for the high current paths of the bq2426xYFF. Figure 44 provides a sample layout for the high current paths of the bq2426xRGE.



Figure 43. Recommended bq2426x PCB Layout for WCSP Package







### **13** Device and Documentation Support

#### **13.1 Documentation Support**

#### 13.1.1 Related Documentation

User's Guide for WCSP Packaged bq24260, bq24261 and bq24262A 3-A Battery Charger Evaluation Module, SLUUAB0.

User's Guide for QFN Packaged bq24260, bq24261, and bq24262 3-A Battery Charger Evaluation Module, SLUUAV8.

3A, Host-Controlled Single-Input, Single Cell Switchmode Li-Ion Battery Charger Evaluation Module, http://www.ti.com/tool/bg24261evm-611.

Host-Controlled Single-Input, Single Cell Switchmode Li-Ion Battery Charger Evaluation Module, http://www.ti.com/tool/bq24261evm-079.

EVM Software, SLUC519

#### 13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT &<br>COMMUNITY |  |  |
|----------|----------------|--------------|------------------------|---------------------|------------------------|--|--|
| bq24260  | Click here     | Click here   | Click here             | Click here          | Click here             |  |  |
| bq24261  | Click here     | Click here   | Click here             | Click here          | Click here             |  |  |
| bq24262  | Click here     | Click here   | Click here             | Click here          | Click here             |  |  |
| bq24261M | Click here     | Click here   | Click here             | Click here          | Click here             |  |  |

#### Table 10. Related Links

#### **13.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 13.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

Copyright © 2013–2015, Texas Instruments Incorporated

#### bq24260, bq24261, bq24261M, bq24262

SLUSBU4E - DECEMBER 2013-REVISED DECEMBER 2015



www.ti.com

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



30-Oct-2018

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| BQ24260RGER      | NRND   | VQFN         | RGE     | 24   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ<br>24260    |         |
| BQ24260RGET      | NRND   | VQFN         | RGE     | 24   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ<br>24260    |         |
| BQ24260YFFR      | NRND   | DSBGA        | YFF     | 36   | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | BQ24260        |         |
| BQ24260YFFT      | NRND   | DSBGA        | YFF     | 36   | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | BQ24260        |         |
| BQ24261MRGER     | NRND   | VQFN         | RGE     | 24   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ<br>24261M   |         |
| BQ24261MRGET     | NRND   | VQFN         | RGE     | 24   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ<br>24261M   |         |
| BQ24261MYFFR     | NRND   | DSBGA        | YFF     | 36   | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | BQ24261M       |         |
| BQ24261MYFFT     | NRND   | DSBGA        | YFF     | 36   | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | BQ24261M       |         |
| BQ24261RGER      | NRND   | VQFN         | RGE     | 24   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ<br>24261    |         |
| BQ24261RGET      | NRND   | VQFN         | RGE     | 24   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ<br>24261    |         |
| BQ24261YFFR      | NRND   | DSBGA        | YFF     | 36   | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | BQ24261        |         |
| BQ24261YFFT      | NRND   | DSBGA        | YFF     | 36   | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | BQ24261        |         |
| BQ24262RGER      | NRND   | VQFN         | RGE     | 24   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ<br>24262    |         |
| BQ24262RGET      | NRND   | VQFN         | RGE     | 24   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ<br>24262    |         |
| BQ24262YFFR      | NRND   | DSBGA        | YFF     | 36   | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | BQ24262        |         |
| BQ24262YFFT      | NRND   | DSBGA        | YFF     | 36   | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | BQ24262        |         |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.



www.ti.com

30-Oct-2018

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ24260RGER  | VQFN            | RGE                | 24   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ24260RGET  | VQFN            | RGE                | 24   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ24260YFFR  | DSBGA           | YFF                | 36   | 3000 | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |
| BQ24260YFFT  | DSBGA           | YFF                | 36   | 250  | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |
| BQ24261MRGER | VQFN            | RGE                | 24   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ24261MRGET | VQFN            | RGE                | 24   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ24261MYFFR | DSBGA           | YFF                | 36   | 3000 | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |
| BQ24261MYFFT | DSBGA           | YFF                | 36   | 250  | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |
| BQ24261RGER  | VQFN            | RGE                | 24   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ24261RGET  | VQFN            | RGE                | 24   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ24261YFFR  | DSBGA           | YFF                | 36   | 3000 | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |
| BQ24261YFFT  | DSBGA           | YFF                | 36   | 250  | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |
| BQ24262RGER  | VQFN            | RGE                | 24   | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ24262RGET  | VQFN            | RGE                | 24   | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ24262YFFR  | DSBGA           | YFF                | 36   | 3000 | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |
| BQ24262YFFT  | DSBGA           | YFF                | 36   | 250  | 180.0                    | 8.4                      | 2.54       | 2.54       | 0.76       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Dec-2015



| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ24260RGER  | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ24260RGET  | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |
| BQ24260YFFR  | DSBGA        | YFF             | 36   | 3000 | 182.0       | 182.0      | 20.0        |
| BQ24260YFFT  | DSBGA        | YFF             | 36   | 250  | 182.0       | 182.0      | 20.0        |
| BQ24261MRGER | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ24261MRGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |
| BQ24261MYFFR | DSBGA        | YFF             | 36   | 3000 | 182.0       | 182.0      | 20.0        |
| BQ24261MYFFT | DSBGA        | YFF             | 36   | 250  | 182.0       | 182.0      | 20.0        |
| BQ24261RGER  | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ24261RGET  | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |
| BQ24261YFFR  | DSBGA        | YFF             | 36   | 3000 | 182.0       | 182.0      | 20.0        |
| BQ24261YFFT  | DSBGA        | YFF             | 36   | 250  | 182.0       | 182.0      | 20.0        |
| BQ24262RGER  | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ24262RGET  | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |
| BQ24262YFFR  | DSBGA        | YFF             | 36   | 3000 | 182.0       | 182.0      | 20.0        |
| BQ24262YFFT  | DSBGA        | YFF             | 36   | 250  | 182.0       | 182.0      | 20.0        |

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGE0024H**

# **PACKAGE OUTLINE**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGE0024H**

# **EXAMPLE BOARD LAYOUT**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **RGE0024H**

# **EXAMPLE STENCIL DESIGN**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



# YFF0036



# **PACKAGE OUTLINE**

# DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

2. This drawing is subject to change without notice.



# YFF0036

# **EXAMPLE BOARD LAYOUT**

### DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



# YFF0036

# **EXAMPLE STENCIL DESIGN**

### DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated