

# High Performance Regulators for PCs Nch FET Ultra LDO for PC Chipsets

No.10030EAT31

# Description

**BD3507HFV** 

The BD3507HFV is suited for power supply for chipset bus. Though small in size, BD3507HFV adopts power PKG with radiation fins, and it therefore can be used for a regulator up to 550mA. Because it adopts Nch MOSFET and can form a ultra LDO power supply of  $R_{ON}$ =300m $\Omega$  (TYP), BD3507HFV can compose a high-efficiency system, though it is of a linear type power supply. The output voltage can be set by VREF terminal and can be synchronized with other power supply. In addition, it can be used as a high side switch ( $R_{ON}$  = 300m $\Omega$ /lo = 550mA) of low-voltage power supply line.

Because ceramic capacitors can be used for output capacitors, BD3507HFV contributes to downsizing and reduced thickness not only of IC but also of sets.

#### Features

- 1) Built-in high-accuracy buffer circuit (can be set to 0.65-2.7V)
- 2) Adoption of ceramic capacitors
- 3) Built-in enable function (0µA at standby)
- 4) Built-in current limiting circuit (550mA Max)
- 5) Built-in under voltage lockout circuit (UVLO)
- 6) Built-in thermal shutdown circuit (TSD)
- 7) Adoption of ultra-small-size high-power HVSOF6 package (3.0 x 1.6 x 0.75 mm)

#### Applications

Notebook PC, desktop PC, digital camera, digital home appliances

#### ●Absolute Maximum Ratings (Ta=25°C)

| Parameter                    | Symbol          | Ratings              | Unit |
|------------------------------|-----------------|----------------------|------|
| Input Voltage1               | V <sub>cc</sub> | 6.0 <sup>*1 *2</sup> | V    |
| Input Voltage2               | V <sub>IN</sub> | 6.0 <sup>*1 *2</sup> | V    |
| Enable Input Voltage         | V <sub>EN</sub> | 6.0 <sup>*1 *2</sup> | V    |
| Power Dissipation1           | Pd1             | 512.5 <sup>*3</sup>  | mW   |
| Power Dissipation2           | Pd2             | 850.0 *4             | mW   |
| Operating Temperature Range  | Topr            | -10~+100             | °C   |
| Storage Temperature Range    | Tstg            | -55~+150             | °C   |
| Maximum Junction Temperature | Tjmax           | +150                 | °C   |

\*1 However, not exceeding Pd.

\*2 Maximum rating that can stand instantaneous voltage application such as surge, back EMF, or continuous pulse application whose duty ratio lowers 10%.

\*3 In the case of Ta≥25°C (when mounting to 70mmx70mmx1.6mm glass epoxy substrate), derated at 4.1 mW/°C.

\*4 In the case of Ta≥25°C (when mounting to 70mmx70mmx1.6mm glass epoxy substrate (copper foil area: 100 mm²)), derated at 6.8 mW/°C.

#### Operating Conditions (Ta=25°C)

| Parameter          | Symbol          | Rat  | Unit  |      |
|--------------------|-----------------|------|-------|------|
| Falameter          | Symbol          | MIN  | MAX   | Unit |
| Input Voltage1     | V <sub>CC</sub> | 4.5  | 5.5   | V    |
| Input Voltage2     | V <sub>IN</sub> | 1.2  | Vcc-1 | V    |
| VREF Setup Voltage | $V_{REF}$       | 0.65 | 2.7   | V    |
| EN Input Voltage   | V <sub>EN</sub> | -0.3 | 5.5   | V    |
| Output Current     | lo              | 0    | 550   | mA   |

★ No radiation-resistant design is adopted for the present product.

# ●Electrical Characteristics (unless otherwise noted, Ta=25°C, V<sub>CC</sub>=5V, V<sub>IN</sub>=1.8V, V<sub>REF</sub>=1.2V, V<sub>EN</sub>=3V)

|                                 |                    |       | andard Va |       |      |                                                                                                                        |
|---------------------------------|--------------------|-------|-----------|-------|------|------------------------------------------------------------------------------------------------------------------------|
| Parameter                       | Symbol             | MIN   | TYP       | MAX   | Unit | Condition                                                                                                              |
| Bias Current                    | I <sub>CC</sub>    | -     | 0.4       | 0.7   | mA   |                                                                                                                        |
| Standby Current1                | I <sub>STB</sub>   | -     | 0         | 10    | μA   | V <sub>EN</sub> =0V                                                                                                    |
| Standby Current2                | I <sub>INSTB</sub> | -     | 0         | 10    | μA   | V <sub>EN</sub> =0V                                                                                                    |
| Output Voltage1                 | Vo1                | 1.188 | 1.200     | 1.212 | V    | lo=0mA                                                                                                                 |
| Output Voltage2                 | Vo2                | 1.188 | 1.200     | 1.212 | V    | lo=300mA                                                                                                               |
| Output Voltage3                 | Vo3                | 1.176 | 1.200     | 1.224 | V    | lo=0mA to 550mA<br>Vcc=4.5V to 5.5V<br>Ta=-10°C to 100°C <sup>*5</sup>                                                 |
| Output Voltage4                 | Vo4                | 2.475 | 2.500     | 2.525 | V    | V <sub>IN</sub> =3.3V,V <sub>REF</sub> =2.5V Io=0mA                                                                    |
| Output Voltage5                 | Vo5                | 2.475 | 2.500     | 2.525 | V    | V <sub>IN</sub> =3.3V,V <sub>REF</sub> =2.5V<br>Io=300mA                                                               |
| Output Voltage6                 | Vo6                | 2.450 | 2.500     | 2.550 | V    | V <sub>IN</sub> =3.3V,V <sub>REF</sub> =2.5V<br>Io=0mA to 550mA<br>Vcc=4.5V to 5.5V<br>Ta=-10°C to 100°C <sup>*5</sup> |
| Over Current Protect            | I <sub>CL</sub>    | 600   | -         | -     | mA   |                                                                                                                        |
| Output ON Resistance            | R <sub>ON</sub>    | -     | 300       | 550   | mΩ   |                                                                                                                        |
| High Level Enable Input Voltage | $EN_{High}$        | 2.0   | -         | -     | V    | EN:Sweep-up                                                                                                            |
| Low Level Enable Input Voltage  | ENLOW              | -0.2  | -         | 0.8   | V    | EN:Sweep-down                                                                                                          |
| Enable Pin Input Current        | I <sub>EN</sub>    | -     | 7         | 10    | μA   | V <sub>EN</sub> =3V                                                                                                    |
| UVLO OFF Voltage                | V <sub>UVLO</sub>  | 3.5   | 3.8       | 4.1   | V    | Vcc:Sweep-up                                                                                                           |
| UVLO Hysteresis Voltage         | V <sub>HYS</sub>   | 100   | 160       | 220   | mV   | Vcc:Sweep-down                                                                                                         |
| VREF Pin Bias Current           | I <sub>VREF</sub>  | -0.1  | -         | 0.1   | μA   | V <sub>REF</sub> =0→2.7 V *5                                                                                           |
| VREF Discharge ON Resistance    | R <sub>ONREF</sub> | -     | 1.0       | 2.0   | kΩ   |                                                                                                                        |
| Output Discharge ON Resistance  | R <sub>ONDIS</sub> | -     | 0.1       | 0.3   | kΩ   |                                                                                                                        |

\*5 Design Guarantee

#### Reference Data



| CH1=5V<br>DC 10:1 | CH2≈1V<br>DC 10:1 | CH3=1V<br>DC_10:1 | CH4=5V<br>DC 10:1 | 500ms/div<br>(500ms/div)<br>NORM/2kS/s |
|-------------------|-------------------|-------------------|-------------------|----------------------------------------|
| VCC               |                   |                   |                   |                                        |
| EN                |                   |                   |                   |                                        |
| VREF              |                   |                   |                   |                                        |
| vo                |                   |                   |                   |                                        |

Fig.13 Input Sequence 1

| DC 10:1 | CH2=1V<br>DC 10:1 | CH3=1V<br>DC 10:1 | CH4=5V<br>DC 10:1                                | 500ms/div<br>(500ms/div)<br>NORM2kS/s |
|---------|-------------------|-------------------|--------------------------------------------------|---------------------------------------|
|         |                   | ļ                 |                                                  |                                       |
| EN      |                   |                   |                                                  |                                       |
| VREF    |                   |                   | <del>,</del> ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |                                       |
| vo      |                   |                   |                                                  |                                       |

Fig.16 Input Sequence 4

| vo             | CH3#20mV<br>DC_10:1 | CH4=10mV<br>DC 1:1 | 20us/div<br>(20us/div)<br>NORM:50MS/s |
|----------------|---------------------|--------------------|---------------------------------------|
|                |                     | مدلسي              |                                       |
| V              |                     |                    | anaithe and d                         |
|                | ļ                   |                    |                                       |
| d¥(3) −20.80m¥ |                     |                    |                                       |
|                |                     |                    |                                       |
| 10             | ł                   |                    |                                       |
|                | ł                   |                    |                                       |

Fig.19 Transient Response (0→550mA/µs)

| CH1=5V<br>DC 10:1 | CH2=1V<br>DC 10:1 | CH3<br>DC | 1V<br>10:1 | CH4<br>DC | 5V<br>10:1 | 500ms/div<br>(500ms/div)<br>NORM2kS/s |
|-------------------|-------------------|-----------|------------|-----------|------------|---------------------------------------|
| vcc               |                   |           |            |           |            | NORM28375                             |
|                   |                   | -         |            |           |            |                                       |
| EN                |                   |           |            |           |            |                                       |
|                   | 4                 |           |            |           |            |                                       |
| VREF              |                   |           |            |           |            |                                       |
|                   |                   |           |            |           |            |                                       |
| VO                |                   |           |            |           |            |                                       |

Fig.14 Input Sequence 2

| CH1=5V<br>DC 10:1 | CH2=1V<br>DC 10:1 | CH3=1V<br>DC_10:1 | CH4=5V<br>DC 10:1 | 500ms/div<br>(500ms/div)<br>NORM2kS/s |
|-------------------|-------------------|-------------------|-------------------|---------------------------------------|
| VCC               |                   |                   |                   |                                       |
| EN                |                   |                   |                   |                                       |
| ******            | ****              |                   |                   |                                       |
| /REF              |                   |                   |                   |                                       |
| vo                |                   | ļ                 | -                 |                                       |
|                   |                   | ŧ                 |                   |                                       |

CITIERY CICENT CICENT CICENT CICENT COMESSO DC IET CC IET CC IET CC IET CC IET COMESSO VCCC

# Fig.15 Input Sequence 3

| CH1=5V<br>DC 10:1 | CH2=1V<br>DC 10:1 | CH3=1V<br>DC_10:1 | CH4=5V<br>DC 10:1 | 500ms/div<br>(500ms/div)<br>NORM2kS/s |
|-------------------|-------------------|-------------------|-------------------|---------------------------------------|
| VCC               |                   |                   |                   |                                       |
| EN                |                   |                   |                   |                                       |
|                   |                   | ****              |                   | +                                     |
| VREF              | ]                 |                   |                   |                                       |
| vo                |                   | +                 |                   | [                                     |
|                   |                   | ŧ.                |                   |                                       |

Fig.17 Input Sequence 5



Fig.20 Transient Response (550→0mA/µs)

# Fig.18 Input Sequence 6

# Block Diagram



### Pin Function

| Pin No. | Pin Name         | PIN Function                |  |
|---------|------------------|-----------------------------|--|
| 1       | V <sub>CC</sub>  | VCC Pin                     |  |
| 2       | EN               | Enable Input Pin            |  |
| 3       | V <sub>IN</sub>  | Input Voltage Pin           |  |
| 4       | Vo               | Output Pin                  |  |
| 5       | V <sub>REF</sub> | Reference Voltage Input Pin |  |
| 6       | GND              | Ground Pin                  |  |

# Pin Configration



#### Block Function

• AMP

An error amplifier that compares reference voltage ( $V_{REF}$ ) to Vo and drives Nch FET (Ron=300 m $\Omega$ ) of output. The frequency characteristics are optimized so that ceramic capacitors can be used for output capacitors and high-speed transient response can be achieved. The input voltage range at the AMP section is GND-2.7V and the output voltage range of the AMP section is GND-VCC. At the time of EN OFF or UVLO, the output is brought to the LOW level and the output NchFET is turned OFF.

• EN

By the logic input pin, regulator ON/OFF is controlled. At the time of OFF, the circuit current is controlled to be 0 $\mu$ A to reduce the standby current consumption of the apparatus. In addition, EN turns ON FET that can discharge V<sub>REF</sub> and Vo and removes excess electric charge to prevent maloperation of IC on the load side. Since there is no electrical connection with the Vcc terminal as is the case of Di for electrostatic measures, it does not depend on the input sequence.

#### • UVLO

UVLO turned OFF output to prevent output voltage from making maloperation at the time of Vcc reduced voltage. Same as EN, UVLO discharges VREF and Vo. When voltage exceeds the threshold voltage (TYP 3.8V), UVLO starts output.

CURRENT LIMIT

In the event the output current that exceeds the current (0.6A or more) set inside the IC flows when output is turned ON, output voltage is attenuated to protect the IC on the load side. When current reduces, output voltage returns to the set voltage.

#### SOFT START

Adding external resistor and capacitor to  $V_{REF}$  pin can achieve soft-start. By the time constant that is determined by the time constant of CR,  $V_{REF}$  pin becomes dull, and output rises in synchronism with  $V_{REF}$  pin. Overshoot of output voltage or inrush current can be prevented.

#### • VREF

VREF is a reference voltage input pin and sets output voltage. Since there is no electrical connection with the Vcc terminal as is the case of Di for electrostatic measures, it does not depend on the input sequence.

TSD(Thermal Shut down)

In order to prevent thermal breakdown and thermal runaway of the IC, the output is turned OFF when chip temperature becomes high. In addition, when temperature returns to the specified temperature, the output is recovered. However, since the temperature protection circuit is originally built in to protect the IC itself, thermal design within Tj(max) is requested.

• VIN

This is a large-current supply line. The VIN terminal is connected to the rain of output NchFET. Since there is no electrical connection with the Vcc terminal as is the case of Di for electrostatic measures, it does not depend on the input sequence. However, because there is body Di of output Nch FET between VIN and Vo, there is electrical connection (Di-connection) between VIN and Vo. Consequently, when the output is turned ON/OFF by VIN, reverse current flows from Vo to VIN, to which care must be taken.

# •Timing Chart



# Application setting method



| Part No | Value   | Notes for Use                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1/R2   | 22k/11k | The present IC can set output voltage by external reference voltage (V <sub>R</sub> ) and value of output voltage setting resistors (R1, R2). Output voltage can be set by VRxR2/(R1+R2) but it is recommended to use at the resistance value (total: about 10 k $\Omega$ ) which is not susceptible to VREF bias current (±100nA).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| C3      | 22µF    | Connect the output capacitor between Vo terminal and GND terminal without fail in order to stabilize output voltage. The output capacitor has a role to compensate for the phase of loop gain and to reduce output voltage fluctuation when load is rapidly changed. When there is an insufficient capacity value, there is a possibility to cause oscillation, and when the equivalent serial resistance (ESR) of the capacitors is large, output voltage fluctuation is increased when load is rapidly changed. About 22µF ceramic capacitors are recommended but output capacitor greatly depends on temperature and load conditions. In addition, when various capacitors are connected in series, the total phase allowance of loop gain becomes not sufficient, and oscillation may result. Thoroughgoing confirmation at application temperature and under load range conditions is requested. |
| C1      | 0.1µF   | The input capacitor plays a part to lower output impedance of a power supply connected to input terminals (Vcc). When output impedance of this power supply increases, the input voltages (Vcc, VIN) become unstable and there is a possibility of giving rise to oscillation and degraded ripple rejection characteristics. The use of capacitors of about $10\mu$ F with low ESR, which provide less capacity value changes caused by temperature changes, is recommended, but since input capacitor greatly depends on characteristics of the power supply used for input, substrate wiring pattern, thoroughgoing confirmation under the application temperature and load range, is requested.                                                                                                                                                                                                    |
| C2      | 10µF    | The input capacitor plays a part to lower output impedance of a power supply connected to input terminals (V <sub>IN</sub> ). When output impedance of this power supply increases, the input voltages (Vcc, V <sub>IN</sub> ) become unstable and there is a possibility of giving rise to oscillation and degraded ripple rejection characteristics. The use of capacitors of about 10µF with low ESR, which provide less capacity value changes caused by temperature changes, is recommended, but since input capacitor greatly depends on characteristics of the power supply used for input, substrate wiring pattern, thoroughgoing confirmation under the application temperature and load range, is requested.                                                                                                                                                                               |
| C4      | 1µF     | The present IC can set the output voltage buildup time by $V_{REF}$ terminal capacitor (C4) and R1 and R2 values. When EN terminal is "High" or UVLO is reset, output voltage is built up by the time constant determined by C4, R1, and R2. It is recommended to use capacitors (B special) with little capacity value change caused by temperature change for C4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# Directions for pattern layout of PCB

■ BD3507HFV Evaluation Board Circuit



■ BD3507HFV Evaluation Board Application Components

| Part No | Value | Company | Parts Name   |
|---------|-------|---------|--------------|
| U1      | -     | ROHM    | BD3507HFV    |
| R5_1    | 22k   | ROHM    | MCR03 Series |
| R5_2    | 11k   | ROHM    | MCR03 Series |
|         |       |         |              |
|         |       |         |              |

| Part No | Value | Company | Parts Name   |
|---------|-------|---------|--------------|
| C1      | 1µF   | MURATA  | GRM18 Series |
| C3      | 10µF  | MURATA  | GRM21 Series |
| C4_1    | 22µF  | MURATA  | GRM31 Series |
| C4_2    |       |         |              |
| C5      | 1µF   | MURATA  | GRM18 Series |

# ■ BD3507HFV Evaluation Board Layout



TOP Layer







Bottom Layer



#### About heat loss

In designing heat, operate the apparatus within the following conditions. (Because the following temperatures are warranted temperature, be sure to take margin, etc. into account.)

- 1. Ambient temperature Ta shall be not more than 100°C.
- 2. Chip junction temperature Tj shall be not more than 150°C.

Chip junction temperature Tj can be considered under the following two cases.

| ①Chip junction temperature Tj is found<br>from IC surface temperature TC under<br>actual application conditions:<br>Tj=TC+ $\theta$ j-c × W | ②Chip junction<br>Tj=Ta+θj-a>                                  | •         | Tj is found from ambient temperature Ta:                  |
|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------|-----------------------------------------------------------|
| <reference value=""></reference>                                                                                                            | <reference td="" value<=""><td>e&gt;</td><td></td></reference> | e>        |                                                           |
| $\theta$ j-c:HVSOF6 30°C/W                                                                                                                  | $\theta$ j-a:HVSOF6                                            | 243.9°C/W | Single-layer substrate                                    |
|                                                                                                                                             |                                                                |           | (substrate surface copper foil area: less 3%)             |
|                                                                                                                                             |                                                                | 147.1°C/W | Single-layer substrate                                    |
|                                                                                                                                             |                                                                |           | (substrate surface copper foil area:100mm <sup>2</sup> )  |
|                                                                                                                                             |                                                                | 89.3°C/W  | Single-layer substrate                                    |
|                                                                                                                                             |                                                                |           | (substrate surface copper foil area:900mm <sup>2</sup> )  |
|                                                                                                                                             |                                                                | 73.5°C/W  | Single-layer substrate                                    |
|                                                                                                                                             |                                                                |           | (substrate surface copper foil area:2500mm <sup>2</sup> ) |
|                                                                                                                                             |                                                                |           | Substrate size $70 \times 70 \times 1.6$ mm <sup>3</sup>  |

When multilayer substrates are used, if any GND pattern is present in the inner layer, arrange heat radiation vias on the package rear side. Because the present package size is as small as 1.0 x 1.6 mm and vias are unable to be arranged in a large quantity at the lower part of IC, the pattern is expanded as illustrated below and the number of vias is increased to obtain superb heat radiation characteristics (the figure below is an image figure only, and the size and the quantity of vias that match the condition must be designed into patterns).



Most of heat loss in BD3507HFV occurs at the output N-channel FET. The power lost is determined by multiplying the voltage between VIN and Vo by the output current. Confirm the VIN and Vo voltages used and output current conditions, and check with the thermal derating characteristics. As this IC employs the power PKG, the thermal derating characteristics significantly depends on the pc board conditions. When designing, care must be taken to the size of a pc board to be used.

Power dissipation (W) = {Input voltage (VIN) – Output voltage (V0 = VREF)}×Io (averaged)

Ex.) If VIN = 1.8 volts, V0=1.2 volts, and Io (averaged)=0.5 A, the power dissipation is given by the following:

Power dissipation (W) =(1.8 volts – 1.2 volts) × 0.5 (A) = 0.3 W

#### •Example of applied circuit

Specifications: High side switch of low-voltage power supply line (1.2-2.5V) Characteristics: RON = 300 m $\Omega$ , lo max) = 550 mA, with soft start function and overheat protection circuit equipped.

#### Example Circuit



# ●Equivalent Circuit





77

तीत





5pin (V<sub>REF</sub>)





#### Notes for use

1. Absolute maximum ratings

For the present product, thoroughgoing quality control is carried out, but in the event that applied voltage, working temperature range, and other absolute maximum rating are exceeded, the present product may be destroyed. Because it is unable to identify the short mode, open mode, etc., if any special mode is assumed, which exceeds the absolute maximum rating, physical safety measures are requested to be taken, such as fuses, etc.

2. GND potential

Bring the GND terminal potential to the minimum potential in any operating condition.

3. Thermal design

Consider permissible dissipation (Pd) under actual working condition and carry out thermal design with sufficient margin provided.

4. Terminal-to-terminal short-circuit and erroneous mounting

When the present IC is mounted to a printed circuit board, take utmost care to direction of IC and displacement. In the event that the IC is mounted erroneously, IC may be destroyed. In the event of short-circuit caused by foreign matter that enters in a clearance between outputs or output and power-GND, the IC may be destroyed.

- 5. Operation in strong electromagnetic field The use of the present IC in the strong electromagnetic field may result in maloperation, to which care must be taken.
- 6. Built-in thermal shutdown protection circuit

The present IC incorporates a thermal shutdown protection circuit (TSD circuit). The working temperature is 175°C (standard value) and has a -15°C (standard value) hysteresis width. When the IC chip temperature rises and the TSD circuit operates, the output terminal is brought to the OFF state. The built-in thermal shutdown protection circuit (TSD circuit) is first and foremost intended for interrupt IC from thermal runaway, and is not intended to protect and warrant the IC. Consequently, never attempt to continuously use the IC after this circuit is activated or to use the circuit with the activation of the circuit premised.

7. Capacitor across output and GND

In the event a large capacitor is connected across output and GND, when Vcc and VIN are short-circuited with 0V or GND for some kind of reasons, current charged in the capacitor flows into the output and may destroy the IC. Use a capacitor smaller than 1000µF between output and GND.

8. Inspection by set substrate

In the event a capacitor is connected to a pin with low impedance at the time of inspection with a set substrate, there is a fear of applying stress to the IC. Therefore, be sure to discharge electricity for every process. As electrostatic measures, provide grounding in the assembly process, and take utmost care in transportation and storage. Furthermore, when the set substrate is connected to a jig in the inspection process, be sure to turn OFF power supply to connect the jig and be sure to turn OFF power supply to remove the jig.

9. IC terminal input

The present IC is a monolithic IC and has a P substrate and P<sup>+</sup> isolation between elements.

- With this P layer and N layer of each element, PN junction is formed, and when the potential relation is
  - •GND>terminal A>terminal B, PN junction works as a diode, and
  - •Terminal B>GND terminal A, PN junction operates as a parasitic transistor.

The parasitic element is inevitably formed because of the IC construction. The operation of the parasitic element gives rise to mutual interference between circuits and results in malfunction, and eventually, breakdown. Consequently, take utmost care not to use the IC to operate the parasitic element such as applying voltage lower than GND (P substrate) to the input terminal.



10. GND wiring pattern

If there are a small signal GND and a high current GND, it is recommended to separate the patterns for the high current GND and the small signal GND and provide a proper grounding to the reference point of the set not to affect the voltage at the small signal GND with the change in voltage due to resistance component of pattern wiring and high current. Also for GND wiring pattern of component externally connected, pay special attention not to cause undesirable change to it.

#### 11 Input terminals (V<sub>CC</sub>,V<sub>IN</sub>,EN,V<sub>REF</sub>)

In the present IC, EN terminal,  $V_{IN}$  terminal, VCC terminal, and  $V_{REF}$  terminal have an independent construction. In addition, in order to prevent malfunction at the time of low input, the UVLO function is equipped with the VCC terminal. They begin to start output voltage when all the terminals reach threshold voltage without depending on the input order of input terminals.

12. Heat sink

Heatsink is connected to SUB, which should be short-circuited to GND. Solder the heatsink to a pc board properly, which offers lower thermal resistance.

13. Operating range

Within the operating range, the operation and function of the circuits are generally guaranteed at an ambient temperature within the range specified. The values specified for electrical characteristics may not be guaranteed, but drastic change may not occur to such characteristics within the operating range.

- 14. For the present product, thoroughgoing quality control is carried out, but in the event that applied voltage, working temperature range, and other absolute maximum rating are exceeded, the present product may be destroyed. Because it is unable to identify the short mode, open mode, etc., if any special mode is assumed, which exceeds the absolute maximum rating, physical safety measures are requested to be taken, such as fuses, etc.
- 15. In the event that load containing a large inductance component is connected to the output terminal, and generation of back-EMF at the start-up and when output is turned OFF is assumed, it is requested to insert a protection diode.



Unit:mm

| Land Pitch | Land Space | Land Length | Land Width |
|------------|------------|-------------|------------|
| e          | MIE        | I2          | b2         |
| 0.50       | 2.20       | 0.55        |            |

| Pad Length | Pad Width |
|------------|-----------|
| D3         | E3        |
| 1.60       | 1.60      |

In actually designing, optimize in accordance with the condition.

#### Power Dissipation

HVSOF 6



PCB size : 70mm × 70mm × 1.6mm

# Ordering part number





|                                 | copying or reproduction of this document, in part or in whole, is permitted without the asent of ROHM Co.,Ltd.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| The                             | e content specified herein is subject to change for improvement without notice.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| "Pr                             | e content specified herein is for the purpose of introducing ROHM's products (hereinafte oducts"). If you wish to use any such Product, please be sure to refer to the specifications ich can be obtained from ROHM upon request.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| illu                            | amples of application circuits, circuit constants and any other information contained herein<br>strate the standard usage and operations of the Products. The peripheral conditions mus<br>taken into account when designing circuits for mass production.                                                                                                                                                                                                                                                                                                                                                                                                          |
| Ho                              | eat care was taken in ensuring the accuracy of the information specified in this document<br>wever, should you incur any damage arising from any inaccuracy or misprint of such<br>prmation, ROHM shall bear no responsibility for such damage.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| exa<br>imp<br>oth               | e technical information specified herein is intended only to show the typical functions of an<br>imples of application circuits for the Products. ROHM does not grant you, explicitly o<br>plicitly, any license to use or exercise intellectual property or other rights held by ROHM and<br>er parties. ROHM shall bear no responsibility whatsoever for any dispute arising from the<br>of such technical information.                                                                                                                                                                                                                                           |
| equ                             | Products specified in this document are intended to be used with general-use electronic<br>upment or devices (such as audio visual equipment, office-automation equipment, commu<br>ation devices, electronic appliances and amusement devices).                                                                                                                                                                                                                                                                                                                                                                                                                    |
| The                             | Products specified in this document are not designed to be radiation tolerant.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                 | ile ROHM always makes efforts to enhance the quality and reliability of its Products, a<br>duct may fail or malfunction for a variety of reasons.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| aga<br>fail<br>sha              | ase be sure to implement in your equipment using the Products safety measures to guard<br>ainst the possibility of physical injury, fire or any other damage caused in the event of the<br>ure of any Product, such as derating, redundancy, fire control and fail-safe designs. ROHM<br>all bear no responsibility whatsoever for your use of any Product outside of the prescribed<br>uppe or not in accordance with the instruction manual.                                                                                                                                                                                                                      |
| sys<br>ma<br>ins<br>cor<br>of t | e Products are not designed or manufactured to be used with any equipment, device o<br>tem which requires an extremely high level of reliability the failure or malfunction of which<br>y result in a direct threat to human life or create a risk of human injury (such as a medica<br>trument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-<br>ntroller or other safety device). ROHM shall bear no responsibility in any way for use of any<br>the Products for the above special purposes. If a Product is intended to be used for any<br>ch special purpose, please contact a ROHM sales representative before purchasing. |
| be                              | ou intend to export or ship overseas any Product or technology specified herein that ma<br>controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to<br>ain a license or permit under the Law.                                                                                                                                                                                                                                                                                                                                                                                                                                       |



Thank you for your accessing to ROHM product informations. More detail product informations and catalogs are available, please contact us.

# ROHM Customer Support System

http://www.rohm.com/contact/