# 7-Stage Ripple Counter The MC14024B is a 7-stage ripple counter with short propagation delays and high maximum clock rates. The Reset input has standard noise immunity, however the Clock input has increased noise immunity due to Hysteresis. The output of each counter stage is buffered. #### **Features** - Diode Protection on All Inputs - Output Transitions Occur on the Falling Edge of the Clock Pulse - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Capable of Driving Two Low-power TTL Loads or One Low-power Schottky TTL Load Over the Rated Temperature Range - Pin-for-Pin Replacement for CD4024B - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - This Device is Pb-Free and is RoHS Compliant #### MAXIMUM RATINGS (Voltages Referenced to VSS) | Symbol | Parameter | Value | Unit | |------------------------------------|---------------------------------------------------|-------------------------------|------| | $V_{DD}$ | DC Supply Voltage Range | -0.5 to +18.0 | V | | V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient) | -0.5 to V <sub>DD</sub> + 0.5 | V | | I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient) per Pin | ±10 | mA | | P <sub>D</sub> | Power Dissipation, per Package (Note 1) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | T <sub>L</sub> | Lead Temperature<br>(8–Second Soldering) | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Temperature Derating: "D/DW" Packages: -7.0 mW/°C From 65°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, Vin and Vout should be constrained to the range $V_{SS} \le (V_{in} \text{ or } V_{out}) \le V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either V<sub>SS</sub> or V<sub>DD</sub>). Unused outputs must be left open. #### ON Semiconductor® http://onsemi.com **D SUFFIX CASE 751A** #### **PIN ASSIGNMENT** $V_{DD} = PIN 14$ V<sub>SS</sub> = PIN 7 NC = NO CONNECTION #### **MARKING DIAGRAM** = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week = Pb-Free Package #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. #### **TRUTH TABLE** | Clock | Reset | State | | | |-------|-------|-------------------|--|--| | 0 | 0 | No Change | | | | 0 | 1 | All Outputs Low | | | | 1 | 0 | No Change | | | | 1 | 1 | All Outputs Low | | | | | 0 | No Change | | | | | 1 | All Outputs Low | | | | ~ | 0 | Advance One Count | | | | ~ | 1 | All Outputs Low | | | # **LOGIC DIAGRAM** Q5 = PIN 5 # **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|----------------------|-----------------------| | MC14024BDG | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | NLV14024BDG* | SOIC-14<br>(Pb-Free) | 55 Units / Rail | | MC14024BDR2G | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | | NLV14024BDR2G* | SOIC-14<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q100 Qualified and PPAP Capable. # **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | | -55 | 5°C | | 25°C | | 125 | 5°C | | |----------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-------------------------------|----------------------|-------------------------------|-------------------------------------------------|----------------------|-------------------------------|----------------------|------| | Characteristic | : | Symbol | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 2) | Max | Min | Max | Unit | | Output Voltage V <sub>in</sub> = V <sub>DD</sub> or 0 | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15 | 1 1 1 | 0.05<br>0.05<br>0.05 | | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | 1 1 1 | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0$ or $V_{DD}$ | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | -<br>-<br>- | Vdc | | Input Voltage $(V_O = 4.5 \text{ or } 0.5 \text{ Vdc})$ $(V_O = 9.0 \text{ or } 1.0 \text{ Vdc})$ $(V_O = 13.5 \text{ or } 1.5 \text{ Vdc})$ | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | Vdc | | $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | -<br>-<br>- | 3.5<br>7.0<br>11 | -<br>-<br>- | Vdc | | Output Drive Current $(V_{OH} = 2.5 \text{ Vdc})$ $(V_{OH} = 4.6 \text{ Vdc})$ $(V_{OH} = 9.5 \text{ Vdc})$ $(V_{OH} = 13.5 \text{ Vdc})$ | Source | Іон | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2 | -<br>-<br>-<br>- | -2.4<br>-0.51<br>-1.3<br>-3.4 | -4.2<br>-0.88<br>-2.25<br>-8.8 | -<br>-<br>- | -1.7<br>-0.36<br>-0.9<br>-2.4 | -<br>-<br>-<br>- | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | Sink | I <sub>OL</sub> | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | -<br>-<br>- | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | -<br>-<br>- | 0.36<br>0.9<br>2.4 | -<br>-<br>- | mAdc | | Input Current | | I <sub>in</sub> | 15 | - | ±0.1 | _ | ±0.00001 | ±0.1 | - | ±1.0 | μAdc | | Input Capacitance (V <sub>in</sub> = 0) | | C <sub>in</sub> | - | - | - | - | 5.0 | 7.5 | - | - | pF | | Quiescent Current<br>(Per Package) | | I <sub>DD</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 5.0<br>10<br>20 | -<br>-<br>- | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | -<br>-<br>- | 150<br>300<br>600 | μAdc | | Total Supply Current (Notes 3 & 4) (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | | Ι <sub>Τ</sub> | 5.0<br>10<br>15 | | | $I_{T} = (0.1)^{-1}$ | .31 μA/kHz) †<br>.60 μA/kHz) †<br>.89 μA/kHz) † | f + I <sub>DD</sub> | | | μAdc | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 2. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. 3. The formulas given are for the typical characteristics only at 25 °C. $$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$ where: $I_T$ is in $\mu A$ (per package), $C_L$ in pF, $V = (V_{DD} - V_{SS})$ in volts, f in kHz is input frequency, and k = 0.001. <sup>4.</sup> To calculate total supply current at loads other than 50 pF: # **SWITCHING CHARACTERISTICS** (Note 5) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}C$ ) | Characteristic | Symbol | V <sub>DD</sub> | Min | Typ<br>(Note 6) | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------|-----------------------|--------------------------------------------------------------|--------------------------------------------------------------|---------------| | Output Rise and Fall Time $t_{TLH}, t_{THL} = (1.5 \text{ ns/pF}) \text{ C}_{L} + 25 \text{ ns} \\ t_{TLH}, t_{THL} = (0.75 \text{ ns/pF}) \text{ C}_{L} + 12.5 \text{ ns} \\ t_{TLH}, t_{THL} = (0.55 \text{ ns/pF}) \text{ C}_{L} + 9.5 \text{ ns}$ | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time Clock to Q1 $t_{PLH}, t_{PHL} = (1.7 \text{ ns/pF}) \text{ C}_L + 295 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.66 \text{ ns/pF}) \text{ C}_L + 117 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.5 \text{ ns/pF}) \text{ C}_L + 85 \text{ ns}$ Clock to Q7 $t_{PLH}, t_{PHL} = (1.7 \text{ ns/pF}) \text{ C}_L + 915 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.66 \text{ ns/pF}) \text{ C}_L + 367 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.5 \text{ ns/pF}) \text{ C}_L + 275 \text{ ns}$ Reset to Qn $t_{PLH}, t_{PHL} = (1.7 \text{ ns/pF}) \text{ C}_L + 415 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.66 \text{ ns/pF}) \text{ C}_L + 217 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.5 \text{ ns/pF}) \text{ C}_L + 155 \text{ ns}$ | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | 5.0<br>10<br>15<br>5.0<br>10<br>15<br>5.0<br>10 | -<br>-<br>-<br>-<br>- | 380<br>150<br>110<br>1000<br>400<br>300<br>500<br>250<br>180 | 600<br>230<br>175<br>2000<br>750<br>565<br>800<br>400<br>300 | ns | | Clock Pulse Width | t <sub>WH</sub> | 5.0<br>10<br>15 | 500<br>165<br>125 | 200<br>60<br>40 | -<br>-<br>- | ns | | Reset Pulse Width | t <sub>WH</sub> | 5.0<br>10<br>15 | 600<br>350<br>260 | 375<br>200<br>150 | -<br>-<br>- | ns | | Reset Removal Time | t <sub>rem</sub> | 5.0<br>10<br>15 | 625<br>190<br>145 | 250<br>75<br>50 | -<br>-<br>- | ns | | Clock Input Rise and Fall Time | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | -<br>-<br>- | 1.0<br>8.0<br>200 | s<br>ms<br>μs | | Input Pulse Frequency | f <sub>cl</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 2.5<br>8.0<br>12 | 1.0<br>3.0<br>4.0 | MHz | <sup>5.</sup> The formulas given are for the typical characteristics only at 25°C. 6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. Figure 1. Typical Output Source Characteristics Test Circuit Figure 2. Typical Output Sink Characteristics Test Circuit Figure 3. Power Dissipation Test Circuit **Figure 4. Functional Waveforms** #### PACKAGE DIMENSIONS # В ⊕ 0.25 M B (M) 13X **b** ⊕ | 0.25 M | C | A S | B(S) е #### SOIC-14 NB CASE 751A-03 ISSUE K #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER - DIMENSIONING AND TOLERANCING PER ASME 714.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT - MAXIMUM MATERIAL CONDITION. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS. 5. MAXIMUM MOLD PROTRUSION 0.15 PER | | MILLIN | IETERS | INCHES | | | |-----|---------|--------|--------|-------|--| | DIM | MIN MAX | | MIN | MAX | | | Α | 1.35 | 1.75 | 0.054 | 0.068 | | | A1 | 0.10 | 0.25 | 0.004 | 0.010 | | | A3 | 0.19 | 0.25 | 0.008 | 0.010 | | | b | 0.35 | 0.49 | 0.014 | 0.019 | | | D | 8.55 | 8.75 | 0.337 | 0.344 | | | Е | 3.80 | 4.00 | 0.150 | 0.157 | | | е | 1.27 | BSC | 0.050 | BSC | | | Н | 5.80 | 6.20 | 0.228 | 0.244 | | | h | 0.25 | 0.50 | 0.010 | 0.019 | | | L | 0.40 | 1.25 | 0.016 | 0.049 | | | M | 0 ° | 7° | 0 ° | 7° | | C SEATING PLANE \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative