# 

## PRELIMINARY

## ICS844202-245

## CRYSTAL-TO-LVDS PCI EXPRESS™ CLOCK SYNTHESIZER W/SPREAD SPECTRUM

## **GENERAL DESCRIPTION**



The ICS844202-245 is a 2 output PCI Express<sup>™</sup> clock synthesizer optimized to generate low jitter PCIe reference clocks with or without spread spectrum modulation and is a member of the HiPerClockS<sup>™</sup> family of high performance clock solutions from IDT.

Spread type and amount can be configured via the SSC control pins. Using a 25MHz, 18pF parallel resonant crystal, the device will generate LVDS clocks at either 25MHz, 100MHz, 125MHz or 250MHz. The ICS844202-245 uses a low jitter VCO that easily meets PCI Express jitter requirements and is packaged in a 32-pin VFQFN package.

## **F**EATURES

- Two LVDS outputs at 25MHz, 100MHz, 125MHz or 250MHz
- Crystal oscillator interface, 25MHz, 18pF parallel resonant crystal
- Supports the following output frequencies: 25MHz, 100MHz, 125MHz or 250MHz
- VCO range: 240MHz 700MHz
- Supports SSC downspread at 0.50% and -0.75%, centerspread at ±0.25% and no spread options
- Cycle-to-cycle jitter: 70ps (typical)
- Period jitter: 40ps (typical)
- Full 3.3V power supply mode
- 0°C to 70°C ambient operating temperature
- Available in both standard (RoHS 5) and lead-free (RoHS 6) packages



The Preliminary Information presented herein represents a product in pre-production. The noted characteristics are based on initial product characterization and/or qualification. Integrated Device Technology, Incorporated (IDT) reserves the right to change any circuitry or specifications without notice.

### TABLE 1. PIN DESCRIPTIONS

| Number                                      | Name                 | Ту     | /pe      | Description                                                                                                           |
|---------------------------------------------|----------------------|--------|----------|-----------------------------------------------------------------------------------------------------------------------|
| 1, 2, 11                                    | V <sub>DD</sub>      | Power  |          | Core supply pins.                                                                                                     |
| 3, 4, 6, 8,<br>12, 18,<br>20, 21,<br>23, 24 | nc                   | Unused |          | No connect.                                                                                                           |
| 5, 27                                       | V <sub>DDO</sub>     | Power  |          | Output supply pins.                                                                                                   |
| 7                                           | FSEL0                | Input  | Pullup   | Output frequency select pin. See Table 3A. LVCMOS/LVTTL interface levels.                                             |
| 9                                           | FSEL1                | Input  | Pulldown | Output frequency select pin. See Table 3A. LVCMOS/LVTTL interface levels.                                             |
| 10,<br>19                                   | SSC0<br>SSC1         | Input  | Pullup   | Spread spectrum control pins. See Table 3B.<br>LVCMOS/LVTTL interface levels.                                         |
| 13, 14                                      | XTAL_IN,<br>XTAL_OUT | Input  | Pullup   | Parallel resonant crystal interface. XTAL_OUT is the output,<br>XTAL_IN is the input. (PLL reference.)                |
| 15                                          | OE                   | Input  |          | Output enable pin. Logic HIgh, outputs are enabled.<br>Logic LOW, outputs are in Hi-Z. LVCMOS/LVTTL interface levels. |
| 16, 17,<br>22.29.<br>30                     | GND                  | Power  |          | Power supply ground.                                                                                                  |
| 25, 26                                      | nQ1, Q1              | Output |          | Differential output pair. LVDS interface levels.                                                                      |
| 28                                          | V <sub>DDA</sub>     | Power  |          | Analog supply pin.                                                                                                    |
| 31, 32                                      | nQ0, Q0              | Output |          | Differential output pair. LVDS interface levels.                                                                      |

NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.

## TABLE 2. PIN CHARACTERISTICS

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pulllup Resistor  |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

## TABLE 3A. FSEL[1:0] FUNCTION TABLE

| In    | put   | Outputs            |
|-------|-------|--------------------|
| FSEL1 | FSEL0 | Q0:1/nQ0:1         |
| 0     | 0     | PLL Bypass (25MHz) |
| 0     | 1     | 100MHz (default)   |
| 1     | 0     | 125MHz             |
| 1     | 1     | 250MHz             |

## TABLE 3B. SSC[1:0] FUNCTION TABLE

| In   | out  | Sprood %            |
|------|------|---------------------|
| SSC1 | SSC0 | Spread %            |
| 0    | 0    | Center ± -0.25      |
| 0    | 1    | Down -0.5           |
| 1    | 0    | Down -0.75          |
| 1    | 1    | No Spread (default) |

## **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage, $V_{DD}$                                       | 4.6V                        |
|----------------------------------------------------------------|-----------------------------|
| Inputs, V <sub>I</sub>                                         | -0.5V to $V_{_{DD}}$ + 0.5V |
| Outputs, I <sub>o</sub><br>Continuous Current<br>Surge Current | 10mA<br>15mA                |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{JA}}$       | 42.4°C/W (0 mps)            |
| Storage Temperature, T <sub>STG</sub>                          | -65°C to 150°C              |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

## TABLE 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol           | Parameter             | Test Conditions | Minimum                | Typical | Maximum         | Units |
|------------------|-----------------------|-----------------|------------------------|---------|-----------------|-------|
| V <sub>DD</sub>  | Core Supply Voltage   |                 | 3.135                  | 3.3     | 3.465           | V     |
| V <sub>DDA</sub> | Analog Supply Voltage |                 | V <sub>DD</sub> - 0.12 | 3.3     | V <sub>DD</sub> | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 3.135                  | 3.3     | 3.465           | V     |
| I <sub>DD</sub>  | Power Supply Current  |                 |                        | 83      |                 | mA    |
| I <sub>DDA</sub> | Analog Supply Current |                 |                        | 12      |                 | mA    |
| I <sub>DDO</sub> | Output Supply Current |                 |                        | 26      |                 | mA    |

TABLE 4B. LVCMOS / LVTTL DC CHARACTERISTICS,  $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol          | Parameter          |                          | Test Conditions                        | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|--------------------------|----------------------------------------|---------|---------|-----------------------|-------|
| V <sub>IH</sub> | Input High Voltage |                          |                                        | 2       |         | V <sub>DD</sub> + 0.3 | V     |
| V               | Input Low Voltage  |                          |                                        | -0.3    |         | 0.8                   | V     |
|                 |                    | FSEL1                    | $V_{DD} = V_{IN} = 3.465V$             |         |         | 150                   | μA    |
| I <sub>IH</sub> | Input High Current | SSC0, SSC1,<br>FSEL0, OE | $V_{_{DD}}=V_{_{\rm IN}}=3.465V$       |         |         | 5                     | μA    |
|                 |                    | FSEL1                    | $V_{_{DD}} = 3.465 V, V_{_{IN}} = 0 V$ | -5      |         |                       | μA    |
| I <sub>IL</sub> | Input Low Current  | SSC0, SSC1,<br>FSEL0, OE | $V_{_{DD}} = 3.465V, V_{_{IN}} = 0V$   | -150    |         |                       | μA    |

TABLE 4C. LVDS DC Characteristics,  $_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol              | Parameter                        | Test Conditions | Minimum | Typical | Maximum | Units |
|---------------------|----------------------------------|-----------------|---------|---------|---------|-------|
| V <sub>OD</sub>     | Differential Output Voltage      |                 |         | 350     |         | mV    |
| $\Delta V_{OD}$     | V <sub>op</sub> Magnitude Change |                 |         | 50      |         | mV    |
| V <sub>os</sub>     | Offset Voltage                   |                 |         | 1.33    |         | V     |
| $\Delta V_{\rm OS}$ | V <sub>os</sub> Magnitude Change |                 |         | 50      |         | mV    |

## TABLE 5. CRYSTAL CHARACTERISTICS

| Parameter                          | Test Conditions | Minimum     | Typical | Maximum | Units |
|------------------------------------|-----------------|-------------|---------|---------|-------|
| Mode of Oscillation                |                 | Fundamental |         |         |       |
| Frequency                          |                 |             | 25      |         | MHz   |
| Equivalent Series Resistance (ESR) |                 |             |         | TBD     | Ω     |
| Shunt Capacitance                  |                 |             |         | 7       | pF    |
| Drive Level                        |                 |             |         | 100     | μW    |

NOTE: Characterized using an 18pF parallel resonant crystal.

## Table 6. AC Characteristics, $V_{DD} = V_{DDA} = V_{DDO} = 3.3V \pm 5\%$ , TA = 0°C to 70°C

| Symbol                          | Parameter                        | Test Conditions | Minimum | Typical | Maximum                                                                                                                                                                                                                    | Units |
|---------------------------------|----------------------------------|-----------------|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|                                 |                                  |                 |         | 25      |                                                                                                                                                                                                                            | MHz   |
| 4                               |                                  |                 |         | 125     |                                                                                                                                                                                                                            | MHz   |
| f <sub>out</sub>                | Output Frequency                 |                 |         | 100     |                                                                                                                                                                                                                            | MHz   |
|                                 |                                  |                 |         | 250     |                                                                                                                                                                                                                            | MHz   |
|                                 |                                  | 25MHz           |         | 35      |                                                                                                                                                                                                                            | ps    |
| tiit(por)                       | Period Jitter, RMS               | 100MHz          |         | 45      |                                                                                                                                                                                                                            | ps    |
| <i>t</i> jit(per)               |                                  | 125MHz          |         | 40      |                                                                                                                                                                                                                            | ps    |
|                                 |                                  | 250MHz          |         | 40      |                                                                                                                                                                                                                            | ps    |
|                                 |                                  | 25MHz           |         | 60      |                                                                                                                                                                                                                            | ps    |
| fiit(aa)                        | Cycle-to-Cycle Jitter; NOTE 1, 2 | 100MHz          |         | 70      |                                                                                                                                                                                                                            | ps    |
| <i>t</i> jit(cc)                |                                  | 125MHz          |         | 60      |                                                                                                                                                                                                                            | ps    |
|                                 |                                  | 250MHz          |         | 70      | 25         25         25         26         27         28         29         20         35         35         35         360         300         300         300         310         320         311         10         25 | ps    |
| <i>t</i> sk(o)                  | Output Skew; NOTE 2, 3           |                 |         | 40      |                                                                                                                                                                                                                            | ps    |
| F <sub>xtal</sub>               | Crystal Input Range; NOTE 1      |                 | 12      | 25      | 35                                                                                                                                                                                                                         | MHz   |
| F <sub>M</sub>                  | SSC Modulation Frequency; NOTE 4 |                 |         | TBD     |                                                                                                                                                                                                                            | kHz   |
| F <sub>MF</sub>                 | SSC Modulation Factor; NOTE 4    |                 |         | TBD     |                                                                                                                                                                                                                            | %     |
| SSC                             | Spectral Reduction; NOTE 5       |                 |         | 11      |                                                                                                                                                                                                                            | dB    |
| t <sub>STABLE</sub>             | Power-up to Stable Clock Output  |                 |         |         | 10                                                                                                                                                                                                                         | ms    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time            | 20% - 80%       |         | 525     |                                                                                                                                                                                                                            | ps    |
| odc                             | Output Duty Cycle                |                 |         | 50      |                                                                                                                                                                                                                            | %     |

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Only valid within the VCO operating range.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at the output differential cross points.

NOTE 4: Spread Spectrum clocking enabled.

# **PARAMETER MEASUREMENT INFORMATION**



# **APPLICATION** INFORMATION

## Power Supply Filtering Techniques

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS844204-245 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD}$ ,  $V_{DDA}$  and  $V_{DDO}$  should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. *Figure 1* illustrates how a 10 $\Omega$  resistor along with a 10 $\mu$ F and a .01 $\mu$ F bypass capacitor should be connected to each V<sub>DDA</sub>.



FIGURE 1. POWER SUPPLY FILTERING

## **CRYSTAL INPUT INTERFACE**

The ICS844204-245 has been characterized with 18pF parallel resonant crystals. The capacitor values shown in *Figure 2* below





FIGURE 2. CRYSTAL INPUT INTERFACE

## **RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS**

### INPUTS:

### LVCMOS CONTROL PINS

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

## OUTPUTS:

## LVDS OUTPUTS

All unused LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating, there should be no trace attached.

## LVCMOS TO XTAL INTERFACE

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC couple capacitor. A general interface diagram is shown in *Figure 3*. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS inputs, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output impedance of the driver

(Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and making R2  $50\Omega$ .



FIGURE 3. GENERAL DIAGRAM FOR LVCMOS DRIVER TO XTAL INPUT INTERFACE

## THERMAL RELEASE PATH

The expose metal pad provides heat transfer from the device to the P.C. board. The expose metal pad is ground pad connected to ground plane through thermal via. The exposed pad on the device to the exposed metal pad on the PCB is contacted through solder as shown in *Figure 4*. For further information, please refer to the Application Note on Surface Mount Assembly of Amkor's Thermally /Electrically Enhance Leadframe Base Package, Amkor Technology.



FIGURE 4. P.C. BOARD FOR EXPOSED PAD THERMAL RELEASE PATH EXAMPLE

## **3.3V LVDS DRIVER TERMINATION**

A general LVDS interface is shown in *Figure 5*. In a  $100\Omega$  differential transmission line environment, LVDS drivers require a matched load termination of  $100\Omega$  across near the receiver

input. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the un-used outputs.



FIGURE 5. TYPICAL LVDS DRIVER TERMINATION

8

# **POWER CONSIDERATIONS**

This section provides information on power dissipation and junction temperature for the ICS844202-245. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the ICS844202-245 is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{pp} = 3.3V + 5\% = 3.645V$ , which gives worst case results.

• Power (core)<sub>MAX</sub> =  $V_{DD MAX} * (I_{DD MAX} + I_{DDA MAX} + I_{DDO MAX}) = 2.465V * (83mA + 12mA + 26mA) = 121mW$ 

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS<sup>™</sup> devices is 125°C.

The equation for Tj is as follows:  $Tj = \theta_{14} * Pd_{total} + T_{4}$ 

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_{A}$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{A}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 42.4°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:  $70^{\circ}C + 0.121W * 42.4^{\circ}C/W = 75.1^{\circ}C$ . This is well below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### TABLE 7. THERMAL RESISTANCE $\theta_{14}$ FOR 32-LEAD VFQFN, FORCED CONVECTION

| θ <sub>JA</sub> by Velocity (Meters per Second) |                      |                      |                        |  |
|-------------------------------------------------|----------------------|----------------------|------------------------|--|
| Multi-Layer PCB, JEDEC Standard Test Boards     | <b>0</b><br>42.4°C/W | <b>1</b><br>37.0°C/W | <b>2.5</b><br>33.2°C/W |  |

# **R**ELIABILITY INFORMATION

## TABLE 7. $\boldsymbol{\theta}_{_{JA}} \text{vs.}$ Air Flow Table for 32 Lead VFQFN

| θ <sub>JA</sub> by Velocity (Meters per Second) |                      |                      |                        |  |
|-------------------------------------------------|----------------------|----------------------|------------------------|--|
| Multi-Layer PCB, JEDEC Standard Test Boards     | <b>0</b><br>42.4°C/W | <b>1</b><br>37.0°C/W | <b>2.5</b><br>33.2°C/W |  |

## TRANSISTOR COUNT

The transistor count for ICS844202-245 is: 4715

PACKAGE OUTLINE - K SUFFIX FOR 32 LEAD VFQFN



TABLE 8. PACKAGE DIMENSIONS

| JEDEC VARIATION<br>ALL DIMENSIONS IN MILLIMETERS |            |         |         |  |  |  |
|--------------------------------------------------|------------|---------|---------|--|--|--|
| SYMBOL                                           | VHHD-2     |         |         |  |  |  |
|                                                  | MINIMUM    | NOMINAL | MAXIMUM |  |  |  |
| N                                                | 32         |         |         |  |  |  |
| Α                                                | 0.80       |         | 1.00    |  |  |  |
| A1                                               | 0          |         | 0.05    |  |  |  |
| A3                                               | 0.25 Ref.  |         |         |  |  |  |
| b                                                | 0.18       | 0.25    | 0.30    |  |  |  |
| N <sub>D</sub>                                   |            |         | 8       |  |  |  |
| N <sub>E</sub>                                   |            |         | 8       |  |  |  |
| D                                                | 5.00 BASIC |         |         |  |  |  |
| D2                                               | 1.25       | 2.25    | 3.25    |  |  |  |
| E                                                | 5.00 BASIC |         |         |  |  |  |
| E2                                               | 1.25       | 2.25    | 3.25    |  |  |  |
| е                                                | 0.50 BASIC |         |         |  |  |  |
| L                                                | 0.30       | 0.40    | 0.50    |  |  |  |

Reference Document: JEDEC Publication 95, MO-220

11

### TABLE 9. ORDERING INFORMATION

| Part/Order Number  | Marking     | Package                   | Shipping Packaging | Temperature |
|--------------------|-------------|---------------------------|--------------------|-------------|
| ICS844202BK-245    | TBD         | 32 Lead VFQFN             | tray               | 0°C to 70°C |
| ICS844202BK-245T   | TBD         | 32 Lead VFQFN             | 2500 tape & reel   | 0°C to 70°C |
| ICS844202BK-245LF  | ICS402B245L | 32 Lead "Lead-Free" VFQFN | tray               | 0°C to 70°C |
| ICS844202BK-245LFT | ICS402B245L | 32 Lead "Lead-Free" VFQFN | 2500 tape & reel   | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extneded temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

IDT<sup>™</sup> / ICS<sup>™</sup> LVDS PCI EXPRESS<sup>™</sup> CLOCK SYNTHESIZER

12

## Innovate with IDT and accelerate your future networks. Contact:



#### For Sales

800-345-7015 408-284-8200 Fax: 408-284-2775

## For Tech Support

netcom@idt.com 480-763-2056

#### **Corporate Headquarters**

Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.)

### Asia Pacific and Japan

Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505

#### Europe

IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851



© 2007 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT, the IDT logo, ICS and HiPerClockS are trademarks of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA