

# **STDRIVE601**

## Datasheet

## Triple half-bridge high-voltage gate driver



### Features

- High voltage rail up to 600 V
- Driver current capability:
  - 200 mA source current @ 25 °C
  - 350 mA sink current @ 25 °C
- dV/dt transient immunity ±50 V/ns
- Gate driving voltage range from 9 V to 20 V
- Overall input-output propagation delay: 85 ns
- Matched propagation delay for all channels
- 3.3 V, 5 V TTL/CMOS inputs with hysteresis
- Integrated bootstrap diodes
- Comparator for fast overcurrent protection
- Smart shutdown function
- Interlocking and deadtime function
- Dedicated Enable pin
- UVLO function on low-side and high-sides

### **Applications**

- 3-phase motor drives
- Inverters

## Description

The STDRIVE601 is a high voltage device manufactured with BCD6s offline technology. It is a single-chip with three half-bridge gate drivers for N-channel power MOSFETs or IGBTs suitable for 3-phase applications.

All device outputs can sink and source 350 mA and 200 mA respectively. Prevention from cross conduction is ensured by interlocking and deadtime function.

The device has dedicated input pins for each output and a shutdown pin. The logic inputs are CMOS/TTL compatible down to 3.3 V for easy interfacing with control devices. Matched delays between low-side and high-side sections guarantee no cycle distortion and allow high frequency operation.

The STDRIVE601 embeds a comparator featuring advanced SmartSD function also integrated in the device, ensuring fast and effective protection against fault events like overcurrent, overtemperature, etc.

Dedicated UVLO protection on the low-sides and each of the high-side driving sections allow to prevent the power switches from operating in low efficiency or dangerous conditions.

The integrated bootstrap diodes as well as all of the integrated features of this IC make the application PCB design easier, more compact and simpler, thus reducing the overall bill of material.

The device is available in SO-28 package.

| Product status link |                           |              |  |  |  |
|---------------------|---------------------------|--------------|--|--|--|
| STDRIVE601          |                           |              |  |  |  |
|                     | Product summary           |              |  |  |  |
| Order code          | STDRIVE601                | STDRIVE601TR |  |  |  |
| Package             | so                        | )-28         |  |  |  |
| Packing             | Tube                      | Tape & Reel  |  |  |  |
|                     | Product labe              | 1            |  |  |  |
|                     | SUSTAINABLE<br>TECHNOLOGY |              |  |  |  |

# 1 Block diagram

57



Figure 1. Block diagram

57





#### Table 1. Pin description

| Pin #     | Pin Name            | Туре          | Function                                                    |
|-----------|---------------------|---------------|-------------------------------------------------------------|
| 1         | VCC                 | Power Supply  | Low-side and logic supply voltage                           |
| 2         | HIN1                | Logic Input   | High-side driver logic input 1                              |
| 3         | HIN2                | Logic Input   | High-side driver logic input 2                              |
| 4         | HIN3                | Logic Input   | High-side driver logic input 3                              |
| 5         | LIN1                | Logic Input   | Low-side driver logic input 1                               |
| 6         | LIN2                | Logic Input   | Low-side driver logic input 2                               |
| 7         | LIN3                | Logic Input   | Low-side driver logic input 3                               |
| 8         | FAULT               | OD Output     | Fault output                                                |
| 9         | CIN                 | Analog Input  | Comparator positive input                                   |
| 10        | EN                  | Logic Input   | Enable input, active high                                   |
| 11        | OD                  | OD Output     | SmartSD timing Open Drain output, unlatch and restart input |
| 12        | SGND                | Power Supply  | Signal ground                                               |
| 13        | PGND                | Power Supply  | Low-side driver ground                                      |
| 14        | LVG3 <sup>(1)</sup> | Analog Output | Low-side driver output 3                                    |
| 15        | LVG2 <sup>(1)</sup> | Analog Output | Low-side driver output 2                                    |
| 16        | LVG1 <sup>(1)</sup> | Analog Output | Low-side driver output 1                                    |
| 17, 21 25 | N.C.                | -             | Not Connected                                               |
| 18        | OUT3                | Power Supply  | High-side (floating) common voltage driver 3                |
| 19        | HVG3 <sup>(1)</sup> | Analog Output | High-side driver output 3                                   |
| 20        | BOOT3               | Power Supply  | Bootstrap supply voltage 3                                  |
| 22        | OUT2                | Power Supply  | High-side (floating) common voltage driver 2                |

| Pin # | Pin Name            | Туре          | Function                                     |
|-------|---------------------|---------------|----------------------------------------------|
| 23    | HVG2 <sup>(1)</sup> | Analog Output | High-side driver output 2                    |
| 24    | BOOT2               | Power Supply  | Bootstrap supply voltage 2                   |
| 26    | OUT1                | Power Supply  | High-side (floating) common voltage driver 1 |
| 27    | HVG1 <sup>(1)</sup> | Analog Output | High-side driver output 1                    |
| 28    | BOOT1               | Power Supply  | Bootstrap supply voltage 1                   |

1. The circuit guarantees less than 1 V on the LVG and HVG pins (at Isink = 10 mA), with VCC > 3 V. This allows omitting the "bleeder" resistor connected between the gate and the source of the external MOSFETs normally used to hold the pin low.

# **3** Electrical data

57

## 3.1 Absolute maximum ratings

| Symbol                | Parameter                          | Min.                    | Max.                    | Unit |  |
|-----------------------|------------------------------------|-------------------------|-------------------------|------|--|
|                       |                                    |                         |                         |      |  |
| VCC                   | Logic supply voltage               | -0.3                    | 21                      | V    |  |
| V <sub>PGND</sub>     | Low-side driver ground             | VCC - 21                | VCC + 0.3               | V    |  |
| $V_{PS}^{(1)}$        | Low-side drivers ground            | -21                     | 21                      | V    |  |
| V <sub>OUT</sub>      | Output voltage                     | V <sub>BOOT</sub> - 21  | V <sub>BOOT</sub> + 0.3 | V    |  |
| V <sub>BOOT</sub>     | Bootstrap voltage                  | - 0.3                   | 620                     | V    |  |
| V <sub>HVG</sub>      | High-side gate output voltage      | V <sub>OUT</sub> - 0.3  | V <sub>BOOT</sub> + 0.3 | V    |  |
| V <sub>LVG</sub>      | Low-side gate output voltage       | V <sub>PGND</sub> - 0.3 | VCC + 0.3               | V    |  |
| V <sub>CIN</sub>      | Comparator input voltage           | - 0.3                   | 20                      | V    |  |
| Vi                    | Logic input voltage <sup>(2)</sup> | - 0.3                   | 15                      | V    |  |
| V <sub>OD</sub>       | OD pin voltage                     | - 0.3                   | 21                      | V    |  |
| V <sub>FAULT</sub>    | FAULT pin voltage                  | - 0.3                   | 21                      | V    |  |
| dV <sub>OUT</sub> /dt | Common mode transient Immunity     |                         | 50                      | V/ns |  |
| TJ                    | Junction temperature               | -40                     | 150                     | °C   |  |
| Τ <sub>S</sub>        | Storage temperature                | -50                     | 150                     | °C   |  |
| ESD                   | Human body model                   | 2                       | <b>2</b> <sup>(3)</sup> |      |  |

### Table 2. Absolute maximum ratings

1.  $V_{PS} = PGND - SGND$ .

2. EN, LINx, HINx.

3. Pins 18 to 28 have HBM ESD rating 1C conforming to ANSI/ESDA/JEDEC JS-001-2014.

## 3.2 Thermal data

### Table 3. Thermal data

| Symbol              | Parameter                                             | Value | Unit |
|---------------------|-------------------------------------------------------|-------|------|
| R <sub>th(JA)</sub> | Thermal resistance junction to ambient <sup>(1)</sup> | 52    | °C/W |

1. JEDEC 2s2p PCB in still air.

## 3.3 Recommended operating conditions

#### Table 4. Recommended operating conditions

| Symbol                         | Parameter                              | Test conditions | Min.               | Max. | Unit |
|--------------------------------|----------------------------------------|-----------------|--------------------|------|------|
| VCC                            | Logic supply voltage                   | -               | 9                  | 20   | V    |
| V <sub>LS</sub> <sup>(1)</sup> | Low-side drivers supply voltage        | -               | 4                  | 20   | V    |
| V <sub>PS</sub> <sup>(2)</sup> | Low-side drivers ground                | -               | -5                 | 5    | V    |
| V <sub>BO</sub> <sup>(3)</sup> | Floating supply voltage <sup>(3)</sup> | -               | 8.5                | 20   | V    |
| V <sub>OUT</sub>               | DC Output voltage                      | -               | -10 <sup>(4)</sup> | 580  | V    |
| V <sub>CIN</sub>               | Comparator input voltage               | -               | 0                  | 15   | V    |
| Vi                             | Logic input voltage                    | -               | 0                  | 15   | V    |
| V <sub>OD</sub>                | OD pin voltage                         | -               | 0                  | 20   | V    |
| V <sub>FAULT</sub>             | FAULT pin voltage                      | -               | 0                  | 20   | V    |
| F <sub>SW</sub> <sup>(5)</sup> | Maximum switching frequency            | -               | -                  | 800  | kHz  |
| PW <sup>(6)</sup>              | Minimum input pulse width              | -               | 100                | -    | ns   |
| TJ                             | Junction temperature                   | -               | -40                | 125  | °C   |

1.  $V_{LS} = VCC - PGND$ 

2.  $V_{PS} = PGND - SGND$ .

3.  $V_{BO} = BOOT - OUT$ .

4. VCC = 9 V, LVG off. Logic is operational if  $V_{BOOT}$  > 5 V.

5. Actual maximum  $F_{SW}$  depends on power dissipation.

6. Pulse width on LIN or HIN pins. See Figure 3. Propagation delay timing definition.

# 4 Electrical characteristics

#### **Table 5. Electrical characteristics**

Note: VCC = 15 V; PGND = SGND;  $T_J$  = +25 °C, unless otherwise specified. HIN is referred to channels HIN1, HIN2, HIN3; LIN is referred to channels LIN1, LIN2, LIN3.

| Symbol               | Pin                        | referred to channels LIN1, LIN2, LIN3.<br>Parameter   | Test conditions                                                      | Min.                  | Тур. | Max. | Unit |    |
|----------------------|----------------------------|-------------------------------------------------------|----------------------------------------------------------------------|-----------------------|------|------|------|----|
| Low-side se          | ection sup                 | ply                                                   |                                                                      |                       |      |      |      |    |
| VCC <sub>THON</sub>  |                            | VCC UVLO turn-on threshold                            | -                                                                    | 8                     | 8.5  | 9    | V    |    |
| VCC <sub>THOFF</sub> | -                          | VCC UVLO turn-off threshold                           | -                                                                    | 7.5                   | 8    | 8.5  | V    |    |
| VCC <sub>HYS</sub>   |                            | VCC UVLO hysteresis                                   | -                                                                    | 0.4                   | 0.5  | 0.6  | V    |    |
| IQCCU                | _                          | VCC undervoltage quiescent supply current             | VCC = 7 V; EN = 5 V; CIN = SGND<br>LVG & HVG: OFF                    | -                     | 430  | 744  | μA   |    |
| I <sub>QCC</sub>     |                            | VCC quiescent supply current                          | EN = 5 V; CIN = SGND<br>LVG & HVG: OFF                               | -                     | 950  | 1450 | μA   |    |
| High-side flo        | oating sec                 | ction supply <sup>(1)</sup>                           |                                                                      |                       |      |      |      |    |
| V <sub>BOTHON</sub>  |                            | V <sub>BO</sub> UVLO turn-on threshold                | -                                                                    | 7.5                   | 8    | 8.5  | V    |    |
| VBOTHOFF             | -                          | V <sub>BO</sub> UVLO turn-off threshold               | -                                                                    | 7                     | 7.5  | 8    | V    |    |
| V <sub>BOHYS</sub>   | 20 - 18                    | V <sub>BO</sub> UVLO hysteresis                       | -                                                                    | 0.4                   | 0.5  | 0.6  | V    |    |
| I <sub>QBOU</sub>    | 24 - 22<br>28 - 26         | V <sub>BO</sub> undervoltage quiescent supply current | VCC = $V_{BO}$ = 6.5 V; EN = 5 V;<br>CIN = SGND<br>LVG OFF; HVG = ON | -                     | 25   | 62   | μA   |    |
| I <sub>QBO</sub>     |                            | V <sub>BO</sub> quiescent supply current              | VBO = 15 V EN = 5 V; CIN = SGND<br>LVG OFF; HVG = ON                 | -                     | 84   | 150  | μA   |    |
| I <sub>LK</sub>      | -                          | High voltage leakage current                          | BOOT = HVG = OUT<br>= 620V                                           | -                     | -    | 15   | μA   |    |
| R <sub>Dboot</sub>   | -                          | Bootstrap Diode on resistance                         | -                                                                    | -                     | 215  | -    | Ω    |    |
| Output drivi         | ng buffers                 | 3                                                     |                                                                      |                       |      | 1    |      |    |
|                      |                            |                                                       | T <sub>J</sub> = 25°C                                                | 160                   | 200  | 300  | mA   |    |
| I <sub>SO</sub>      |                            | High/Low-side source peak current                     | Full temperature range <sup>(2)</sup>                                | 130                   | -    | 350  | -    |    |
|                      | 14, 15,                    |                                                       |                                                                      | T <sub>J</sub> = 25°C | 230  | 350  | 430  | mA |
| I <sub>SI</sub>      | 16, 19,<br>23, 27          | High/Low-side sink peak current                       | Full temperature range <sup>(2)</sup>                                | 200                   | -    | 500  | -    |    |
| R <sub>DSonON</sub>  |                            | High/Low-side source RDSon                            | I = 10 mA                                                            | 24                    | 35   | 46   | Ω    |    |
| R <sub>DSonOFF</sub> |                            | High/Low-side sink RDSon                              | I = 10 mA                                                            | 11                    | 16   | 21   | Ω    |    |
| Logic Inputs         | 3                          |                                                       |                                                                      |                       |      |      | 1    |    |
| V <sub>il</sub>      | 2, 3, 4,                   | Low level logic threshold voltag                      | -                                                                    | 0.8                   | -    | 1.4  | V    |    |
| V <sub>ih</sub>      | 5, 6, 7,<br>10             | High level logic threshold voltage                    | -                                                                    | 1.8                   | -    | 2.3  | V    |    |
| V <sub>hyst</sub>    | 2, 3, 4,<br>5, 6, 7,<br>10 | Logic input threshold hysteresis                      | -                                                                    | 0.8                   | -    | 1.2  | V    |    |
| V <sub>SSDh</sub>    |                            | SmartSD restart threshold                             | -                                                                    | 3.5                   | 4    | 4.3  | V    |    |
| V <sub>SSDI</sub>    | 11                         | SmartSD unlatch threshold                             | -                                                                    | -                     | 0.56 | 0.75 | V    |    |
| I <sub>LINh</sub>    |                            | LIN logic "1" input bias current                      | V <sub>LINx</sub> = 15 V                                             | -                     | -    | 1    | μA   |    |
| I <sub>LINI</sub>    | 5, 6, 7                    | LIN logic "0" input bias current                      | V <sub>LINx</sub> = 0 V                                              | 28                    | 43   | 58   | μA   |    |

| Symbol                | Pin                                    | Parameter                                                                                                   | Test conditions                                                                | Min. | Тур. | Max. | Unit |
|-----------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------|------|------|------|
| I <sub>HINh</sub>     |                                        | HIN logic "1" input bias current                                                                            | V <sub>HINx</sub> = 15 V                                                       | -    | -    | 1    | μA   |
| I <sub>HINI</sub>     | 2, 3, 4                                | HIN logic "0" input bias current                                                                            | V <sub>HINx</sub> = 0                                                          | 28   | 43   | 58   | μA   |
| R <sub>PU_IN</sub>    | 2, 3, 4,<br>5, 6, 7                    | Logic input pull-up resistor                                                                                | -                                                                              | 75   | 100  | 125  | kΩ   |
| I <sub>ENh</sub>      | 10                                     | EN logic "1" input bias current                                                                             | V <sub>EN</sub> = 15 V                                                         | 110  | 150  | 200  | μA   |
| I <sub>ENI</sub>      | 10                                     | EN logic "0" input bias current                                                                             | V <sub>EN</sub> = 0 V                                                          | -    | -    | 1    | μA   |
| R <sub>PD_EN</sub>    | 10                                     | EN pull-down resistor                                                                                       | -                                                                              | 75   | 100  | 125  | kΩ   |
| Sense com             | parator <sup>(3)</sup>                 | and FAULT                                                                                                   |                                                                                |      | 1    |      | 1    |
| V <sub>REF</sub>      | -                                      | Internal voltage reference                                                                                  | -                                                                              | 410  | 460  | 510  | mV   |
| C <sub>INhyst</sub>   | 9                                      | Comparator input hysteresis                                                                                 | -                                                                              | 40   | 70   | -    | mV   |
| C <sub>IN_PD</sub>    | 9                                      | Comparator input pull- down current                                                                         | V <sub>CIN</sub> = 1 V                                                         | 7    | 10   | 13   | μA   |
| I <sub>OD</sub>       | 11                                     | OD internal current source                                                                                  | -                                                                              | 2.5  | 5    | 7.5  | μA   |
| R <sub>ON_OD</sub>    | 11                                     | OD On resistance                                                                                            | I <sub>OD</sub> = 16 mA                                                        | 19   | 25   | 36   | Ω    |
| I <sub>OL_OD</sub>    | 11                                     | OD low level sink current                                                                                   | V <sub>OD</sub> = 400 mV                                                       | 11   | 16   | 21   | mA   |
| I <sub>SAT_OD</sub>   | 11                                     | OD saturation current                                                                                       | V <sub>OD</sub> = 5 V                                                          | -    | 95   | -    | mA   |
| V <sub>FLOAT_OD</sub> | 11                                     | OD floating voltage level                                                                                   | OD connected only to an external capacitance                                   | 4.4  | 4.8  | 5.2  | V    |
| R <sub>ON_F</sub>     | 8                                      | FAULT ON resistance                                                                                         | I <sub>FAULT</sub> = 8 mA                                                      | -    | 50   | 100  | Ω    |
| I <sub>OL_F</sub>     | 8                                      | FAULT low level sink current                                                                                | V <sub>FAULT</sub> = 400 mV                                                    | 4    | 8    | 12   | mA   |
| t <sub>OD</sub>       | 11                                     | Comparator propagation delay                                                                                | Rpu = 100 kΩ to 5 V;<br>voltage step on CIN = 0 to 3.3 V;<br>50% CIN to 90% OD | -    | 350  | 500  | ns   |
| t <sub>CIN-F</sub>    | 11                                     | Comparator triggering to FAULT                                                                              | voltage step on CIN = 0 to 3.3 V;<br>50% CIN to 90% FAULT                      | -    | 350  | 500  | ns   |
| t <sub>CINoff</sub>   | 11                                     | Comparator triggering to high/low-<br>side driver propagation delay                                         | voltage step on CIN = 0 to 3.3 V;<br>50% CIN to 90% LVG/HVG                    | -    | 360  | 510  | ns   |
| t <sub>FCIN</sub>     | 11                                     | Comparator input filter time                                                                                | -                                                                              | 200  | 300  | 400  | ns   |
| SR                    | 11                                     | OD Slew rate                                                                                                | $C_L = 1 nF;$<br>$R_{pu} = 33 kΩ$ to 5 V;<br>90% to 10% OD                     | 20   | 60   | 100  | V/µ: |
| Dynamic ch            | aracterist                             | ics                                                                                                         |                                                                                |      |      |      |      |
| t <sub>on</sub>       | 2 vs. 27<br>vs 23<br>vs 19             | High/Low-side driver turn-on propagation delay                                                              |                                                                                | 45   | 85   | 120  | ns   |
| t <sub>off</sub>      | 5 vs. 16<br>6 vs. 15<br>7 vs. 14       | $\begin{bmatrix} 6 \\ 5 \\ 5 \\ propagation delay \end{bmatrix}$ OUT = 0 V BOOT = VCC C <sub>L</sub> = 1 nF |                                                                                | 45   | 85   | 120  | ns   |
| t <sub>EN</sub>       | 10 vs.<br>14, 15,<br>16, 19,<br>23, 27 | Enable to high/low- side driver propagation delay                                                           |                                                                                |      | 385  | 520  | ns   |
| t <sub>FIN</sub>      | 2,3,4,<br>5,6,7                        | LIN HIN input filter time                                                                                   | -                                                                              | 30   | 40   | 50   | ns   |
| t <sub>FEN</sub>      | 10                                     | EN input filter time                                                                                        | -                                                                              | 200  | 300  | 400  | ns   |

| Symbol         | Pin               | Parameter                                                   | Test conditions       | Min. | Тур. | Max. | Unit |
|----------------|-------------------|-------------------------------------------------------------|-----------------------|------|------|------|------|
| tr             | 14, 15,           | Rise time                                                   | C <sub>L</sub> = 1 nF | -    | 120  | 160  | ns   |
| t <sub>f</sub> | 16, 19,<br>23, 27 | Fall time                                                   | C <sub>L</sub> = 1 nF | -    | 50   | 75   | ns   |
| MT             | -                 | Delay matching high/low side turn-<br>on/off <sup>(4)</sup> | -                     | -    | 0    | 30   | ns   |
| DT             | -                 | Deadtime                                                    | C <sub>L</sub> = 1 nF | 200  | 300  | 400  | ns   |
| MDT            | -                 | Matching deadtime <sup>(5)</sup>                            | C <sub>L</sub> = 1 nF | -    | 0    | 50   | ns   |

1.  $V_{BO} = BOOT - OUT$ .

2. Values provided by characterization, not tested.

3. Comparator is disabled when VCC is in UVLO condition.

4. MT = max. (|ton(LVG) - toff(LVG)|, |ton(HVG) - toff(HVG)|, |toff(LVG) - ton(HVG)|, |toff(HVG) - ton(LVG)|).

5. MDT = | DTLH - DTHL |, refer to Section 4 Electrical characteristics



### Figure 3. Propagation delay timing definition







Figure 5. Deadtime and interlocking waveforms definition

## 5 Functional description

### 5.1 Inputs and outputs

The devices are controlled through the following logic inputs:

- EN: Enable input, active high;
- LIN: low-side driver inputs, active low;
- HIN: high-side driver inputs, active low.

#### Table 6. Inputs truth table

| Note: | Note: Applicable when device is not in UVLO or SmartSD protection |     |     |             |      |  |  |
|-------|-------------------------------------------------------------------|-----|-----|-------------|------|--|--|
|       | Input pins                                                        |     |     | Output pins |      |  |  |
|       | EN                                                                | LIN | HIN | LVG         | HVG  |  |  |
|       | L                                                                 | Х   | Х   | Low         | Low  |  |  |
|       | Н                                                                 | Н   | Н   | Low         | Low  |  |  |
|       | Н                                                                 | L   | Н   | High        | Low  |  |  |
|       | Н                                                                 | Н   | L   | Low         | High |  |  |
|       | Interlocking                                                      |     |     |             |      |  |  |
|       | Н                                                                 | L   | L   | Low         | Low  |  |  |

The FAULT and OD pins are open-drain outputs.

The FAULT signal is set low in case VCC UVLO is detected, or in case the SmartShutDown comparator triggers an event. It is only used to signal a UVLO or SmartSD activation to external circuits, and its state does not affect the behavior of other functions or circuits inside the driver. The OD behavior is explained in Section 5.5 Comparator and smart shutdown.

When EN is set low, gate driver outputs are forced low and assure low impedance.

### 5.2 Deadtime

The deadtime feature, in companion with interlocking feature, guarantees that driver outputs of the same channel are not high simultaneously and at least a DT time passes between the turn-off of one driver's output and the turn-on of the companion output of the same channel. If a deadtime longer than the internal DT is applied to LIN and HIN inputs by the external controller, the internal DT is ignored, and the outputs follow the deadtime determined by the inputs.

Refer to Figure 4. Deadtime timing definitions for the dead time and interlocking waveforms.

### 5.3 VCC UVLO protection

Undervoltage protection is available on VCC and BOOT supply pins. In order to avoid intermittent operation, a hysteresis set the turn-off threshold with respect to the turn-on threshold.

When VCC voltage goes below VCC<sub>THOFF</sub> threshold all the outputs are switched off, both LVG and HVG. When VCC voltage reaches VCC<sub>THON</sub> threshold the driver returns to normal operation and sets the LVG outputs according to actual input pins status; HVG is also set according to input pin status if the corresponding V<sub>BO</sub> section is not in UVLO condition.

The FAULT output is kept low when VCC is in UVLO condition. The following figures show some examples of typical operation conditions.



### 5.4 VBO UVLO protection

Dedicated undervoltage protection is available on each bootstrap section between BOOTx and OUTx supply pins. In order to avoid intermittent operation, a hysteresis sets the turn-off threshold with respect to the turn-on threshold.

When  $V_{BO}$  voltage goes below  $V_{BOTHOFF}$  threshold, the HVG output of corresponding bootstrap section is switched off. When  $V_{BO}$  voltage reaches  $V_{BOTHON}$  threshold device returns to normal operation and the output remains off up to the next input pins transition that requests HVG to turn on.

Figure 8. V<sub>BO</sub> power-ON and UVLO timing



### 5.5 Comparator and smart shutdown

This device integrates a comparator committed to the fault protection function, thanks to the SmartShutDown (SmartSD) circuit.

The SmartSD architecture allows immediate turn-off of the gate driver outputs in the case of overload or overcurrent condition, by minimizing the propagation delay between the fault detection event and the actual output switch-off. In fact, the time delay between the fault detection and the output turn-off is not dependent on the value of the external components connected to the OD pin, which are only used to set the duration of disable time after the fault.

This provides the possibility to increase the duration of the *output disable time* after the fault event up to very large values without increasing the delay time of the protection. The duration of the disable time is determined by the values of the external capacitor  $C_{OD}$  and of the optional pull-up resistor connected to OD pin.

The comparator has an internal voltage reference  $V_{REF}$  connected to the inverting input, while the non-inverting input is available on the CIN pin. The comparator CIN input can be connected to an external shunt resistor in order to implement a fast and simple overcurrent protection function. The output signal of the comparator is filtered from glitches shorter than  $t_{FCIN}$  and then fed to the SmartSD logic.

If the impulse on CIN pin is higher than V<sub>REF</sub> and wider than t<sub>FCIN</sub>, the SmartSD logic is triggered and immediately sets all of the driver outputs to low-level (OFF).

At the same time, FAULT is forced low to signal the event (for example to an MCU input) and OD starts to discharge the external  $C_{OD}$  capacitor used to set the duration of the output disable time of the fault event.

The FAULT pin is released and driver outputs restart following the input pins as soon as the *output disable time* expires.

The overall disable time is composed of two phases:

- The OD unlatch time (t<sub>1</sub> in Figure 9. Smart shutdown timing waveforms), which is the time required to discharge C<sub>OD</sub> capacitor down to V<sub>SSDI</sub> threshold. The discharge starts as soon as the SmartSD comparator is triggered.
- The *OD restart time* (t<sub>2</sub> in Figure 9. Smart shutdown timing waveforms, which is the time required to recharge the C<sub>OD</sub> capacitor up to the V<sub>SSDh</sub> threshold. The recharge of C<sub>OD</sub> starts when the OD internal MOSFET is turned-off, which happens when the fault condition has been removed (CIN < V<sub>REF</sub> C<sub>INhyst</sub>) and the voltage on OD reaches the V<sub>SSDI</sub> threshold. This time normally covers most of the overall output disable time.

If no external pull-up is connected to OD, the external  $C_{OD}$  capacitor is discharged with a time constant defined by  $C_{OD}$  and the internal MOSFET's characteristic (Eq. (1)), and the *Restart time* is determined by the internal current source  $I_{OD}$  and by  $C_{OD}$  (Eq. (2)).

$$t_1 \cong R_{ON\_OD} \cdot C_{OD} \cdot \ln\left(\frac{V_{OD}}{V_{SSDL}}\right) \tag{1}$$

$$t_2 \simeq \frac{C_{OD} \cdot V_{SSDh}}{I_{OD}} \cdot \ln \left( \frac{V_{SSDl} - V_{OD}}{V_{SSDh} - V_{OD}} \right)$$
(2)

In case the OD pin is connected to VCC by an external pull-up resistor  $R_{OD\_ext}$ , the OD discharge time is determined by the external network  $R_{OD\_ext} C_{OD}$  and by the internal MOSFET's  $R_{ON\_OD}$  (Eq. (3)), while the *Restart time* is determined by current in  $R_{OD\_ext}$  (Eq. (4)).

$$t_{I} \cong C_{OD} \cdot \left( R_{OD\_ext} / / R_{ON\_OD} \right) \cdot \ln \left( \frac{V_{OD} - V_{on}}{V_{SSDl} - V_{on}} \right)$$
(3)

$$t_{1} \cong C_{OD} \cdot R_{OD}_{ext} \cdot \ln \left( \frac{V_{SSDl} - V_{OD}}{V_{SSDh} - V_{OD}} \right)$$
(4)

Where:

$$V_{on} = \frac{R_{ON\_OD}}{R_{ON\_ext} + R_{ON\_OD}}; V_{OD} = V_{CC}$$



#### Figure 9. Smart shutdown timing waveforms







# 6 Typical application diagram



#### Figure 10. Typical application diagram

# 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

## 7.1 SO-28 package information

| Dim.  |       | Mm   |       |
|-------|-------|------|-------|
| Dini. | Min.  | Тур. | Max.  |
| А     | 2.35  | -    | 2.65  |
| A1    | 0.10  | -    | 0.30  |
| В     | 0.33  | -    | 0.51  |
| С     | 0.23  | -    | 0.32  |
| D     | 17.70 | -    | 18.10 |
| E     | 7.40  | -    | 7.60  |
| е     | -     | 1.27 | -     |
| Н     | 10.00 | -    | 10.65 |
| h     | 0.25  | -    | 0.75  |
| L     | 0.40  | -    | 1.27  |
| k     | 0°    | -    | 8°    |
| ddd   | -     | -    | 0.10  |

#### Table 7. SO-28 package dimensions











# 8 Ordering information

| Order code   | Package | Package marking | Packaging     |
|--------------|---------|-----------------|---------------|
| STDRIVE601   | SO-28   | STDRV601        | Tube          |
| STDRIVE601TR | SO-28   | STDRV601        | Tape and reel |

#### Table 8. Order codes

# **Revision history**

### Table 9. Document history

| Date        | Revision | Changes                                               |
|-------------|----------|-------------------------------------------------------|
| 21-May-2019 | 1        | Initial release.                                      |
| 02-Apr-2021 | 2        | Throughout document:                                  |
|             |          | - updated template                                    |
|             |          | - minor text edits                                    |
|             |          | In Table 2. Absolute maximum ratings:                 |
|             |          | - updated ESD value and added footnote                |
|             |          | In Table 5. Electrical characteristics:               |
|             |          | - updated V <sub>SSDh</sub> Typ. and Max. values      |
|             |          | - updated $V_{FLOAT\_OD}$ Min., Typ., and Max. values |

# Contents

| 1               | Block   | c diagram                         | 2   |
|-----------------|---------|-----------------------------------|-----|
| 2               | Pin d   | escription and connection diagram | .3  |
| 3 Electrical da |         | rical data                        | 5   |
|                 | 3.1     | Absolute maximum ratings          | . 5 |
|                 | 3.2     | Thermal data                      | . 5 |
|                 | 3.3     | Recommended operating conditions  | . 6 |
| 4               | Elect   | rical characteristics             | 7   |
| 5               | Func    | tional description                | .12 |
|                 | 5.1     | Inputs and outputs.               | .12 |
|                 | 5.2     | Deadtime                          | .12 |
|                 | 5.3     | VCC UVLO protection.              | 12  |
|                 | 5.4     | VBO UVLO protection               | 13  |
|                 | 5.5     | Comparator and smart shutdown     | .14 |
| 6               | Туріс   | al application diagram            | .17 |
| 7               | Packa   | age information                   | .18 |
|                 | 7.1     | SO-28 package information         | .18 |
| 8               | Orde    | ring information                  | .21 |
| Revi            | ision h | nistory                           | .22 |

# List of figures

| Figure 1.  | Block diagram                                  | . 2 |
|------------|------------------------------------------------|-----|
| Figure 2.  | Pin connection (top view).                     | . 3 |
| Figure 3.  | Propagation delay timing definition            | . 9 |
| Figure 4.  | Deadtime timing definitions                    | 10  |
| Figure 5.  | Deadtime and interlocking waveforms definition | 11  |
| Figure 6.  | VCC power ON and UVLO, LVG timing              | 13  |
| Figure 7.  | VCC power ON and UVLO, HVG timing              | 13  |
| Figure 8.  | V <sub>BO</sub> power-ON and UVLO timing       | 14  |
| Figure 9.  | Smart shutdown timing waveforms                | 16  |
| Figure 10. | Typical application diagram                    | 17  |
| Figure 11. | SO-28 mechanical data                          | 19  |
| Figure 12. | SO-28 suggested land pattern                   | 20  |

# List of tables

| Table 1. | Pin description.                  | . 3 |
|----------|-----------------------------------|-----|
| Table 2. | Absolute maximum ratings          | . 5 |
| Table 3. | Thermal data                      | . 5 |
| Table 4. | Recommended operating conditions. | . 6 |
| Table 5. | Electrical characteristics        | . 7 |
| Table 6. | Inputs truth table                | 12  |
| Table 7. | SO-28 package dimensions          | 18  |
| Table 8. | Order codes                       | 21  |
| Table 9. | Document history                  | 22  |

#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2021 STMicroelectronics - All rights reserved