# Si52212/Si52208/Si52204/Si52202 Data Sheet # 12/8/4/2-Output PCI-Express Gen 1/2/3/4 and SRIS Clock Generator The Si522xx is the industry's highest performance and lowest power PCI Express clock generator family for 1.5–1.8 V PCIe Gen1/2/3/4 and SRIS applications. The Si52212, Si52208, and Si52204 can source twelve, eight, and four 100 MHz PCIe differential clock outputs, respectively, plus one 25 MHz LVCMOS reference clock output. The Si52202 can source two 100 MHz PCIe clock outputs only. All differential clock outputs are compliant to PCIe Gen1/2/3/4 common clock and separate reference clock architectures specifications. The Si522xx features individual hardware control pins for enabling and disabling each output, spread spectrum enable/disable for EMI reduction, and frequency select to select 133 MHz or 200 MHz differential output frequencies. These features can also be controlled via I<sup>2</sup>C. The small footprint and low power consumption make this family of PCIe clock generators ideal for industrial and consumer applications. For more information about PCI-Express, Silicon Labs' complete PCIe portfolio, application notes, and design tools, including the Silicon Labs PCIe Clock Jitter Tool for PCI-Express compliance, please visit <a href="http://www.silabs.com/pcie-learningcenter">http://www.silabs.com/pcie-learningcenter</a>. #### **Applications** - · Servers - Storage - Data Centers - · PCIe Add-on Cards - Network Interface Cards (NIC) - · Graphics Adapter Cards - · Multi-function Printers - · Digital Single-Lens Reflex (DSLR) Cameras - Digital Still Cameras - · Digital Video Cameras - · Docking Stations #### **KEY FEATURES OR KEY POINTS** - 12/8/4/2-output low-power, push-pull HCSL compatible PCI-Express Gen 1, Gen 2, Gen 3, Gen 4 and SRIS-compliant outputs - Low jitter: 0.4 ps max - Individual hardware control pins and I<sup>2</sup>C controls for Output Enable, Spread Spectrum Enable and Frequency Select - Triangular spread spectrum for EMI reduction, down spread 0.25% or 0.5% - Internal 100 $\Omega$ or 85 $\Omega$ line matching - · Adjustable output slew rate - Power down (PWRDNb) function supports Wake-on LAN (except Si52202) - One non-spread, LVMCOS reference clock output (except Si52202) - Frequency Select to select 133 MHz or 200 MHz (except Si52202) - 25 MHz crystal input or clock input - I<sup>2</sup>C support with readback capabilities - Extended temperature: -40 to 85 °C - 1.5–1.8 V power supply, with separate VDD and VDD IO - Small QFN packages - Pb-free, RoHS-6 compliant #### 1. Feature List - 12/8/4/2-output 100 MHz PCIe Gen1/2/3/4 and SRIS compliant clock generator, with push-pull HCSL output drivers - High port count with push-pull HCSL outputs to support highly integrated solution, eliminating external resistors for the HCSL output drivers - Low jitter of 0.4 ps max to meet PCle Gen4 specifications with design margin - · Low power consumption. - · Lowest power consumption in the industry for a 2-output PCIe clock generator - Individual hardware control pins and I<sup>2</sup>C controls for Output Enable, Spread Spectrum Enable and Frequency Select - · Output Enable function easily disables unused outputs for power saving - Spread Enable function to turn on/off spread spectrum and to select spread levels, either down spread 0.25% or 0.5% - Frequency Select function to select output frequency of 100 MHz, 133 MHz, or 200 MHz (except Si52202 where the output frequency is limited to 100 MHz. Please contact Silicon Labs for 133 MHz or 200 MHz in Si52202) - All above functions are controlled by individual hardware pins or I<sup>2</sup>C - Internal 100 $\Omega$ or 85 $\Omega$ line matching - · Eliminates external line matching resistor to reduce board space - · Adjustable slew rate to improve signal quality for different applications and board designs - Power down (PWRDNb) function supports Wake-on LAN (except Si52202) - One non-spread, 25 MHz LVMCOS reference clock output (except Si52202) - · A buffered 25 MHz LVCMOS clock output to drive ASICS or SoCs on board - · 25 MHz reference input - · Supports a standard crystal or clock input for flexibility - I<sup>2</sup>C support with readback capabilities - 1.5–1.8 V power supply with separate VDD and VDD\_IO - Temperature range: -40 °C to 85 °C - Small QFN packages to optimize board space. Smallest 2-output PCIe clock generator in the industry - 64-pin QFN (9 x 9 mm): 12-output - 48-pin QFN (6 x 6 mm): 8-output - 32-pin QFN (5 x 5 mm): 4-output - 20-pin QFN (3 x 3 mm): 2-output - · Pb-free, RoHS-6 compliant ## 2. Ordering Guide Table 2.1. Si522x Ordering Guide | Number of Outputs | Internal Termination | Part Number | Package Type | Temperature | |-------------------|----------------------|-----------------|----------------------------------------|------------------------| | | 100.0 | Si52212-A01AGM | | Extended, –40 to 85 °C | | 12-output | 100 12 | Si52212-A01AGMR | 64-QFN - Tape and Reel | Extended, –40 to 85 °C | | 12-ουιραί | 85 Ω | Si52212-A02AGM | 64-QFN | Extended, –40 to 85 °C | | | 65 12 | Si52212-A02AGMR | 64-QFN - Tape and Reel | Extended, –40 to 85 °C | | | 100 Ω | Si52208-A01AGM | 48-QFN | Extended, –40 to 85 °C | | 9 output | 100 12 | Si52208-A01AGMR | 48-QFN - Tape and Reel | Extended, –40 to 85 °C | | 8-output | 85 Ω | Si52208-A02AGM | 48-QFN | Extended, –40 to 85 °C | | | 65 12 | Si52208-A02AGMR | Si52208-A02AGMR 48-QFN - Tape and Reel | | | | 100 Ω | Si52204-A01AGM | 32-QFN | Extended, –40 to 85 °C | | 4 output | 100 12 | Si52204-A01AGMR | 32-QFN - Tape and Reel | Extended, –40 to 85 °C | | 4-output | 85 Ω | Si52204-A02AGM | 32-QFN | Extended, –40 to 85 °C | | | 09.77 | Si52204-A02AGMR | 32-QFN - Tape and Reel | Extended, –40 to 85 °C | | | 100 Ω | Si52202-A01AGM | 20-QFN | Extended, –40 to 85 °C | | 2 output | 100 (2 | Si52202-A01AGMR | 20-QFN - Tape and Reel | Extended, –40 to 85 °C | | 2-output | 85 Ω | Si52202-A02AGM | 20-QFN | Extended, –40 to 85 °C | | | 05.22 | Si52202-A02AGMR | 20-QFN - Tape and Reel | Extended, –40 to 85 °C | ## 2.1 Technical Support Table 2.2. Technical Support URLs | Frequently Asked Questions | www.silabs.com/Si522xx-FAQ | |----------------------------|----------------------------------------------------------------------------------------| | PCIe Clock Jitter Tool | www.silabs.com/products/timing/pci-express-learning-center | | PCIe Learning Center | www.silabs.com/products/timing/pci-express-learning-center | | Development Kit | www.silabs.com/products/development-tools/timing/clock/si52204-evb-evaluation-kit.html | ## **Table of Contents** | 1. | Feature List | . 2 | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | 2. | Ordering Guide | . 3 | | | 2.1 Technical Support | . 3 | | 3. | Functional Block Diagrams | . 6 | | 4. | Electrical Specifications | . 8 | | 5. | Functional Description | 19 | | | 5.1 Crystal Recommendations | | | | 5.2 Crystal Loading ............................. | .19 | | | 5.3 Calculating Load Capacitors | .20 | | | 5.4 PWRGD/PWRDNb (Power Down) Pin | .21 | | | 5.5 PWRDNb (Power Down) Assertion | .21 | | | 5.6 PWRDNb (Power Down) Deassertion | .21 | | | 5.7 OEb Pin | .21 | | | 5.8 OEb Assertion | .21 | | | 5.9 OEb Deassertion | .21 | | | 5.10 FS Pin | .22 | | 6. | Test and Measurement Setup | . 23 | | • | | | | | PCle Clock Jitter Tool | | | 7. | PCIe Clock Jitter Tool | . 25 | | 7. | Control Registers | . 25<br>26 | | 7. | Control Registers | . <b>25 26</b> .26 | | 7. | Control Registers | . <b>25</b> 26 .26 | | 7. | Control Registers | . <b>25</b> 26 .26 .26 | | 7. | Control Registers 8.1 I <sup>2</sup> C Interface 8.2 Block Read/Write 8.3 Block Read 8.4 Block Write | . <b>25</b> 26 .26 .26 .26 .27 | | 7. | Control Registers 8.1 I <sup>2</sup> C Interface 8.2 Block Read/Write 8.3 Block Read 8.4 Block Write 8.5 Byte Read/Write | . <b>25</b> 26 .26 .26 .26 .27 | | 7. | Control Registers. 8.1 I <sup>2</sup> C Interface 8.2 Block Read/Write 8.3 Block Read 8.4 Block Write 8.5 Byte Read/Write 8.6 Byte Read | . <b>25</b> 26 .26 .26 .27 .27 | | 7. | Control Registers 8.1 I <sup>2</sup> C Interface 8.2 Block Read/Write 8.3 Block Read 8.4 Block Write 8.5 Byte Read/Write 8.6 Byte Read 8.7 Byte Write | . <b>25</b> 26 .26 .26 .27 .27 .27 | | 7. | Control Registers 8.1 I <sup>2</sup> C Interface 8.2 Block Read/Write 8.3 Block Read 8.4 Block Write 8.5 Byte Read/Write 8.6 Byte Read 8.7 Byte Write 8.8 Data Protocol | . <b>25</b> 26 .26 .26 .27 .27 .27 .28 .29 | | 7. | Control Registers 8.1 I <sup>2</sup> C Interface 8.2 Block Read/Write 8.3 Block Read 8.4 Block Write 8.5 Byte Read/Write 8.6 Byte Read 8.7 Byte Write | . <b>25</b> 26 .26 .26 .27 .27 .27 .28 .29 .31 | | 7. | Control Registers 8.1 I <sup>2</sup> C Interface 8.2 Block Read/Write 8.3 Block Read 8.4 Block Write 8.5 Byte Read/Write 8.6 Byte Read 8.7 Byte Write 8.8 Data Protocol 8.9 Register Tables 8.9.1 Si52212 Registers 8.9.2 Si52208 Registers | . <b>25</b> 26 .26 .26 .27 .27 .28 .29 .31 .31 | | 7. | Control Registers. 8.1 I²C Interface 8.2 Block Read/Write. 8.3 Block Read. 8.4 Block Write. 8.4 Block Write. 8.5 Byte Read/Write 8.6 Byte Read 8.7 Byte Write. 8.8 Data Protocol. 8.9 Register Tables. 8.9.1 Si52212 Registers. 8.9.2 Si52208 Registers. 8.9.3 Si52204 Registers. 8.9.3 Si52204 Registers. 8.9.3 Si52204 Registers. | . <b>25</b> 26 .26 .26 .27 .27 .27 .28 .29 .31 .31 .34 .37 | | 7. 8. | Control Registers 8.1 I <sup>2</sup> C Interface 8.2 Block Read/Write 8.3 Block Read 8.3 Block Write 8.4 Block Write 8.5 Byte Read/Write 8.5 Byte Read 8.6 Byte Read 8.7 Byte Write 8.7 Byte Write 8.8 Data Protocol 8.9 Register Tables 8.9.1 Si52212 Registers 8.9.2 Si52208 Registers 8.9.2 Si52204 Registers 8.9.3 Si52204 Registers 8.9.4 Si52202 Registers 8.9.4 Si52202 Registers 8.9.4 Si52202 Registers | . <b>25</b> 26 .26 .26 .27 .27 .27 .28 .29 .31 .31 .34 .37 .40 | | 7. 8. | Control Registers. 8.1 I <sup>2</sup> C Interface 8.2 Block Read/Write. 8.3 Block Read. 8.4 Block Write. 8.5 Byte Read/Write. 8.6 Byte Read. 8.7 Byte Write. 8.8 Data Protocol. 8.9 Register Tables. 8.9.1 Si52212 Registers. 8.9.2 Si52208 Registers. 8.9.3 Si52204 Registers. 8.9.4 Si52202 Registers. 8.9.5 Pin Descriptions. | . <b>25</b> 26 .26 .26 .27 .27 .28 .29 .31 .34 .37 .40 . <b>43</b> | | 7. 8. | Control Registers 8.1 I <sup>2</sup> C Interface 8.2 Block Read/Write 8.3 Block Read 8.3 Block Write 8.4 Block Write 8.5 Byte Read/Write 8.5 Byte Read 8.6 Byte Read 8.7 Byte Write 8.7 Byte Write 8.8 Data Protocol 8.9 Register Tables 8.9.1 Si52212 Registers 8.9.2 Si52208 Registers 8.9.2 Si52204 Registers 8.9.3 Si52204 Registers 8.9.4 Si52202 Registers 8.9.4 Si52202 Registers 8.9.4 Si52202 Registers | . <b>25</b> 26 .26 .26 .27 .27 .28 .29 .31 .34 .37 .40 . <b>43</b> | | | 9.3 Si52204 Pin Descriptions | | | | | | | | | | | | | | .49 | |-----|------------------------------|-----|--|--|--|--|--|--|--|--|--|---|--|--|-----| | | 9.4 Si52202 Pin Descriptions | ; . | | | | | | | | | | • | | | .51 | | 10. | Packaging | | | | | | | | | | | | | | 53 | | | 10.1 Si52212 Package | | | | | | | | | | | | | | .53 | | | 10.2 Si52212 Land Pattern. | | | | | | | | | | | | | | .54 | | | 10.3 Si52208 Package | | | | | | | | | | | | | | .56 | | | 10.4 Si52208 Land Pattern. | | | | | | | | | | | | | | .57 | | | 10.5 Si52204 Package | | | | | | | | | | | | | | .59 | | | 10.6 Si52204 Land Pattern. | | | | | | | | | | | | | | .61 | | | 10.7 Si52202 Package | | | | | | | | | | | | | | .62 | | | 10.8 Si52202 Land Pattern. | | | | | | | | | | | | | | .64 | | | 10.9 Si52212 Top Markings | | | | | | | | | | | | | | .66 | | | 10.10 Si52208 Top Markings | | | | | | | | | | | | | | .67 | | | 10.11 Si52204 Top Markings | | | | | | | | | | | | | | .68 | | | 10.12 Si52202 Top Markings | | | | | | | | | | | | | | .69 | | 11. | Revision History | | | | | | | | | | | | | | 70 | | | 11.1 Povision 0.7 | | | | | | | | | | | | | | 70 | ## 3. Functional Block Diagrams ## Si52212 Figure 3.1. Si52212 Block Diagram 12-output, 64-QFN ## Si52208 Figure 3.2. Si52208 Block Diagram 8-output, 48-QFN ## Si52204 Figure 3.3. Si52204 Block Diagram 4-output, 32-QFN ## Si52202 Figure 3.4. Si52202 Block Diagram 2-output, 20-QFN ## 4. Electrical Specifications Table 4.1. DC Electrical Specifications (VDD = 1.5 V ±5%) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------|----------|----------|-----------|------| | 1.5 V Operating Voltage | VDD core | 1.5 V ±5% | 1.425 | 1.5 | 1.575 | V | | Output Supply Voltage | VDDIO | Supply voltage for differential Low Power outputs | 0.9975 | 1.05–1.5 | 1.575 | V | | 1.5 V Input High Voltage | V <sub>IH</sub> | Control input pins, except SDATA, SCLK | 0.75 VDD | _ | VDD + 0.3 | V | | 1.5V Input Mid Voltage | V <sub>IM</sub> | Tri-level control input pins, except SDATA, SCLK | 0.4 VDD | 0.5 VDD | 0.6 VDD | V | | 1.5 V Input Low Voltage | V <sub>IL</sub> | Control input pins, except SDA-<br>TA,SCLK | -0.3 | _ | 0.25 VDD | V | | Input High Voltage | V <sub>IHI2C</sub> | SDATA, SCLK | 1.14 | _ | 3.3 | V | | Input Low Voltage | V <sub>ILI2C</sub> | SDATA, SCLK | _ | _ | 0.6 | V | | SDATA, SCLK Sink Current | I <sub>PULLUP</sub> | At VOL | 4 | _ | | mA | | | I <sub>IN</sub> | Single-ended inputs, VIN = GND,<br>VIN = VDD | -5 | _ | 5 | uA | | Input current | I <sub>INP</sub> | Single-ended inputs, VIN = 0 V, inputs with internal pull-up resistors VIN = VDD, inputs with internal pull-down resistors | -200 | _ | 200 | uA | | Input Pin Capacitance | C <sub>IN</sub> | | 1.5 | _ | 5 | pF | | Output Pin Capacitance | C <sub>OUT</sub> | | _ | _ | 6 | pF | | Pin Inductance | LIN | | _ | _ | 7 | nH | | Si52212 Current Consumpt | ion (VDD = 1.5 | 5 V ±5%) | • | • | | | | | I <sub>DD_PD_total</sub> | All outputs off | _ | 1.3 | | mA | | Power Down Current<br>PWRGD/PWRDNb = "0" | I <sub>DD_PD</sub> | VDD, except VDDA and VDD_IO, all outputs off | _ | 0.4 | | mA | | Byte 2, bit 2 = 0 | I <sub>DD_APD</sub> | VDDA, all outputs off | _ | 0.6 | | mA | | | I <sub>DD_IOPD</sub> | VDD_IO, all outputs off | _ | 0.3 | | mA | | Wake-on LAN Current | I <sub>DD_WOL</sub> | VDD, except VDDA and VDD_IO, all differential outputs off, REF running | _ | 4.0 | | mA | | PWRGD_PWRDNb = "0"<br>Byte 2, bit 2 = 1 | I <sub>DD_AWOL</sub> | VDDA, all differential outputs off, REF running | _ | 0.6 | | mA | | | I <sub>DD_IOWOL</sub> | VDD_IO, all differential outputs off, REF running | _ | 0.3 | | mA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------|--------------|-----|-----|------| | | I <sub>DD_1.5V_Total</sub> | All outputs enabled. Differential clocks with 5" traces and 2 pF load. | _ | 82 | | mA | | Dynamic Supply Current | I <sub>DD_OP</sub> | VDD, except VDDA and VDD_IO, all differential outputs active at 100 MHz | _ | 17 | | mA | | | I <sub>DD_AOP</sub> | VDDA, all differential outputs active at 100 MHz | _ | 7 | | mA | | | I <sub>DD_IOOP</sub> | VDD_IO, all differential outputs active at 100 MHz | _ | 58 | | mA | | Si52208 Current Consumpt | ion (VDD = 1.5 | V ±5%) | | | | | | | I <sub>DD_PD_total</sub> | All outputs off | _ | 1.3 | | mA | | Power Down Current PWRGD/PWRDNb = "0" | I <sub>DD_PD</sub> | VDD, except VDDA and VDD_IO, all outputs off | _ | 0.4 | | mA | | Byte 2, bit 2 = 0 | I <sub>DD_APD</sub> | VDDA, all outputs off | _ | 0.6 | | mA | | | I <sub>DD_IOPD</sub> | VDD_IO, all outputs off | <del>-</del> | 0.3 | | mA | | Wake on LAN Current | I <sub>DD_WOL</sub> | VDD, except VDDA and VDD_IO,<br>all differential outputs off, REF<br>running | _ | 4.0 | | mA | | Wake-on LAN Current<br>PWRGD_PWRDNb = "0"<br>Byte 2, bit 2 = 1 | I <sub>DD_AWOL</sub> | VDDA, all differential outputs off,<br>REF running | _ | 0.6 | | mA | | | I <sub>DD_IOWOL</sub> | VDD_IO, all differential outputs off, REF running | _ | 0.3 | | mA | | | I <sub>DD_1.5V_Total</sub> | All outputs enabled. Differential clocks with 5" traces and 2 pF load. | _ | 63 | | mA | | Dynamic Supply Current | I <sub>DD_OP</sub> | VDD, except VDDA and VDD_IO, all differential outputs active at 100 MHz | _ | 17 | | mA | | | I <sub>DD_AOP</sub> | VDDA, all differential outputs active at 100 MHz | _ | 7 | | mA | | | I <sub>DD_IOOP</sub> | VDD_IO, all differential outputs active at 100 MHz | _ | 39 | | mA | | Si52204 Current Consumpt | ion (VDD = 1.5 | V ±5%) | | | | | | | I <sub>DD_PD_total</sub> | All outputs off | _ | 1.3 | | mA | | Power Down Current PWRGD/PWRDNb = "0" | I <sub>DD_PD</sub> | VDD, except VDDA and VDD_IO, all outputs off | _ | 0.4 | | mA | | Byte 2, bit 2 = 0 | I <sub>DD_APD</sub> | VDDA, all outputs off | <del>_</del> | 0.6 | | mA | | | I <sub>DD_IOPD</sub> | VDD_IO, all outputs off | _ | 0.3 | | mA | | Wake-on LAN Current | I <sub>DD_WOL</sub> | VDD, except VDDA and VDD_IO, all differential outputs off, REF running | _ | 4.0 | | mA | | PWRGD_PWRDNb = "0"<br>Byte 2, bit 2 = 1 | I <sub>DD_AWOL</sub> | VDDA, all differential outputs off,<br>REF running | _ | 0.6 | | mA | | | I <sub>DD_IOWOL</sub> | VDD_IO, all differential outputs off, REF running | _ | 0.3 | | mA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------|-----------------------------|------------------------------------------------------------------------------|-----|-----|-----|------| | | I <sub>DD_1.5</sub> V_Total | All outputs enabled. Differential clocks with 5" traces and 2 pF load. | _ | 44 | | mA | | Dynamic Supply Current | I <sub>DD_OP</sub> | VDD, except VDDA and VDD_IO, all differential outputs active at 100 MHz | _ | 17 | | mA | | | I <sub>DD_AOP</sub> | VDDA, all differential outputs active at 100 MHz | _ | 7 | | mA | | | I <sub>DD_IOOP</sub> | VDD_IO, all differential outputs active at 100 MHz | _ | 20 | | mA | | Si52202 Current Consumpt | ion (VDD = 1.5 | V ±5%) | | | | | | | I <sub>DD_PD_total</sub> | All outputs off | _ | 1.3 | | mA | | Power Down Current PWRGD/PWRDNb = "0" | I <sub>DD_PD</sub> | VDD, except VDDA and VDD_IO, all outputs off | _ | 0.4 | | mA | | Byte 2, bit 2 = 0 | I <sub>DD_APD</sub> | VDDA, all outputs off | _ | 0.3 | | mA | | | I <sub>DD_IOPD</sub> | VDD_IO, all outputs off | _ | 0.6 | | mA | | Wake-on LAN Current | I <sub>DD_WOL</sub> | VDD, except VDDA and VDD_IO,<br>all differential outputs off, REF<br>running | _ | 4.0 | | mA | | PWRGD_PWRDNb = "0"<br>Byte 2, bit 2 = 1 | I <sub>DD_AWOL</sub> | VDDA, all differential outputs off,<br>REF running | _ | 0.6 | | mA | | | I <sub>DD_IOWOL</sub> | VDD_IO, all differential outputs off, REF running | _ | 0.3 | | mA | | | I <sub>DD_1.5V_Total</sub> | All outputs enabled. Differential clocks with 5" traces and 2 pF load. | _ | 34 | | mA | | Dynamic Supply Current | I <sub>DD_OP</sub> | VDD, except VDDA and VDD_IO, all differential outputs active at 100 MHz | _ | 17 | | mA | | | I <sub>DD_AOP</sub> | VDDA, all differential outputs active at 100 MHz | _ | 7 | | mA | | | I <sub>DD_IOOP</sub> | VDD_IO, all differential outputs active at 100 MHz | _ | 10 | | mA | Table 4.2. DC Electrical Specifications (VDD = $1.8 \text{ V} \pm 5\%$ ) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------|----------|------| | 1.8 V Operating Voltage | VDD core | 1.8 V ±5% | 1.71 | 1.8 | 1.89 | V | | Output Supply Voltage | VDDIO | Supply voltage for differential Low Power outputs | 0.9975 | 1.05–1.8 | 1.9 | V | | 1.8 V Input High Voltage | V <sub>IH</sub> | Control input pins, except SDATA, SCLK | 0.75 V <sub>DD</sub> | _ | VDD+0.3 | V | | 1.8 V Input Mid Voltage | V <sub>IM</sub> | Tri-level control input pins, except SDATA, SCLK | 0.4 V <sub>DD</sub> | 0.5 V <sub>DD</sub> | 0.6 VDD | V | | 1.8 V Input Low Voltage | V <sub>IL</sub> | Control input pins, except SDA-<br>TA,SCLK | -0.3 | _ | 0.25 VDD | V | | Input High Voltage | V <sub>IHI2C</sub> | SDATA, SCLK | 1.11 | _ | 3.3 | V | | Input Low Voltage | V <sub>ILI2C</sub> | SDATA, SCLK | _ | _ | 0.6 | V | | SDATA, SCLK Sink Current | I <sub>PULLUP</sub> | At VOL | 4 | _ | | mA | | | I <sub>IN</sub> | Single-ended inputs, VIN = GND,<br>VIN = VDD | <b>–</b> 5 | _ | 5 | uA | | Input current | I <sub>INP</sub> | Single-ended inputs, VIN = 0V, inputs with internal pull-up resistors VIN = VDD, inputs with internal pull-down resistors | -200 | _ | 200 | uA | | Input Pin Capacitance | C <sub>IN</sub> | | 1.5 | _ | 5 | pF | | Output Pin Capacitance | C <sub>OUT</sub> | | _ | _ | 6 | pF | | Pin Inductance | L <sub>IN</sub> | | _ | _ | 7 | nH | | Si52212 Current Consumpt | ion (VDD = 1.8 | V ±5%) | | | | | | | I <sub>DD_PD_total</sub> | All outputs off | _ | 1.4 | | mA | | Power Down Current PWRGD/PWRDNb = "0" | I <sub>DD_PD</sub> | VDD, except VDDA and VDD_IO, all outputs off | _ | 0.5 | | mA | | Byte 2, bit 3 = 0 | I <sub>DD_APD</sub> | VDDA, all outputs off | _ | 0.6 | | mA | | | I <sub>DD_IOPD</sub> | VDD_IO, all outputs off | _ | 0.3 | | mA | | Wake-on LAN Current | I <sub>DD_WOL</sub> | VDD, except VDDA and VDD_IO, all differential outputs off, REF running | _ | 4.5 | | mA | | PWRGD/PWRDNb = "0"<br>Byte 2, bit 3 = 1 | I <sub>DD_AWOL</sub> | VDDA, all differential outputs off,<br>REF running | _ | 0.7 | | mA | | | I <sub>DD_IOWOL</sub> | VDD_IO, all differential outputs<br>off, REF running | _ | 0.5 | | mA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------| | | I <sub>DD_1.8V_Total</sub> | All outputs enabled. Differential clocks with 5" traces and 2 pF load. | _ | 84 | | mA | | Dynamic Supply Current | I <sub>DD_OP</sub> | VDD, except VDDA and VDD_IO,<br>all differential outputs active at<br>100 MHz | _ | 19 | | mA | | | I <sub>DD_AOP</sub> | VDDA, all differential outputs active at 100 MHz | _ | 7 | | mA | | | I <sub>DD_IOOP</sub> | VDD_IO, all differential outputs active at 100 MHz | _ | 58 | | mA | | Si52208 Current Consumpt | ion (VDD = 1.8 | V ±5%) | | I | 1 | | | | I <sub>DD_PD_total</sub> | All outputs off | _ | 1.4 | | mA | | Power Down Current PWRGD/PWRDNb = "0" | I <sub>DD_PD</sub> | VDD, except VDDA and VDD_IO, all outputs off | _ | 0.5 | | mA | | Byte 2, bit 3 = 0 | I <sub>DD_APD</sub> | VDDA, all outputs off | _ | 0.6 | | mA | | | I <sub>DD_IOPD</sub> | VDD_IO, all outputs off | _ | 0.3 | | mA | | Wake on LAN Current | I <sub>DD_WOL</sub> | VDD, except VDDA and VDD_IO,<br>all differential outputs off, REF<br>running | _ | 4.5 | | mA | | Wake-on LAN Current<br>PWRGD/PWRDNb = "0"<br>Byte 2, bit 3 = 1 | IDD_AWOL | VDDA, all differential outputs off,<br>REF running | _ | 0.7 | | mA | | | I <sub>DD_IOWOL</sub> | VDD_IO, all differential outputs<br>off, REF running | _ | 0.5 | | mA | | | I <sub>DD_1.8V_Total</sub> | All outputs enabled. Differential clocks with 5" traces and 2 pF load. | _ | 65 | | mA | | Dynamic Supply Current | I <sub>DD_OP</sub> | VDD, except VDDA and VDD_IO,<br>all differential outputs active at<br>100 MHz | _ | 19 | | mA | | | I <sub>DD_AOP</sub> | VDDA, all differential outputs active at 100 MHz | _ | 7 | | mA | | | I <sub>DD_IOOP</sub> | VDD_IO, all differential outputs active at 100 MHz | _ | 39 | | mA | | Si52204 Current Consumpt | ion (VDD = 1.8 | V ±5%) | | | | | | | I <sub>DD_PD_total</sub> | All outputs off | _ | 1.4 | | mA | | Power Down Current PWRGD/PWRDNb = "0" | I <sub>DD_PD</sub> | VDD, except VDDA and VDD_IO, all outputs off | _ | 0.5 | | mA | | Byte 2, bit 3 = 0 | I <sub>DD_APD</sub> | VDDA, all outputs off | _ | 0.6 | | mA | | | I <sub>DD_IOPD</sub> | VDD_IO, all outputs off | _ | 0.3 | | mA | | Wake-on LAN Current | I <sub>DD_</sub> WOL | VDD, except VDDA and VDD_IO, all differential outputs off, REF running | _ | 4.5 | | mA | | PWRGD/PWRDNb = "0"<br>Byte 2, bit 3 = 1 | I <sub>DD_</sub> AWOL | VDDA, all differential outputs off,<br>REF running | _ | 0.7 | | mA | | | I <sub>DD_IOWOL</sub> | VDD_IO, all differential outputs<br>off, REF running | _ | 0.5 | | mA | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------|-----------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------| | | I <sub>DD_1.8</sub> V_Total | All outputs enabled. Differential clocks with 5" traces and 2 pF load. | _ | 46 | | mA | | Dynamic Supply Current | I <sub>DD_OP</sub> | VDD, except VDDA and VDD_IO,<br>all differential outputs active at<br>100 MHz | _ | 19 | | mA | | | I <sub>DD_AOP</sub> | VDDA, all differential outputs active at 100 MHz | _ | 7 | | mA | | | I <sub>DD_IOOP</sub> | VDD_IO, all differential outputs<br>active at 100 MHz | _ | 20 | | mA | | Si52202 Current Consumpt | ion (VDD = 1.8 | V ±5%) | | | | | | | I <sub>DD_PD_total</sub> | All outputs off | _ | 1.4 | | mA | | Power Down Current<br>PWRGD/PWRDNb = "0" | I <sub>DD_PD</sub> | VDD, except VDDA and VDD_IO, all outputs off | _ | 0.5 | | mA | | PWRGD/PWRDNb = "0"<br>Byte 2, bit 3 = 0 | I <sub>DD_APD</sub> | VDDA, all outputs off | _ | 0.6 | | mA | | | I <sub>DD_IOPD</sub> | VDD_IO, all outputs off | _ | 0.3 | | mA | | Wake-on LAN Current | I <sub>DD_WOL</sub> | VDD, except VDDA and VDD_IO,<br>all differential outputs off, REF<br>running | _ | 4.5 | | mA | | PWRGD/PWRDNb = "0"<br>Byte 2, bit 2 = 1 | I <sub>DD_AWOL</sub> | VDDA, all differential outputs off, REF running | _ | 0.7 | | mA | | | I <sub>DD_IOWOL</sub> | VDD_IO, all differential outputs off, REF running | _ | 0.5 | | mA | | | I <sub>DD_1.8V_Total</sub> | All outputs enabled. Differential clocks with 5" traces and 2 pF load. | _ | 36 | | mA | | Dynamic Supply Current | I <sub>DD_OP</sub> | VDD, except VDDA and VDD_IO,<br>all differential outputs active at<br>100 MHz | _ | 19 | | mA | | | I <sub>DD_AOP</sub> | VDDA, all differential outputs active at 100 MHz | _ | 7 | | mA | | | I <sub>DD_IOOP</sub> | VDD_IO, all differential outputs active at 100 MHz | _ | 10 | | mA | Table 4.3. AC Electrical Specifications | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |---------------------------------------|--------------------------------|--------------------------------------------------|----------------------|------|----------|------| | Clock Input | | | | | | | | CLKIN Frequency | | | _ | 25 | | MHz | | CLKIN Duty Cycle | T <sub>DC</sub> | Measured at VDD/2 | 45 | _ | 55 | % | | CLKIN Rising and Falling<br>Slew Rate | T <sub>R</sub> /T <sub>F</sub> | Measured between 0.2 VDD and 0.8 VDD | 0.5 | _ | 4 | V/ns | | Input High Voltage | V <sub>IH</sub> | XIN/CLKIN pin | 0.75 V <sub>DD</sub> | _ | | V | | Input Low Voltage | V <sub>IL</sub> | XIN/CLKIN pin | _ | _ | 0.25 VDD | V | | Input Common Mode | V <sub>COM</sub> | Common mode input voltage | 300 | _ | 1000 | mV | | Input Amplitude | V <sub>SWING</sub> | Peak to Peak value | 300 | _ | 1450 | mV | | Control Input Pins | | | | | | | | Trise | T <sub>r</sub> | Rise time of single-ended control inputs | _ | _ | 5 | ns | | Tfall | T <sub>f</sub> | Fall time of single-ended control inputs | _ | _ | 5 | ns | | SDATA, SCLK Rise Time | T <sub>rl2C</sub> | (Max VIL – 0.15) to<br>(Min VIH + 0.15) | _ | _ | 1000 | ns | | SDATA, SCLK Fall Time | T <sub>fl2C</sub> | (Min VIH + 0.15) to<br>(Max VIL - 0.15) | _ | _ | 300 | ns | | SMBus Operating<br>Frequency | F <sub>maxl<sup>2</sup>C</sub> | Maximum SMBus operating frequency | _ | _ | 400 | kHz | | LVCMOS - REF (VDD = 1.5 | 5 V ±5%) | | | | | | | Long Accuracy | ppm | Variation from reference frequency | | 0 | | ppm | | Clock Period | T <sub>PERIOD</sub> | 25 MHz output | _ | 40 | | ns | | | T <sub>rf</sub> | Byte 2[1:0] = 48 (Slowest), 20% to 80% of VDDREF | _ | 0.5 | | V/ns | | Claus Data | | Byte 2[1:0] = 49 (Slow), 20% to 80% of VDDREF | _ | 0.7 | | V/ns | | Slew Rate | | Byte 2[1:0] = 4A (Fast), 20% to 80% of VDDREF | _ | 0.9 | | V/ns | | | | Byte 2[1:0] = 4B (Fastest), 20% to 80% of VDDREF | _ | 0.9 | | V/ns | | Duty Cycle <sup>1</sup> | T <sub>DC_REF</sub> | VT = VDD/2 V | 45 | 50 | 55 | % | | Cycle-to-Cycle Jitter | T <sub>CCJ_REF</sub> | VT = VDD/2 V | _ | 45 | | ps | | Phase Jitter | RMS <sub>REF</sub> | 12 kHz to 5MHz | _ | 0.35 | | ps | | REF Noise Floor | T <sub>J1kHz_REF</sub> | 1 kHz offset | _ | -132 | | dBc | | REF Noise Floor | T <sub>J10kHz_REF</sub> | 10 kHz offset to Nyquist | _ | -143 | | dBc | | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |-----------------------------------|--------------------------------------|-----------------------------------------------------|------|------|------|----------| | LVCMOS - REF (VDD = 1.8 | V ±5%) | | | | | | | Long Accuracy | ppm | Variation from reference frequency | | 0 | | ppm | | Clock Period | T <sub>PERIOD</sub> | 25 MHz output | _ | 40 | | ns | | | T <sub>rf</sub> | Byte 2[1:0] = 48 (Slowest), 20% to 80% of VDDREF | _ | 0.7 | | V/ns | | Slew Rate | | Byte 2[1:0] = 49 (Slow), 20% to 80% of VDDREF | _ | 1.0 | | V/ns | | Siew Rate | | Byte 2[1:0] = 4A (Fast), 20% to 80% of VDDREF | _ | 1.2 | | V/ns | | | | Byte 2[1:0] = 4B (Fastest), 20% to 80% of VDDREF | _ | 1.3 | | V/ns | | Duty Cycle <sup>1</sup> | T <sub>DC_REF</sub> | VT = VDD/2 V | 45 | 50 | 55 | % | | Cycle-to-Cycle Jitter | T <sub>CCJ_REF</sub> | VT = VDD/2 V | _ | 30 | | ps | | Phase Jitter | RMS <sub>REF</sub> | 12 kHz to 5 MHz | _ | 0.32 | | ps | | REF Noise Floor | TJ <sub>1kHz_REF</sub> | 1 kHz offset | _ | -132 | | dBc | | REF Noise Floor | TJ <sub>10kHz_REF</sub> | 10 kHz offset to Nyquist | _ | -145 | | dBc | | DIFF HCSL | | | | | | | | Duty Cycle | T <sub>DC</sub> | Measured at 0 V differential | 45 | 50 | 55 | % | | Output-to-Output Skew | T <sub>SKEW</sub> | Measured at 0 V differential | _ | 10 | | ps | | Slew Rate | T <sub>R</sub> /T <sub>F</sub> | Measured differentially from ±150 mV (fast setting) | _ | 2.3 | | V/ns | | Siew Rate | 'R''F | Measured differentially from ±150 mV (slow setting) | _ | 1.8 | | V/ns | | Slew Rate Matching | Delta T <sub>R</sub> /T <sub>F</sub> | | _ | 2 | | % | | Max modulation frequency df/dt | T <sub>max-freqmod-</sub> | | _ | _ | 1250 | ppm/usec | | Voltage High | V <sub>HIGH</sub> | | 600 | _ | 850 | mV | | Voltage Low | $V_{LOW}$ | | -150 | _ | 150 | mV | | Max Voltage | V <sub>MAX</sub> | | _ | 750 | 1150 | mV | | Min Voltage | V <sub>MIN</sub> | | -300 | 0 | | mV | | Crossing Point Voltage | V <sub>OX</sub> | Absolute crossing point voltage at 0.7 V Swing | 250 | _ | 550 | mV | | Crossing Point Voltage (var) | V <sub>OX_DELTA</sub> | Variation of VOX over all rising clock edges | _ | 35 | | mV | | Modulation Frequency | F <sub>MOD</sub> | | 30 | 31.5 | 33 | kHz | | Enable/Disable and Setup | | | | | | | | Clock Stabilization from Power-up | T <sub>STABLE</sub> | | _ | 1 | | ms | | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |---------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------|-----|-----|-----|--------| | OE_b Latency | T <sub>OEBLAT</sub> | Differential outputs start after OE_b assertion Differential outputs stop after OE_b deassertion | _ | 2 | | clocks | | PD_b Latency to differential outputs enable | T <sub>PDb</sub> | Differential outputs enable after PD_b de-assertion | _ | 490 | | μs | ## Note: <sup>1.</sup> This is for XTAL mode only. For CLKIN mode, there would be a duty cycle distortion spec of $\pm 0.5$ ns. Table 4.4. PCIe and Intel QPI Jitter Specifications | Parameter | Symbol | Condition | Min | Тур | Max | Jitter<br>Limit | Unit | |-----------------------------------------------------------------|---------------------------|------------------------------------------|-----|------|-----|-----------------|---------------| | DIFF HCSL | | | | | | | | | Cycle to Cycle Jitter | Jcc1 | Measured at 0 V differential | _ | 23 | | | ps<br>(pk-pk) | | PCIe Gen 1 Pk-Pk Jitter | J <sub>Pk-Pk</sub> | PCIe Gen 1 | 0 | 21 | | 86 | ps<br>(pk-pk) | | PCIe Gen 2 Phase Jitter | I | 10 kHz < F < 1.5 MHz | 0 | 0.9 | | 3 | ps<br>(RMS) | | Pole Gen 2 Phase Jiller | J <sub>RMSGEN2</sub> | 1.5 MHz < F < Nyquist | 0 | 1.4 | | 3.1 | ps<br>(RMS) | | PCIe Gen 3 Phase Jitter | J <sub>RMSGEN3</sub> | Includes PLL BW 2–4 MHz,<br>CDR = 10 MHz | _ | 0.3 | 0.4 | 1.0 | ps<br>(RMS) | | PCIe Gen 3 SRIS <sup>1</sup><br>Phase Jitter | J <sub>RMSGen3_SRIS</sub> | Includes PLL BW 2–4 MHz,<br>CDR = 10 MHz | _ | 0.39 | 0.5 | 0.7 | ps<br>(RMS) | | PCIe Gen 4 Phase Jitter | JRMSGen4 | Includes PLL BW 2–4 MHz,<br>CDR = 10 MHz | _ | 0.3 | 0.4 | 0.5 | ps<br>(RMS) | | PCIe Gen 4 SRIS <sup>1</sup><br>Phase Jitter | J <sub>RMSGen4_SRIS</sub> | Includes PLL BW 2–4 MHz,<br>CDR = 10 MHz | _ | 0.41 | 0.5 | 0.5 | ps<br>(RMS) | | Intel QPI Specifications for 10 | 00 MHz and 133 MHz | | 1 | | | | | | Intel QPI and SMI REFCLK accummulated jitter <sup>2, 3, 4</sup> | J <sub>RMSQPI_SMI</sub> | 8 Gb/s, 100 MHz, 12UI | _ | 0.13 | | | ps<br>(RMS) | | Intel QPI and SMI REFCLK accummulated jitter <sup>2, 3, 4</sup> | J <sub>RMSQPI_SMI</sub> | 9.6 Gb/s, 100 MHz, 12UI | _ | 0.11 | | | ps<br>(RMS) | | Intel QPI and SMI REFCLK accummulated jitter <sup>2, 3, 4</sup> | J <sub>RMSQPI_SMI</sub> | 4.8 Gb/s, 133 MHz, 12UI, 17.04M | _ | 0.4 | | | ps<br>(RMS) | | Intel QPI and SMI REFCLK accummulated jitter <sup>2, 3, 4</sup> | JRMSQPI_SMI | 4.8 Gb/s, 133 MHz, 12UI, 7.8M | _ | 0.2 | | | ps<br>(RMS) | | Intel QPI and SMI REFCLK accummulated jitter <sup>2, 3, 4</sup> | JRMSQPI_SMI | 6.4 Gb/s, 133 MHz, 12UI, 17.04M | _ | 0.3 | | | ps<br>(RMS) | | Intel QPI & SMI REFCLK accummulated jitter <sup>2, 3, 4</sup> | JRMSQPI_SMI | 6.4 Gb/s, 133 MHz, 12UI, 7.8M | _ | 0.15 | | | ps<br>(RMS) | ## Note: - 1. The SRIS jitter limit is the system RefClk simulation budget divided by sqrt (2) for equal allocation of uncorrelated jitter between two clocks. - 2. Post processed evaluation through Intel supplied Matlab scripts - 3. Measuring on 100 MHz output using the template file in the PCle Jitter Tool - 4. Measuring on 100 MHz, 133 MHz outputs using the template file in the PCIe Jitter Tool. Visit www.pcisig.com for complete PCIe specifications. **Table 4.5. Absolute Maximum Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------|-----------------|-------------------------|-------|-----|-----------|-----------| | Main Supply Voltage | VDD_1.8V | Functional | _ | _ | 2.5 | V | | Input Voltage | VIN | Relative to VSS | -0.5 | _ | VDD + 0.5 | V | | Input High Voltage I <sup>2</sup> C | VIH_I2C | SDATA and SCLK | _ | | 3.6 | V | | Temperature, Storage | TS | Non-functional | -65 | _ | 150 | Celsius | | Temperature, Operating Ambient | T <sub>A</sub> | Functional | -40 | _ | 85 | Celsius | | Temperature, Junction | TJ | Functional | _ | _ | 150 | Celsius | | Dissipation, Junction to Case | θ <sub>JC</sub> | JEDEC<br>(JESD 51) | _ | _ | 22 | Celsius/W | | Dissipation, Junction to Ambient | θ <sub>JA</sub> | JEDEC<br>(JESD 51) | _ | _ | 30 | Celsius/W | | ESD Protection<br>(Human Body Model) | ESDHBM | JEDEC<br>(JESD 22-A114) | -2000 | _ | 2000 | V | | Flammability Rating | UL-94 | UL (Class) | V-0 | | | | Note: While using multiple power supplies, the voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is not required. ## 5. Functional Description ## 5.1 Crystal Recommendations The clock device requires a parallel resonance crystal. Table 5.1. Crystal Recommendations | F | requency<br>(Fund) | Cut | Loading | Load Cap | Shunt Cap<br>(max) | Motional<br>(max) | Tolerance<br>(max) | Stability<br>(max) | Aging (max) | |---|--------------------|-----|----------|----------|--------------------|-------------------|--------------------|--------------------|-------------| | | 25 MHz | AT | Parallel | 8–15 pF | 5 pF | 0.016 pF | 35 ppm | 30 ppm | 5 ppm | #### 5.2 Crystal Loading Crystal loading is critical in achieving low ppm performance. To realize low ppm performance, use the total capacitance the crystal sees to calculate the appropriate capacitive loading (CL). The figure below shows a typical crystal configuration using the two trim capacitors. It is important that the trim capacitors are in series with the crystal. Figure 5.1. Crystal Capacitive Clarification #### 5.3 Calculating Load Capacitors In addition to the standard external trim capacitors, consider the trace capacitance and pin capacitance to calculate the crystal loading correctly. Again, the capacitance on each side is in series with the crystal. The total capacitance on both sides is twice the specified crystal load capacitance (CL). Trim capacitors are calculated to provide equal capacitive loading on both sides. Figure 5.2. Crystal Loading Example Use the following formulas to calculate the trim capacitor values for Ce1 and Ce2: Load Capacitance (each side) $$Ce = 2 \times CL - (Cs + Ci)$$ Total Capacitance (as seen by the crystal) $$CLe = \frac{1}{\left(\frac{1}{Ce + Cs1 + Ci1} + \frac{1}{Ce2 + Cs2 + Ci2}\right)}$$ - · CL: Crystal load capacitance - · CLe: Actual loading seen by crystal using standard value trim capacitors - · Ce: External trim capacitors - · Cs: Stray capacitance (terraced) - Ci : Internal capacitance (lead frame, bond wires, etc.) #### 5.4 PWRGD/PWRDNb (Power Down) Pin The PWRGD/PWRDNb pin is a dual-function pin. During initial power up, the pin functions as the PWRGD pin. Upon the first power up, if the PWRGD pin is low, the outputs will be disabled, but the crystal oscillator and I<sup>2</sup>C logics will be active. Once the PWRGD pin has been sampled high by the clock chip, the pin assumes a PWRDNb functionality. When the pin has assumed a PWRDNb functionality and is pulled low, the device will be placed in power down mode. The PWRGD/PWRDNb pin is required to be driven at all times. The assertion and dessertion of PWRDNb is asynchronous. Figure 5.3. Differential (CLOCK-CLOCK) Measurement Points (Tperiod, Duty Cycle, Jitter) #### 5.5 PWRDNb (Power Down) Assertion The PDB pin is an asynchronous active low input used to disable all output clocks in a glitch-free manner. All outputs will be driven low in power down mode. In power down mode, all outputs, the crystal oscillator, and the I<sub>2</sub>C logic are disabled. #### 5.6 PWRDNb (Power Down) Deassertion When a valid rising edge on PWRGD/PWRDNb pin is applied, all outputs are enabled in a glitch-free manner within two to six output clock cycles. #### 5.7 OEb Pin The OEb pin is an active low input used to enable and disable the output clock. To enable the output clock, the OEb pin needs to be logic low, and $I^2C$ OE bit needs to be logic high. By default, the OEb pin is set to logic low, and $I^2C$ OE bit is set to logic high. There are two methods to disable the output clock: the OEb pin is pulled to a logic high, or the $I^2C$ OEb bit is set to a logic low. The OEb pin is required to be driven at all times. #### 5.8 OEb Assertion The OEb pin is an active low input used for synchronous stopping and starting the respective output clock while the rest of the clock generator continues to function. The assertion of the OEb function is achieved by pulling the OEb pin low while the I<sup>2</sup>C OE bit is high, which causes the respective stopped output to resume normal operation. No short or stretched clock pulses are produced when the clocks resume. The maximum latency from the assertion to active outputs is no more than two to six output clock cycles. #### 5.9 OEb Deassertion The OEb function is deasserted by pulling high or writing the $I^2C$ OE bit to a logic low. The corresponding output is stopped cleanly and the final output state is driven low. #### 5.10 FS Pin The FS pin will select 0 = 100 MHz, mid = 200 MHz, 1 = 133 MHz. This is a tri-state pin, and this pin has a weak internal pull-down of approximately 100 k $\Omega$ . The default output frequency is 100 MHz. The following figure shows the recommended configurations for tri-state. #### **Static Option** The user can NP either R1, R2, or neither to constantly maintain low, high, or mid levels, respectively. #### **Tri-State Dynamic Option** The user can use an MCU with strong Tri-State outputs to drive the FS pin. 1 k-ohm resistors should be adequate for most MCU drivers; however, the resistance can be increased to compensate for a weaker driver. Increasing the resistors will increase noise levels on the FS pin line. #### 3-Level Dynamic Option An MCU with a 3-level output capability can be directly connected to the FS Pin. Figure 5.5. Si522xx FS Tri-State Pin Circuit Configuration Suggestions ## 6. Test and Measurement Setup The following diagrams show the test load configuration for the differential clock signals. Figure 6.1. 0.7 V Differential Load Configuration Figure 6.2. Differential Output Signals (for AC Parameters Measurement) Figure 6.3. Single-ended Measurement for Differential Output Signals (for AC Parameters Measurement) #### 7. PCIe Clock Jitter Tool The PCIe Clock Jitter Tool is designed to enable users to quickly and easily take jitter measurements for PCIe Gen1/2/3/4 and SRNS/SRIS. This software removes all the guesswork for PCIe Gen1/2/3/4 and SRNS/SRIS jitter measurements and margins in board designs. This software tool will provide accurate results in just a few clicks, and is provided in an executable format to support various common input waveform files, such as .csv, .wfm, and .bin. The easy-to-use GUI and helpful tips guide users through each step. Release notes and other documentation are also included in the software package. Download it for free at http://www.silabs.com/pcie-learningcenter. Figure 7.1. PCIe Clock Jitter Tool #### 8. Control Registers #### 8.1 I<sup>2</sup>C Interface To enhance the flexibility and function of the clock synthesizer, an $I^2C$ interface is provided. Through the $I^2C$ interface, various device functions, such as individual clock output buffers, are individually enabled or disabled. The registers associated with the $I^2C$ interface initialize to their default setting at power-up. The use of this interface is optional. Clock device register changes are normally made at system initialization, if any are required. #### 8.2 Block Read/Write The clock driver I<sup>2</sup>C protocol accepts block write and block read operations from the controller. For block write/read operation, access the bytes in sequential order from lowest to highest (most significant bit first) with the ability to stop after any complete byte is transferred. The block write and block read protocol is outlined in Table 8.2 Block Read and Block Write Protocol on page 29. #### 8.3 Block Read After the slave address is sent with the R/W condition bit set, the command byte is sent with the MSB = 0. The slave acknowledges the register index in the command byte. The master sends a repeat start function. After the slave acknowledges this, the slave sends the number of bytes it wants to transfer (>0 and <33). The master acknowledges each byte except the last and sends a stop function. Figure 8.1. Block Read Protocol #### 8.4 Block Write After the slave address is sent with the R/W condition bit not set, the command byte is sent with the MSB = 0. The lower seven bits indicate the register at which to start the transfer. If the command byte is 00h, the slave device will be compatible with existing block mode slave devices. The next byte of a write must be the count of bytes that the master will transfer to the slave device. The byte count must be greater than zero and less than 33. Following this byte are the data bytes to be transferred to the slave device. The slave device always acknowledges each byte received. The transfer is terminated after the slave sends the Ack and the master sends a stop function. Figure 8.2. Block Write Protocol #### 8.5 Byte Read/Write Reading or writing a register in an SMBus slave device in byte mode always involves specifying the register number. Refer to Table 8.3 Byte Read and Byte Write Protocol on page 30 for byte read and byte write protocol. #### 8.6 Byte Read The standard byte read is as shown in the figure below. It is an extension of the byte write. The write start condition is repeated; then, the slave device starts sending data, and the master acknowledges it until the last byte is sent. The master terminates the transfer with a NAK, then a stop condition. For byte operation, the MSB bit of the command byte must be set. For block operations, the MSB bit must be reset. If the bit is not set, the next byte must be the byte transfer count. Figure 8.3. Byte Read Protocol ## 8.7 Byte Write The figure below illustrates a simple, typical byte write. For byte operation, the MSB bit of the command byte must be set. For block operations, the MSB bit must be reset. If the bit is not set, the next byte must be the byte transfer count. The count can be between 1 and 32. It is not allowed to be zero or to exceed 32. Figure 8.4. Byte Write Protocol #### 8.8 Data Protocol The clock driver I<sup>2</sup>C protocol accepts byte write, byte read, block write, and block read operations from the controller. For block write/ read operation, access the bytes in sequential order from lowest to highest (most significant bit first) with the ability to stop after any complete byte is transferred. For byte write and byte read operations, the system controller can access individually indexed bytes. The block write and block read protocol is outlined in Table 8.2 Block Read and Block Write Protocol on page 29 while Table 8.3 Byte Read and Byte Write Protocol on page 30 outlines byte write and byte read protocol. Table 8.1. SA State on First Application of PWRGD/PWRDNb | Description | SA | Address | |---------------------------------------------------|----|---------| | State of SA on first application of PWRGD/PWRDNb1 | 0 | 1101001 | | | 1 | 1101010 | #### Note: Table 8.2. Block Read and Block Write Protocol | Block Writ | te Protocol | Block Read Protocol | | |------------|------------------------------|---------------------|----------------------------------------| | Bit | Description | Bit | Description | | 1 | Start | 1 | Start | | 8:2 | Slave address—7 bits | 8:2 | Slave address–7 bits | | 9 | Write | 9 | Write | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 18:11 | Command Code—8 bits | 18:11 | Command Code–8 bits | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | 27:20 | Byte Count—8 bits | 20 | Repeat start | | 28 | Acknowledge from slave | 27:21 | Slave address–7 bits | | 36:29 | Data byte 1–8 bits | 28 | Read = 1 | | 37 | Acknowledge from slave | 29 | Acknowledge from slave | | 45:38 | Data byte 2–8 bits | 37:30 | Byte Count from slave–8 bits | | 46 | Acknowledge from slave | 38 | Acknowledge | | | Data Byte/Slave Acknowledges | 46:39 | Data byte 1 from slave–8 bits | | | Data Byte N–8 bits | 47 | Acknowledge | | | Acknowledge from slave | 55:48 | Data byte 2 from slave–8 bits | | | Stop | 56 | Acknowledge | | | | | Data bytes from slave/Acknowl-<br>edge | | | | | Data Byte N from slave–8 bits | | | | | NOT Acknowledge | | | | | Stop | <sup>1.</sup> Si52202 default address is 0x6A Table 8.3. Byte Read and Byte Write Protocol | Byte \ | Vrite Protocol | Byte Read Protocol | | |--------|------------------------|--------------------|------------------------| | Bit | Description | Bit | Description | | 1 | Start | 1 | Start | | 8:2 | Slave address–7 bits | 8:2 | Slave address–7 bits | | 9 | Write | 9 | Write | | 10 | Acknowledge from slave | 10 | Acknowledge from slave | | 18:11 | Command Code–8 bits | 18:11 | Command Code–8 bits | | 19 | Acknowledge from slave | 19 | Acknowledge from slave | | 27:20 | Data byte–8 bits | 20 | Repeated start | | 28 | Acknowledge from slave | 27:21 | Slave address–7 bits | | 29 | Stop | 28 | Read | | | | 29 | Acknowledge from slave | | | | | Data from slave–8 bits | | | | 38 | NOT Acknowledge | | | | 39 | Stop | ## 8.9 Register Tables ## 8.9.1 Si52212 Registers Table 8.4. Control Register 0. Byte 0 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | |-----|----------|------------|------------|------|---------|---------------------------| | 7 | DIFF7_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF[7] | | 6 | DIFF6_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF[6] | | 5 | DIFF5_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF[5] | | 4 | DIFF4_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF[4] | | 3 | DIFF3_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF[3] | | 2 | DIFF2_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF[2] | | 1 | DIFF1_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF[1] | | 0 | DIFF0_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF[0] | Table 8.5. Control Register 1. Byte 1 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | | |-----|-------------|------------|------------|------|---------|-------------------------------------------------------------------------------------|--| | 7 | DIFF11_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF[11] | | | 6 | DIFF10_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF[10] | | | 5 | DIFF9_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF[9] | | | 4 | DIFF8_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF[8] | | | 3 | | Rese | n rod | | 0 | Reserved | | | 2 | | Resei | veu | | 0 | Reserved | | | 1 | SS_EN_READ1 | | | R | 0 | Spread Enable software readback<br>00 = -0.25%; 01 = -0.5%; 10 =<br>OFF; 11 = -0.5% | | | 0 | SS_EN_READ0 | | | R | 0 | | | Table 8.6. Control Register 2. Byte 2 | Bit | Name | If Bit = 0 | If Bit = 1 | Type | Default | Function | |-----|------------------|---------------------------------------|---------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------| | 7 | SS_EN_SW_HW_CTRL | Read back Byte<br>1[1:0] | SS control by<br>Byte 2 [6:5] | RW | 0 | Enable software control of spread | | 6 | SS_EN_SW1 | | | RW | 0 | Software control of spread 00 = – | | 5 | SS_EN_SW0 | | | RW | 1 | 0.25%; 01 = OFF; 10 = OFF; 11 = –<br>0.5% | | 4 | | Reserved | | | 0 | Reserved | | 3 | REF_OE | Disabled | Enabled | RW | 1 | Output Enable for REF | | 2 | REF PWRDN | REF output is disabled in Power Down. | REF output is<br>enabled in Pow-<br>er Down | RW | 0 | Wake-on LAN for REF. To have REF output enabled in Power Down, REF_OE needs to be enabled at the same time. | | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | |-----|---------|------------|------------|------|---------|---------------------------------------------| | 1 | DEE OLD | | | RW | 0 | REF Output Slew Rate Control 00 = | | 0 | REF_SLR | | | RW | 1 | Slowest; 01 = Slow; 10 = Fast; 11 = Fastest | Table 8.7. Control Register 3. Byte 3 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | |-----|--------------|--------------|--------------|------|---------|-----------------------------| | 7 | SR_SEL_DIFF7 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF7 | | 6 | SR_SEL_DIFF6 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF6 | | 5 | SR_SEL_DIFF5 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF5 | | 4 | SR_SEL_DIFF4 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF4 | | 3 | SR_SEL_DIFF3 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF3 | | 2 | SR_SEL_DIFF2 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF2 | | 1 | SR_SEL_DIFF1 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF1 | | 0 | SR_SEL_DIFF0 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF0 | Table 8.8. Control Register 4. Byte 4 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | |-----|---------------|--------------|--------------|------|---------|------------------------------| | 7 | SR_SEL_DIFF11 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF11 | | 6 | SR_SEL_DIFF10 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF10 | | 5 | SR_SEL_DIFF9 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF9 | | 4 | SR_SEL_DIFF8 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF8 | | 3 | AMP | | | RW | 0 | | | 2 | AMP | | | RW | 0 | Controls Output Amplitude | | 1 | AMP | | | RW | 0 | Controls Output Amplitude | | 0 | AMP | | | RW | 0 | | Table 8.9. Control Register 5. Byte 5 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | | | |-----|------|----------------|------------|------|---------|----------------------------|--|--| | 7 | | | | R | 0 | | | | | 6 | | Pov Codo [7:4] | | R | 0 | Revision Code | | | | 5 | | Rev Code [7:4] | | R | 0 | Revision Code | | | | 4 | | | | R | 0 | | | | | 3 | | | | R | 1 | | | | | 2 | | Vandar IDI2:01 | | R | 0 | Vendor Identification Code | | | | 1 | | Vendor ID[3:0] | | R | 0 | vendor identification code | | | | 0 | | | | R | 0 | | | | Table 8.10. Control Register 6. Byte 6 | Bit | Name | If Bit = 0 | If Bit = 1 | Type | Default | Function | | | |-----|------|----------------------|------------|------|--------------------------------|--------------------------------|--|--| | 7 | | | | R | 0 | | | | | 6 | | | | R | 0 | | | | | 5 | | | | R | 0 | | | | | 4 | R 0 | | | | Programming ID (Internal Only) | | | | | 3 | FIG | Programming ID [7:0] | | | 0 | Programming ID (Internal Only) | | | | 2 | | | | R | 0 | | | | | 1 | | | | R | 0 | | | | | 0 | | | | R | 0 | | | | Table 8.11. Control Register 7. Byte 7 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | |-----|------|------------|------------|------|---------|------------| | 7 | ВС | | | R | 0 | Byte Count | | 6 | ВС | | | R | 0 | Byte Count | | 5 | ВС | | | R | 0 | Byte Count | | 4 | ВС | | | R | 0 | Byte Count | | 3 | ВС | | | R | 1 | Byte Count | | 2 | ВС | | | R | 0 | Byte Count | | 1 | ВС | | | R | 0 | Byte Count | | 0 | ВС | | | R | 0 | Byte Count | ## 8.9.2 Si52208 Registers Table 8.12. Control Register 0. Byte 0 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | |-----|----------|---------------------------|------------|------|----------|--------------------------| | 7 | | Rese | erved | 0 | Reserved | | | 6 | DIFF4_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF_4 | | 5 | DIFF3_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF_3 | | 4 | | Rese | erved | | 0 | Reserved | | 3 | | Rese | erved | | 0 | Reserved | | 2 | DIFF2_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF_2 | | 1 | DIFF1_OE | DIFF1_OE Disabled Enabled | | RW | 1 | Output enable for DIFF_1 | | 0 | DIFF0_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF_0 | Table 8.13. Control Register 1. Byte 1 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | | |-----|-------------|------------|------------|------|----------|--------------------------------------------------|--| | 7 | DIFF7_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF_7 | | | 6 | DIFF6_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF_6 | | | 5 | | Rese | rved | 0 | Reserved | | | | 4 | DIFF5_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF_5 | | | 3 | | Rese | nuod | | 0 | Reserved | | | 2 | | Resei | rveu | | 0 | | | | 1 | SS_EN_READ1 | | | R | 0 | Spread Enable software readback | | | 0 | SS_EN_READ0 | | | R | 0 | 00 = -0.25%; 01 = -0.5%; 10 =<br>OFF; 11 = -0.5% | | Table 8.14. Control Register 2. Byte 2 | Bit | Name | If Bit = 0 | If Bit = 1 | Type | Default | Function | | |-----|------------------|---------------------------------------|---------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------|--| | 7 | SS_EN_SW_HW_CTRL | Read back Byte<br>1[1:0] | SS control by<br>Byte 2 [6:5] | RW | 0 | Enable software control of spread | | | 6 | SS_EN_SW1 | | | RW | 0 | Software control of spread 00 = – | | | 5 | SS_EN_SW0 | | | RW | 1 | 0.25%; 01 = OFF; 10 = OFF; 11 = –<br>0.5% | | | 4 | I | Reserved | | | 0 | Reserved | | | 3 | REF_OE | Disabled | Enabled | RW | 1 | Output Enable for REF | | | 2 | REF PWRDN | REF output is disabled in Power Down. | REF output is<br>enabled in Pow-<br>er Down | RW | 0 | Wake-on LAN for REF. To have REF output enabled in Power Down, REF_OE needs to be enabled at the same time. | | | 1 | DEE OLD | | | RW | 0 | REF Output Slew Rate Control 00 = | | | 0 | REF_SLR | | | RW | 1 | Slowest; 01 = Slow; 10 = Fast; 11 = Fastest | | Table 8.15. Control Register 3. Byte 3 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | |-----|-----------------------------------------|--------------|--------------|------|------------------------------|------------------------------| | 7 | | Reserved | | RW | 1 | Reserved | | 6 | SR_SEL_DIFF_4 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF_4 | | 5 | SR_SEL_DIFF_3 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF_3 | | 4 | | Reserved | | RW | 1 | Reserved | | 3 | | Reserved | | RW | 1 | Reserved | | 2 | SR_SEL_DIFF_2 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF_2 | | 1 | SR_SEL_DIFF_1 Slow setting Fast setting | | RW | 1 | Slew rate control for DIFF_1 | | | 0 | SR_SEL_DIFF_0 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF_0 | Table 8.16. Control Register 4. Byte 4 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | | |-----|---------------|--------------|--------------|------|---------|------------------------------|--| | 7 | SR_SEL_DIFF_7 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF_7 | | | 6 | SR_SEL_DIFF_6 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF_6 | | | 5 | | Reserved | | RW | 1 | Reserved | | | 4 | SR_SEL_DIFF_5 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF_5 | | | 3 | AMP | | | RW | 0 | | | | 2 | AMP | | | RW | 0 | Controlo Output Amplitudo | | | 1 | AMP | | | RW | 0 | Controls Output Amplitude | | | 0 | AMP | | | RW | 0 | | | Table 8.17. Control Register 5. Byte 5 | Bit | Name | If Bit = 0 | If Bit = 1 | Type | Default | Function | | | |-----|------|-----------------|------------|------|---------|----------------------------|--|--| | 7 | | | | R | 0 | | | | | 6 | | Pov Codo [7:4] | | R | 0 | Revision Code | | | | 5 | | Rev Code [7:4] | | R | 0 | Revision Code | | | | 4 | | | | R | 0 | | | | | 3 | | | | R | 1 | | | | | 2 | | \/andar ID[2:0] | | R | 0 | Vendor Identification Code | | | | 1 | | Vendor ID[3:0] | | R | 0 | vendor identification code | | | | 0 | | | | R | 0 | 1 | | | Table 8.18. Control Register 6. Byte 6 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | | |-----|----------------------|-----------------|------------|------|---------|--------------------------------|--| | 7 | | | | R | 0 | | | | 6 | | | | R | 0 | | | | 5 | | | | R | 0 | | | | 4 | Programming ID [7:0] | | | R | 0 | Programming ID (Internal Only) | | | 3 | PIC | טgramming וט ני | 7.0] | R | 0 | Programming ID (Internal Only) | | | 2 | | | | R | 0 | | | | 1 | | | | R | 0 | | | | 0 | | | | R | 0 | | | Table 8.19. Control Register 7. Byte 7 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | |-----|------|------------|------------|------|---------|------------| | 7 | ВС | | | R | 0 | Byte Count | | 6 | ВС | | | R | 0 | Byte Count | | 5 | ВС | | | R | 0 | Byte Count | | 4 | ВС | | | R | 0 | Byte Count | | 3 | ВС | | | R | 1 | Byte Count | | 2 | ВС | | | R | 0 | Byte Count | | 1 | ВС | | | R | 0 | Byte Count | | 0 | ВС | | | R | 0 | Byte Count | # 8.9.3 Si52204 Registers Table 8.20. Control Register 0. Byte 0 | Bit | Name | If Bit = 0 | If Bit = 1 | Type | Default | Function | |-----|----------|------------|------------|------|----------|--------------------------| | 7 | | Rese | erved | 0 | Reserved | | | 6 | DIFF2_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF_2 | | 5 | DIFF1_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF_1 | | 4 | | Rese | erved | | 0 | Reserved | | 3 | | Rese | erved | | 0 | Reserved | | 2 | DIFF0_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF_0 | | 1 | | Reserved | | RW | 0 | Reserved | | 0 | | Reserved | | RW | 0 | Reserved | Table 8.21. Control Register 1. Byte 1 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | | | |-----|-------------|------------|------------|------|----------|--------------------------------------------------|--|--| | 7 | | Rese | rved | 0 | Reserved | | | | | 6 | | Rese | rved | 0 | Reserved | | | | | 5 | | Rese | rved | 0 | Reserved | | | | | 4 | DIFF3_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF_3 | | | | 3 | | Rese | a rod | | 0 | Reserved | | | | 2 | | Resei | veu | | 0 | | | | | 1 | SS_EN_READ1 | | | R | 0 | Spread Enable software readback | | | | 0 | SS_EN_READ0 | | | R | 0 | 00 = -0.25%; 01 = -0.5%; 10 =<br>OFF; 11 = -0.5% | | | Table 8.22. Control Register 2. Byte 2 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | |-----|----------------------------------------|---------------------------------------|-------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------| | 7 | SS_EN_SW_HW_CTRL Read back Byte 1[1:0] | | SS control by<br>Byte 2 [6:5] | RW | 0 | Enable software control of spread | | 6 | SS_EN_SW1 | | | RW | 0 | Software control of spread 00 = – | | 5 | SS_EN_SW0 | | | RW | 1 | 0.25%; 01 = OFF; 10 = OFF; 11 = –<br>0.5% | | 4 | Re | eserved | | | 0 | Reserved | | 3 | REF_OE | Disabled | Enabled | RW | 1 | Output Enable for REF | | 2 | REF PWRDN | REF output is disabled in Power Down. | REF output is<br>enabled in<br>Power Down | RW | 0 | Wake-on LAN for REF. To have REF output enabled in Power Down, REF_OE needs to be enabled at the same time. | | 1 | DEE 01 D | | | RW | 0 | REF Output Slew Rate Control 00 = | | 0 | REF_SLR | | | RW | 1 | Slowest; 01 = Slow; 10 = Fast; 11 =<br>Fastest | Table 8.23. Control Register 3. Byte 3 | Bit | Name | If Bit = 0 | If Bit = 1 | Type | Default | Function | |-----|---------------|--------------|--------------|------|---------|------------------------------| | 7 | | Reserved | | RW | 1 | Reserved | | 6 | SR_SEL_DIFF_2 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF_2 | | 5 | SR_SEL_DIFF_1 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF_1 | | 4 | | Reserved | | RW | 1 | Reserved | | 3 | | Reserved | | RW | 1 | Reserved | | 2 | SR_SEL_DIFF_0 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF_0 | | 1 | | Reserved | | RW | 1 | Reserved | | 0 | | Reserved | | RW | 1 | Reserved | Table 8.24. Control Register 4. Byte 4 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | |-----|---------------|--------------|--------------|------|---------|------------------------------| | 7 | | Reserved | | RW | 1 | Reserved | | 6 | | Reserved | | RW | 1 | Reserved | | 5 | | Reserved | | RW | 1 | Reserved | | 4 | SR_SEL_DIFF_3 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF_3 | | 3 | AMP | | | RW | 0 | | | 2 | AMP | | | RW | 0 | Combrolo Outrout Ameritiando | | 1 | AMP | | | RW | 0 | Controls Output Amplitude | | 0 | AMP | | | RW | 0 | | Table 8.25. Control Register 5. Byte 5 | Bit | Name | If Bit = 0 | If Bit = 1 | Type | Default | Function | |-----|------|-----------------|------------|------|---------|-----------------------------| | 7 | | | | R | 0 | | | 6 | | Pov Codo [7:4] | | R | 0 | Revision Code | | 5 | | Rev Code [7:4] | | R | 0 | Revision Code | | 4 | | | | R | 0 | | | 3 | | | | R | 1 | | | 2 | | \/andar ID[3:0] | | R | 0 | Vendor Identification Code | | 1 | | Vendor ID[3:0] | | R | 0 | veridor identification Code | | 0 | | | | R | 0 | | Table 8.26. Control Register 6. Byte 6 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | | | |-----|------|----------------|------------|------|---------|--------------------------------|--|--| | 7 | | | | R | 0 | | | | | 6 | | | | R | 0 | | | | | 5 | | | | R | 0 | | | | | 4 | Dre | ogramming ID [ | 7.01 | R | 0 | Drogramming ID (Internal Only) | | | | 3 | PIC | ogramming ID [ | 7.0] | R | 0 | Programming ID (Internal Only) | | | | 2 | | | | R | 0 | | | | | 1 | | | | R | 0 | | | | | 0 | | | | R | 0 | | | | Table 8.27. Control Register 7. Byte 7 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | |-----|------|------------|------------|------|---------|------------| | 7 | ВС | | | R | 0 | Byte Count | | 6 | ВС | | | R | 0 | Byte Count | | 5 | ВС | | | R | 0 | Byte Count | | 4 | ВС | | | R | 0 | Byte Count | | 3 | ВС | | | R | 1 | Byte Count | | 2 | ВС | | | R | 0 | Byte Count | | 1 | ВС | | | R | 0 | Byte Count | | 0 | ВС | | | R | 0 | Byte Count | # 8.9.4 Si52202 Registers Table 8.28. Control Register 0. Byte 0 | Bit | Name | If Bit = 0 | If Bit = 1 | Type | Default | Function | |-----|------------------------------|------------|------------|------|----------|--------------------------| | 7 | | Rese | erved | 0 | Reserved | | | 6 | DIFF0_OE Disabled Enabled RW | | | | 1 | Output enable for DIFF_0 | | 5 | | Rese | erved | 0 | Reserved | | | 4 | | Rese | erved | | 0 | Reserved | | 3 | | Rese | erved | | 0 | Reserved | | 2 | | Rese | erved | | 0 | Reserved | | 1 | | Rese | erved | 0 | Reserved | | | 0 | | Rese | erved | | 0 | Reserved | Table 8.29. Control Register 1. Byte 1 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | | | |-----|-------------|------------|------------|------|----------|--------------------------------------------------|--|--| | 7 | | Rese | rved | 0 | Reserved | | | | | 6 | | Rese | rved | 0 | Reserved | | | | | 5 | DIFF1_OE | Disabled | Enabled | RW | 1 | Output enable for DIFF_1 | | | | 4 | | Rese | rved | 0 | Reserved | | | | | 3 | | Rese | nyod | | 0 | Reserved | | | | 2 | | Nese | rveu | | 0 | | | | | 1 | SS_EN_READ1 | | | R | 0 | Spread Enable software readback | | | | 0 | SS_EN_READ0 | | | R | 0 | 00 = -0.25%; 01 = -0.5%; 10 =<br>OFF; 11 = -0.5% | | | Table 8.30. Control Register 2. Byte 2 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | | |-----|------------------|--------------------------|-------------------------------|-----------------------------------|---------|-------------------------------------------|--| | 7 | SS_EN_SW_HW_CTRL | Read back<br>Byte 1[1:0] | SS control by<br>Byte 2 [6:5] | RW | 0 | Enable software control of spread | | | 6 | SS_EN_SW1 | | 0 | Software control of spread 00 = – | | | | | 5 | SS_EN_SW0 | | | RW | 1 | 0.25%; 01 = OFF; 10 = OFF; 11 = –<br>0.5% | | | 4 | | Reserved | | | 0 | Reserved | | | 3 | | Reserved | | | 0 | Reserved | | | 2 | | Reserved | | | 0 | Reserved | | | 1 | | Reserved | 0 | Reserved | | | | | 0 | | Reserved | | | 1 | Reserved | | Table 8.31. Control Register 3. Byte 3 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | |-----|--------------------------------------------|------------|------------|------|----------|------------------------------| | 7 | | Reserve | ed | 1 | Reserved | | | 6 | SR_SEL_DIFF_0 Slow setting Fast setting RW | | | | 1 | Slew rate control for DIFF_2 | | 5 | | Reserve | ed | 1 | Reserved | | | 4 | | Reserve | ed | 1 | Reserved | | | 3 | | Reserve | ed | | 1 | Reserved | | 2 | | Reserve | ed | | 1 | Reserved | | 1 | | Reserve | ed | 1 | Reserved | | | 0 | | Reserve | ed | | 1 | Reserved | Table 8.32. Control Register 4. Byte 4 | Bit | Name | If Bit = 0 | If Bit = 1 | Type | Default | Function | |-----|---------------|--------------|--------------|------|----------|------------------------------| | 7 | | Reserve | d | 1 | Reserved | | | 6 | | Reserve | d | 1 | Reserved | | | 5 | SR_SEL_DIFF_1 | Slow setting | Fast setting | RW | 1 | Slew rate control for DIFF_1 | | 4 | | Reserve | d | 1 | Reserved | | | 3 | AMP | | | RW | 0 | | | 2 | AMP | | | RW | 0 | Controlo Output Amplitudo | | 1 | AMP | | | RW | 0 | Controls Output Amplitude | | 0 | AMP | | | RW | 0 | | Table 8.33. Control Register 5. Byte 5 | Bit | Name | If Bit = 0 | If Bit = 1 | Type | Default | Function | |-----|------|-----------------|------------|------|---------------|-----------------------------| | 7 | | | | R | 0 | | | 6 | R | | R | 0 | Revision Code | | | 5 | | Rev Code [7:4] | | R | 0 | Revision Code | | 4 | | | | R | 0 | | | 3 | | | | R | 1 | | | 2 | | \/andar ID[3:0] | | R | 0 | Vendor Identification Code | | 1 | | Vendor ID[3:0] | | R | 0 | veridor identification Code | | 0 | | | | R | 0 | | Table 8.34. Control Register 6. Byte 6 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | |-----|------|----------------|------------|------|---------|--------------------------------| | 7 | | | | R | 0 | | | 6 | R 0 | | | | | | | 5 | R 0 | | | | | | | 4 | Dre | ogramming ID [ | 7.01 | R | 0 | Programming ID (Internal Only) | | 3 | PIC | ogramming ID [ | 7.0] | R | 0 | Programming ID (Internal Only) | | 2 | | | | | 0 | | | 1 | | | | | 0 | | | 0 | | | | R | 0 | | Table 8.35. Control Register 7. Byte 7 | Bit | Name | If Bit = 0 | If Bit = 1 | Туре | Default | Function | |-----|------|------------|------------|------|---------|------------| | 7 | ВС | | | R | 0 | Byte Count | | 6 | ВС | | | R | 0 | Byte Count | | 5 | ВС | | | R | 0 | Byte Count | | 4 | ВС | | | R | 0 | Byte Count | | 3 | ВС | | | R | 1 | Byte Count | | 2 | ВС | | | R | 0 | Byte Count | | 1 | ВС | | | R | 0 | Byte Count | | 0 | ВС | | | R | 0 | Byte Count | # 9. Pin Descriptions ### 9.1 Si52212 Pin Descriptions Figure 9.1. 64-Pin QFN Table 9.1. Si52212 64-Pin QFN Descriptions | Pin # | Name | Type | Description | |-------|------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VDDA | PWR | Analog Power Supply | | 2 | GNDA | PWR | Analog Ground | | 3 | NC | | No connect | | 4 | GND | GND | Ground | | 5 | SS_EN | I | Spread spectrum enable pin. $0 = -0.25\%$ spread, mid= Off, $1 = -0.5\%$ spread (This pin has an internal pull-up) | | 6 | PWRGD/<br>PWRDNb | I, PU | Active low input pin asserts power down (PDb) and disables all outputs, except REF (This pin has an internal pull-up). Refer also to settings of Byte 2, Bit2 and Bit3 for REF. Settings for Bit3 (REF_OE) will take precedence for REF. | | 7 | GND | GND | Ground | | 8 | XIN/CLKIN | I | 25.00 MHz crystal input or 25 MHz Clock Input. | | 9 | XOUT | 0 | 25.00 MHz crystal output. Float XOUT if using only CLKIN (Clock input). | | 10 | VDDX | PWR | Power supply for crystal | | 11 | VDDR | PWR | Power supply for REF output | | 12 | REF /SA | O/I | REF = 25MHz LVCMOS output. SA = Address select for I2C. When part is powered up, SA will be latched to select SM bus address. Refer to Table 8.1 SA State on First Application of PWRGD/PWRDNb on page 29. | | 13 | VSSR | GND | Ground | | Pin# | Name | Туре | Description | |------|---------|--------|-------------------------------------------------------------------------------------------------------------| | 14 | SDA | I/O | I <sup>2</sup> C compatible SDATA | | 15 | SCLK | I | I <sup>2</sup> C compatible SCLOCK | | 16 | FS | I | Frequency select pin. 0 = 100 MHz, mid = 200 MHz, 1 = 133 MHz (This pin has an internal pull-down) | | 17 | DIFF_0 | O, DIF | 0.7 V, 100 MHz differential clock | | 18 | DIFF_0b | O, DIF | 0.7 V, 100 MHz differential clock | | 19 | OE_0b | I, PD | Output enable for DIFF_0 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 20 | OE_1b | I, PD | Output enable for DIFF_1 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 21 | DIFF_1 | O, DIF | 0.7 V, 100 MHz differential clock | | 22 | DIFF_1b | O, DIF | 0.7 V, 100 MHz differential clock | | 23 | GND | GND | Ground | | 24 | VDD | PWR | Power supply | | 25 | VDD_IO | PWR | Output power supply | | 26 | DIFF_2 | O, DIF | 0.7 V, 100 MHz differential clock | | 27 | DIFF_2b | O, DIF | 0.7 V, 100 MHz differential clock | | 28 | OE_2b | I, PD | Output enable for DIFF_2 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 29 | OE_3b | I, PD | Output enable for DIFF_3 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 30 | DIFF_3 | O, DIF | 0.7 V, 100 MHz differential clock | | 31 | DIFF_3b | O, DIF | 0.7 V, 100 MHz differential clock | | 32 | VDD_IO | PWR | Output power supply | | 33 | GND | GND | Ground | | 34 | DIFF_4 | O, DIF | 0.7 V, 100 MHz differential clock | | 35 | DIFF_4b | O, DIF | 0.7 V, 100 MHz differential clock | | 36 | OE_4b | I, PD | Output enable for DIFF_4 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 37 | OE_5b | I, PD | Output enable for DIFF_5 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 38 | DIFF_5 | O, DIF | 0.7 V, 100 MHz differential clock | | 39 | DIFF_5b | O, DIF | 0.7 V, 100 MHz differential clock | | 40 | VDD | PWR | Power supply | | 41 | GND | GND | Ground | | 42 | DIFF_6 | O, DIF | 0.7 V, 100 MHz differential clock | | 43 | DIFF_6b | O, DIF | 0.7 V, 100 MHz differential clock | | 44 | OE_6b | I, PD | Output enable for DIFF_6 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 45 | OE_7b | I, PD | Output enable for DIFF_7 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | Pin # | Name | Туре | Description | |-------|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 46 | DIFF_7 | O, DIF | 0.7 V, 100 MHz differential clock | | 47 | DIFF_7b | O, DIF | 0.7 V, 100 MHz differential clock | | 48 | GND | GND | Ground | | 49 | VDD_IO | PWR | Output power supply | | 50 | DIFF_8 | O, DIF | 0.7 V, 100 MHz differential clock | | 51 | DIFF_8b | O, DIF | 0.7 V, 100 MHz differential clock | | 52 | OE_8b | I, PD | Output enable for DIFF_8 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 53 | OE_9b | I, PD | Output enable for DIFF_9 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 54 | DIFF_9 | O, DIF | 0.7 V, 100 MHz differential clock | | 55 | DIFF_9b | O, DIF | 0.7 V, 100 MHz differential clock | | 56 | VDD_IO | PWR | Output power supply | | 57 | VDD | PWR | Power supply | | 58 | GND | GND | Ground | | 59 | DIFF_10 | O, DIF | 0.7 V, 100 MHz differential clock | | 60 | DIFF_10b | O, DIF | 0.7 V, 100 MHz differential clock | | 61 | OE_10b | I, PD | Output enable for DIFF_10 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 62 | OE_11b | I, PD | Output enable for DIFF_11 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 63 | DIFF_11 | O, DIF | 0.7 V, 100 MHz differential clock | | 64 | DIFF_11b | O, DIF | 0.7 V, 100 MHz differential clock | | | GND PAD | GND | Ground pad. This pad provides an electrical and thermal connection to ground and must be connected for proper operation. Use as many vias as practical, and keep the via length to an internal ground plane as short as possible. | # 9.2 Si52208 Pin Descriptions Figure 9.2. 48-pin QFN | Pin | Name | Туре | Description | |-----|--------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VDDA | PWR | Analog Power Supply | | 2 | GNDA | PWR | Analog Ground | | 3 | SS_EN | I | Spread spectrum enable pin. 0 = -0.25% spread, mid= Off, 1= -0.5% spread (This pin has an internal pull-up) | | 4 | PWRGD/PWRDNb | I, PU | Active low input pin asserts power down (PDb) and disables all outputs, except REF (This pin has an internal pull-up). Refer also to settings of Byte 2, Bit2 and Bit3 for REF. Settings for Bit3 (REF_OE) will take precedence for REF. | | 5 | XIN/CLKIN | ı | 25.00 MHz crystal input or 25 MHz Clock Input. | | 6 | XOUT | 0 | 25.00 MHz crystal output. Float XOUT if using only CLKIN (Clock input). | | 7 | VDDX | PWR | Power supply for crystal | | 8 | VDDR | PWR | Power supply for REF output | | 9 | REF /SA | O/I | REF = 25 MHz LVCMOS output. SA = Address select for I <sup>2</sup> C. When part is powered up, SA will be latched to select SM bus address. Refer to Table 6.1 | | 10 | VSSR | GND | Power supply for crystal | | 11 | SDA | I/O | I <sup>2</sup> C compatible SDATA | | 12 | SCLK | I | I <sup>2</sup> C compatible SCLOCK | | 13 | FS | I | Frequency select pin. 0 = 100 MHz, mid = 200 MHz, 1 = 133 MHz (This pin has an internal pull-down) | | 14 | NC | NC | No connect | | Pin | Name | Туре | Description | |-----|---------|--------|-------------------------------------------------------------------------------------------------------------| | 15 | DIFF_0 | O, DIF | 0.7 V, 100 MHz differential clock | | 16 | DIFF_0b | O, DIF | 0.7 V, 100 MHz differential clock | | 17 | OE_0b | I, PD | Output enable for DIFF_0 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 18 | OE_1b | I, PD | Output enable for DIFF_1 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 19 | DIFF_1 | O, DIF | 0.7 V, 100 MHz differential clock | | 20 | DIFF_1b | O, DIF | 0.7 V, 100 MHz differential clock | | 21 | VDD | PWR | Power supply | | 22 | VDD_IO | PWR | Output power supply | | 23 | DIFF_2 | O, DIF | 0.7 V, 100 MHz differential clock | | 24 | DIFF_2b | O, DIF | 0.7 V, 100 MHz differential clock | | 25 | OE_2b | I, PD | Output enable for DIFF_2 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 26 | VDD_IO | PWR | Output power supply | | 27 | NC | NC | No connect | | 28 | OE_3b | I, PD | Output enable for DIFF_3 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 29 | DIFF_3 | O, DIF | 0.7 V, 100 MHz differential clock | | 30 | DIFF_3b | O, DIF | 0.7 V, 100 MHz differential clock | | 31 | VDD | PWR | Power supply | | 32 | DIFF_4 | O, DIF | 0.7 V, 100 MHz differential clock | | 33 | DIFF_4b | O, DIF | 0.7 V, 100 MHz differential clock | | 34 | OE_4b | I, PD | Output enable for DIFF_4 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 35 | NC | NC | No connect | | 36 | VDD_IO | PWR | Output power supply | | 37 | DIFF_5 | O, DIF | 0.7 V, 100 MHz differential clock | | 38 | DIFF_5b | O, DIF | 0.7 V, 100 MHz differential clock | | 39 | OE_5b | I, PD | Output enable for DIFF_5 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 40 | NC | NC | No connect | | 41 | VDD_IO | PWR | Output power supply | | 42 | VDD | PWR | Power supply | | 43 | DIFF_6 | O, DIF | 0.7 V, 100 MHz differential clock | | 44 | DIFF_6b | O, DIF | 0.7 V, 100 MHz differential clock | | 45 | OE_6b | I, PD | Output enable for DIFF_6 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 46 | OE_7b | I, PD | Output enable for DIFF_7 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | Pin | Name | Туре | Description | |-----|---------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 47 | DIFF_7 | O, DIF | 0.7 V, 100 MHz differential clock | | 48 | DIFF_7b | O, DIF | 0.7 V, 100 MHz differential clock | | | GND PAD | GND | Ground pad. This pad provides an electrical and thermal connection to ground and must be connected for proper operation. Use as many vias as practical, and keep the via length to an internal ground plane as short as possible. | # 9.3 Si52204 Pin Descriptions Figure 9.3. 32-pin QFN Table 9.2. Si52204 32-pin QFN Descriptions | Pin # | Name | Туре | Description | |-------|------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SS_EN | I | Spread spectrum enable pin. $0 = -0.25\%$ spread; mid = Off; $1 = -0.5\%$ spread (this pin has an internal pull-up). | | 2 | PWRGD/<br>PWRDNb | I, PU | Active low input pin asserts power down (PDb) and disables all outputs, except REF (This pin has an internal pull-up). Refer also to settings of Byte 2, Bit2 and Bit3 for REF. Settings for Bit3 (REF_OE) will take precedence for REF. | | 3 | XIN/CLKIN | I | 25.00 MHz crystal input or 25 MHz Clock Input. | | 4 | XOUT | 0 | 25.00 MHz crystal output. Float XOUT if using only CLKIN (Clock input). | | 5 | VDDX | PWR | Power supply for crystal | | 6 | VDDR | PWR | Power supply for REF output | | 7 | REF /SA | O/I | REF = 25 MHz LVCMOS output. SA = Address select for I <sup>2</sup> C. When part is powered up, SA will be latched to select SM bus address. Refer to Table 8.1 SA State on First Application of PWRGD/PWRDNb on page 29. | | 8 | VSSR | GND | Ground | | 9 | SDA | I/O | I <sup>2</sup> C compatible SDATA | | 10 | SCLK | I | I <sup>2</sup> C compatible SCLOCK | | 11 | FS | I | Frequency select pin. 0 = 100 MHz; mid = 200 MHz; 1 = 133 MHz (this pin has a internal pull-down) | | 12 | DIFF_0 | O, DIF | 0.7 V, 100 MHz differential clock | | 13 | DIFF_0b | O, DIF | 0.7 V, 100 MHz differential clock | | 14 | OE_0b | I, PD | Output enable for DIFF_0 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 15 | VDD_IO | PWR | Output power supply | | 16 | OE_1b | I, PD | Output enable for DIFF_1 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 17 | DIFF_1 | O, DIF | 0.7 V, 100 MHz differential clock | | Pin# | Name | Type | Description | |------|---------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18 | DIFF_1b | O, DIF | 0.7 V, 100 MHz differential clock | | 19 | VDD | PWR | Power supply | | 20 | NC | NC | No connect | | 21 | DIFF_2 | O, DIF | 0.7 V, 100 MHz differential clock | | 22 | DIFF_2b | O, DIF | 0.7 V, 100 MHz differential clock | | 23 | OE_2b | I, PD | Output enable for DIFF_2 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 24 | VDD_IO | PWR | Output power supply | | 25 | DIFF_3 | O, DIF | 0.7 V, 100 MHz differential clock | | 26 | DIFF_3b | O, DIF | 0.7 V, 100 MHz differential clock | | 27 | OE_3b | I, PD | Output enable for DIFF_3 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 28 | NC | NC | No connect | | 29 | VDD | PWR | Power supply | | 30 | NC | NC | No connect | | 31 | VDDA | PWR | Analog Power Supply | | 32 | GNDA | PWR | Analog Ground | | | GND PAD | GND | Ground pad. This pad provides an electrical and thermal connection to ground and must be connected for proper operation. Use as many vias as practical, and keep the via length to an internal ground plane as short as possible. | # 9.4 Si52202 Pin Descriptions Figure 9.4. 20-pin QFN Table 9.3. Si52202 20-pin QFN Descriptions<sup>1</sup> | Pin# | Name | Туре | Description | |------|------------------|--------|----------------------------------------------------------------------------------------------------------------------| | 1 | PWRGD/<br>PWRDNb | I, PU | Active low input pin asserts power down (PDb) and disables all outputs (This pin has an internal pull-up). | | 2 | XIN/CLKIN | 1 | 25.00 MHz crystal input or 25 MHz Clock Input. | | 3 | XOUT | 0 | 25.00 MHz crystal output. Float XOUT if using only CLKIN (Clock input). | | 4 | VDDX | PWR | Power supply for crystal | | 5 | VSSR | GND | Ground | | 6 | SDA | I/O | I <sup>2</sup> C compatible SDATA | | 7 | SCLK | I | I <sup>2</sup> C compatible SCLOCK | | 8 | SS_EN | I | Spread spectrum enable pin. $0 = -0.25\%$ spread; mid = Off; $1 = -0.5\%$ spread. (this pin has an internal pull-up) | | 9 | GND | GND | Ground | | 10 | VDD | PWR | Power supply | | 11 | GND | GND | Ground | | 12 | DIFF_0 | O, DIF | 0.7 V, 100 MHz differential clock | | 13 | DIFF_0b | O, DIF | 0.7 V, 100 MHz differential clock | | 14 | OE_0b | I, PD | Output enable for DIFF_0 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 15 | VDD_IO | PWR | Output power supply | | 16 | OE_1b | I, PD | Output enable for DIFF_1 pair (This pin has an internal pull-down). 0 = Enable outputs; 1 = Disable outputs | | 17 | DIFF_1 | O, DIF | 0.7 V, 100 MHz differential clock | | 18 | DIFF_1b | O, DIF | 0.7 V, 100 MHz differential clock | | 19 | VDDA | PWR | Analog Power Supply | | Pin# | Name | Туре | Description | |------|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20 | GND | GND | Ground | | | GND PAD | GND | Ground pad. This pad provides an electrical and thermal connection to ground and must be connected for proper operation. Use as many vias as practical, and keep the via length to an internal ground plane as short as possible. | # Note: <sup>1.</sup> Contact factory for 133/200M output frequencies. # 10. Packaging # 10.1 Si52212 Package The figure below illustrates the package details for the Si52212 in a 64-Lead 9 x 9 mm QFN package. The table lists the values for the dimensions shown in the illustration. Figure 10.1. 64L 9 x 9 mm QFN Package Diagram Table 10.1. Package Diagram Dimensions | Dimension | Min | Nom | Max | |-----------|----------------|----------|------| | A | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.18 | 0.25 | 0.30 | | D | | 9.00 BSC | | | D2 | 5.10 5.20 5.30 | | 5.30 | | е | 0.50 BSC | | | | E | 9.00 BSC | | | | E2 | 5.10 | 5.20 | 5.30 | | L | 0.30 0.40 0.50 | | 0.50 | | aaa | 0.15 | | | | bbb | 0.10 | | | | ccc | 0.08 | | | | ddd | 0.10 | | | | eee | | 0.05 | | | | Dimension | Min | Nom | Max | |--|-----------|-----|-----|-----| |--|-----------|-----|-----|-----| - Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC Outline MO-220. - 4. Recommended card reflow profile is per JEDEC/IPC J-STD-020D specification for Small Body Components. ### 10.2 Si52212 Land Pattern The following figure illustrates the land pattern details for the Si52212 in a 64-Lead 9 x 9 mm QFN package. The table lists the values for the dimensions shown in the illustration. Figure 10.2. 64L 9 x 9 mm QFN Land Pattern **Table 10.2. PCB Land Pattern Dimensions** | Dimension | mm | |-----------|------| | C1 | 8.90 | | C2 | 8.90 | | E | 0.50 | | X1 | 0.30 | | Y1 | 0.85 | | X2 | 5.30 | | Y2 | 5.30 | ### Notes: #### General - 1. All dimensions shown are in millimeters (mm). - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm. ### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 mm minimum, all the way around the pad. #### Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size should be 1:1 for all pads. - 4. A 3x3 array of 1.25 mm square openings on a 1.80 mm pitch should be used for the center ground pad. #### Card Assembly - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 10.3 Si52208 Package The figure below illustrates the package details for the Si52208 in a 48-Lead 6 x 6 mm QFN package. The table lists the values for the dimensions shown in the illustration. Figure 10.3. 48L 6 x 6 mm QFN Package Diagram Table 10.3. Package Diagram Dimensions | Dimension | Min | Nom | Max | |-----------|----------------|----------|------| | Α | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.15 | 0.20 | 0.25 | | D | | 6.00 BSC | | | D2 | 3.5 | 3.6 | 3.7 | | е | 0.40 BSC | | | | E | 6.00 BSC | | | | E2 | 3.5 3.6 3.7 | | 3.7 | | L | 0.30 0.40 0.50 | | 0.50 | | aaa | 0.10 | | | | bbb | 0.10 | | | | ccc | 0.10 | | | | ddd | 0.05 | | | | eee | | 0.08 | | | Dimension | Min | Nom | Max | |-----------|-----|-----|-----| | Note: | | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC Outline MO-220. - 4. Recommended card reflow profile is per JEDEC/IPC J-STD-020 specification for Small Body Components. ### 10.4 Si52208 Land Pattern The figure below illustrates the land pattern details for the Si52208 in a 48-Lead, 6 x 6 mm QFN package. The table lists the values for the dimensions shown in the illustration. Figure 10.4. 48L 6 x 6 mm QFN Land Pattern Table 10.4. PCB Land Pattern Dimensions | Dimension | mm | |-----------|----------| | C1 | 5.90 | | C2 | 5.90 | | X1 | 0.20 | | X2 | 3.60 | | Y1 | 0.85 | | Y2 | 3.60 | | е | 0.40 BSC | #### Notes: #### General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on IPC-7351 guidelines. - 4. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm. #### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 mm minimum, all the way around the pad. #### Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads. - 4. A 3x3 array of 0.90 mm square openings on 1.15mm pitch should be used for the center ground pad. ### **Card Assembly** - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 10.5 Si52204 Package The figure below illustrates the package details for the Si52204 in a 32-Lead, $5 \times 5$ mm QFN package. The table lists the values for the dimensions shown in the illustration. Figure 10.5. 32L 5 x 5 mm QFN Package Diagram Table 10.5. Package Diagram Dimensions | Dimension | Min | Nom | Max | |-----------|----------|----------|------| | A | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | A3 | | 0.20 REF | | | b | 0.18 | 0.25 | 0.30 | | D/E | 4.90 | 5.00 | 5.10 | | D2/E2 | 3.40 | 3.50 | 3.60 | | E | 0.50 BSC | | | | К | 0.20 | _ | _ | | L | 0.30 | 0.40 | 0.50 | | R | 0.09 | _ | 0.14 | | aaa | 0.15 | | | | bbb | 0.10 | | | | ccc | 0.10 | | | | ddd | 0.05 | | | | eee | 0.08 | | | | fff | 0.10 | | | ### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4. - 4. Recommended card reflow profile is per JEDEC/IPC J-STD-020 specification for Small Body Components. #### 10.6 Si52204 Land Pattern The figure below illustrates the land pattern details for the Si52204 in a 32-Lead, 5 x 5 mm QFN package. The table lists the values for the dimensions shown in the illustration. Figure 10.6. 32L 5 x 5 mm QFN Land Pattern Table 10.6. PCB Land Pattern Dimensions | Dimension | mm | |-----------|------| | S1 | 4.01 | | S | 4.01 | | L1 | 3.50 | | W1 | 3.50 | | е | 0.50 | | W | 0.26 | | L | 0.86 | ### Notes: ### General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on IPC-7351 guidelines. ### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 mm minimum, all the way around the pad. ### Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125mm (5 mils). - 3. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads. - 4. A 3x3 array of 0.85 mm square openings on 1.00 mm pitch can be used for the center ground pad. #### Card Assembly - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 10.7 Si52202 Package The figure below illustrates the package details for the Si52202 in a 20-Lead, 3 x 3 mm QFN package. The table lists the values for the dimensions shown in the illustration. Figure 10.7. 20L 3 x 3 mm QFN Package Diagram Table 10.7. Package Diagram Dimensions | Dimension | Min | Nom | Max | |-----------|-------------|----------|-------| | A | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | A3 | _ | 0.65 | _ | | A3 | | 0.20 REF | | | b | 0.15 | 0.20 | 0.25 | | D | | 3.00 BSC | | | D2 | 1.8 1.9 2.0 | | | | E | 3.00 BSC | | | | E2 | 1.8 | 1.9 | 2.0 | | е | 0.40 BSC | | | | К | 0.20 | _ | _ | | L | 0.20 | 0.30 | 0.40 | | R | 0.075 | _ | 0.125 | | aaa | | 0.10 | | | bbb | 0.07 | | | | ccc | 0.10 | | | | ddd | 0.05 | | | | eee | 0.08 | | | | fff | | 0.10 | | ### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. The drawing complies with JEDEC MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 10.8 Si52202 Land Pattern The figure below illustrates the land pattern details for the Si52202 in a 20-Lead, 3 x 3 mm QFN package. The table lists the values for the dimensions shown in the illustration. Figure 10.8. 20L 3 x 3 mm QFN Land Pattern Table 10.8. PCB Land Pattern Dimensions | Dimension | mm | |-----------|----------| | C1 | 3.10 | | C2 | 3.10 | | X1 | 0.20 | | X2 | 1.90 | | Y1 | 0.70 | | Y2 | 1.90 | | e | 0.40 BSC | #### Notes: #### General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification. - 3. This Land Pattern Design is based on IPC-7351 guidelines. - 4. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm. #### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad. #### Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads. - 4. A 3x3 array of 0.90 mm square openings on 1.15 mm pitch should be used for the center ground pad. ### **Card Assembly** - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 10.9 Si52212 Top Markings Figure 10.9. Si52212 Top Marking Table 10.9. Si52212 Top Marking Explanation | Line | Characters | Description | |------|------------|-----------------------------------------------------------| | 1 | 52212 | Device part number | | 2 | A01A | Device part number | | 3 | YYWWTTTTT | YY = Assembly year | | | | WW = Assembly work week TTTTTT = Manufacturing trace code | | 4 | e# CC | e# = Lead-finish symbol. # is a number | | | | CC = Country of origin (ISO abbreviation) | # 10.10 Si52208 Top Markings Figure 10.10. Si52208 Top Marking Table 10.10. Si52208 Top Marking Explanation | Line | Characters | Description | |------|------------|-----------------------------------| | 1 | 52208 | Device part number | | 2 | A01A | Device part number | | 3 | ТТТТТТ | TTTTTT = Manufacturing trace code | | 4 | YYWW | YY = Assembly year | | | | WW = Assembly work week | # 10.11 Si52204 Top Markings Figure 10.11. Si52204 Top Marking Table 10.11. Si52204 Top Marking Explanation | Line | Characters | Description | |------|------------|-----------------------------------| | 1 | 52204 | Device part number | | 2 | A01A | Device part number | | 3 | ТТТТТТ | TTTTTT = Manufacturing trace code | | 4 | YYWW | YY = Assembly year | | | | WW = Assembly work week | # 10.12 Si52202 Top Markings Figure 10.12. Si52202 Top Marking Table 10.12. Si52202 Top Marking Explanation | Line | Characters | Description | |------|------------|--------------------------| | 1 | 5220 | Device part number | | 2 | TTTT | Manufacturing trace code | | 3 | YWW | Y = Assembly year | | | | WW = Assembly work week | # 11. Revision History # 11.1 Revision 0.7 September 20, 2017 · Initial Release. #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadioPRO®, Gecko®, ISOmodem®, Micrium, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA