# INTEGRATED CIRCUITS



Product specification Replaces datasheet NE/SA/SE5212A of 1995 Apr 26 IC19 Data Handbook 1998 Oct 07



# SA5212A

### DESCRIPTION

The SA5212A is a  $14k\Omega$  transimpedance, wideband, low noise differential output amplifier, particularly suitable for signal recovery in fiber optic receivers and in any other applications where very low signal levels obtained from high-impedance sources need to be amplified.

### FEATURES

- Extremely low noise: 2.5pA/√Hz
- Single 5V supply
- Large bandwidth: 140MHz
- Differential outputs
- Low input/output impedances
- 14kΩ differential transresistance
- ESD hardened

## APPLICATIONS

- Fiber-optic receivers, analog and digital
- Current-to-voltage converters

### **ORDERING INFORMATION**

Wideband gain block

• Low noise RF amplifiers

**PIN CONFIGURATION** 

N, FE, D Packages

Figure 1. Pin Configuration

8

7

6 GND2

5

GND<sub>2</sub>

OUT (-)

OUT (+)

SD00336

1

2

3

IIN

Vcc

GND<sub>1</sub>

GND1 4

• RF signal processing

| DESCRIPTION                              | TEMPERATURE RANGE | ORDER CODE | DWG #   |
|------------------------------------------|-------------------|------------|---------|
| 8-Pin Plastic Small Outline (SO) Package | -40°C to +85°C    | SA5212AD   | SOT96-1 |
| 8-Pin Plastic Dual In-Line Package (DIP) | -40°C to +85°C    | SA5212AN   | SOT97-1 |
| 8-Pin Ceramic Dual In-Line Package (DIP) | -40°C to +85°C    | SA5212AFE  | 0580A   |

# ABSOLUTE MAXIMUM RATINGS

| SYMBOL              | PARAMETER                                                        | SA5212A    | UNIT |
|---------------------|------------------------------------------------------------------|------------|------|
| V <sub>CC</sub>     | Power Supply                                                     | 6          | V    |
|                     | Power dissipation, T <sub>A</sub> =25°C (still air) <sup>1</sup> |            |      |
| P                   | 8-Pin Plastic DIP                                                | 1100       | mW   |
| P <sub>D MAX</sub>  | 8-Pin Plastic SO                                                 | 750        | mW   |
|                     | 8-Pin Cerdip                                                     | 750        | mw   |
| I <sub>IN MAX</sub> | Maximum input current <sup>2</sup>                               | 5          | mA   |
| T <sub>A</sub>      | Operating ambient temperature range                              | -40 to 85  | °C   |
| Τ <sub>J</sub>      | Operating junction                                               | -55 to 150 | °C   |
| T <sub>STG</sub>    | Storage temperature range                                        | -65 to 150 | °C   |

NOTES:

1. Maximum dissipation is determined by the operating ambient temperature and the thermal resistance:

- 8-Pin Plastic DIP: 110°C/W
- 8-Pin Plastic SO: 160°C/W
- 8-Pin Cerdip: 165°C/W

2. The use of a pull-up resistor to  $V_{\mbox{CC}},$  for the PIN diode, is recommended

SA5212A

### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL          | PARAMETER                   | RATING      | UNIT |
|-----------------|-----------------------------|-------------|------|
| V <sub>CC</sub> | Supply voltage range        | 4.5 to 5.5  | V    |
| T <sub>A</sub>  | Ambient temperature ranges  | -40 to +85  | °C   |
| Τ <sub>J</sub>  | Junction temperature ranges | -40 to +105 | °C   |

### DC ELECTRICAL CHARACTERISTICS

Minimum and Maximum limits apply over operating temperature range at  $V_{CC}$ =5V, unless otherwise specified. Typical data applies at  $V_{CC}$ =5V and  $T_A$ =25°C<sup>1</sup>.

| PARAMETER                                | TEST CONDITIONS                                                                                                                                            | Min                                                                                                                                                               | Тур                                                                                                                                                                              | Мах                                                                                                                                                                                         | UNIT                                                                                                                                                                                                             |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input bias voltage                       |                                                                                                                                                            | 0.55                                                                                                                                                              | 0.8                                                                                                                                                                              | 1.05                                                                                                                                                                                        | V                                                                                                                                                                                                                |
| Output bias voltage                      |                                                                                                                                                            | 2.5                                                                                                                                                               | 3.3                                                                                                                                                                              | 3.8                                                                                                                                                                                         | V                                                                                                                                                                                                                |
| Output offset voltage                    |                                                                                                                                                            |                                                                                                                                                                   |                                                                                                                                                                                  | 120                                                                                                                                                                                         | mV                                                                                                                                                                                                               |
| Supply current                           |                                                                                                                                                            | 20                                                                                                                                                                | 26                                                                                                                                                                               | 33                                                                                                                                                                                          | mA                                                                                                                                                                                                               |
| Output sink/source current               |                                                                                                                                                            | 3                                                                                                                                                                 | 4                                                                                                                                                                                |                                                                                                                                                                                             | mA                                                                                                                                                                                                               |
| Maximum input current (2% linearity)     | Test Circuit 6, Procedure 2                                                                                                                                | ±40                                                                                                                                                               | ±80                                                                                                                                                                              |                                                                                                                                                                                             | μΑ                                                                                                                                                                                                               |
| Maximum input current overload threshold | Test Circuit 6, Procedure 4                                                                                                                                | ±60                                                                                                                                                               | ±120                                                                                                                                                                             |                                                                                                                                                                                             | μA                                                                                                                                                                                                               |
|                                          | Input bias voltage<br>Output bias voltage<br>Output offset voltage<br>Supply current<br>Output sink/source current<br>Maximum input current (2% linearity) | Input bias voltageOutput bias voltageOutput offset voltageSupply currentOutput sink/source currentMaximum input current (2% linearity)Test Circuit 6, Procedure 2 | Input bias voltage0.55Output bias voltage2.5Output offset voltage20Supply current20Output sink/source current3Maximum input current (2% linearity)Test Circuit 6, Procedure 2±40 | Input bias voltage0.550.8Output bias voltage2.53.3Output offset voltage2026Supply current2026Output sink/source current34Maximum input current (2% linearity)Test Circuit 6, Procedure 2±40 | Input bias voltage0.550.81.05Output bias voltage2.53.33.8Output offset voltage2.53.31.20Supply current202633Output sink/source current34120Maximum input current (2% linearity)Test Circuit 6, Procedure 2±40±80 |

NOTES:

1. As in all high frequency circuits, a supply bypass capacitor should be located as close to the part as possible.

### **AC ELECTRICAL CHARACTERISTICS**

Minimum and Maximum limits apply over operating temperature range at V<sub>CC</sub>=5V, unless otherwise specified. Typical data applies at V<sub>CC</sub>=5V and T<sub>A</sub>=25°C<sup>5</sup>.

| SYMBOL              | PARAMETER                                                        | TEST CONDITIONS                                                                               | Min | Тур        | Max | UNIT               |
|---------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|------------|-----|--------------------|
| R <sub>T</sub>      | Transresistance (differential output)                            | nsresistance (differential output) DC tested, $R_L = \infty$<br>Test Circuit 6, Procedure 1   |     |            |     |                    |
| R <sub>O</sub>      | Output resistance (differential output)                          | DC tested                                                                                     | 14  | 30         | 46  | Ω                  |
| R <sub>T</sub>      | Transresistance (single-ended output)                            | DC tested, $R_L = \infty$                                                                     | 4.5 | 7          | 9.5 | kΩ                 |
| R <sub>O</sub>      | Output resistance (single-ended output)                          | DC tested                                                                                     | 7   | 15         | 23  | Ω                  |
| f <sub>3dB</sub>    | Bandwidth (-3dB)                                                 | Test Circuit 1<br>D package,<br>$T_A = 25^{\circ}C$<br>N, FE packages,<br>$T_A = 25^{\circ}C$ | 100 | 140<br>120 |     | MHz                |
| R <sub>IN</sub>     | Input resistance                                                 |                                                                                               | 70  | 110        | 150 | Ω                  |
| C <sub>IN</sub>     | Input capacitance                                                |                                                                                               |     | 10         | 18  | pF                 |
| $\Delta R/\Delta V$ | Transresistance power supply sensitivity                         | V <sub>CC</sub> = 5 ±0.5V                                                                     |     | 9.6        |     | %/V                |
| ΔR/ΔT               | Transresistance ambient<br>temperature sensitivity               | ransresistance ambient D package                                                              |     | 0.05       |     | %/°C               |
| I <sub>N</sub>      | RMS noise current spectral density<br>(referred to input)        | Test Circuit 2<br>f = 10MHz $T_A = 25^{\circ}C$                                               |     | 2.5        |     | pA/√ <del>Hz</del> |
|                     | Integrated RMS noise current over the band-                      | $T_A = 25^{\circ}C$ Test Circuit 2<br>$\Delta f = 50MHz$                                      |     | 20         |     |                    |
|                     | width (referred to input) $C_S = 0^1$                            | $\Delta f = 100MHz$                                                                           |     | 27         |     |                    |
| I <sub>T</sub>      |                                                                  | ∆f = 200MHz                                                                                   |     | 40         |     | nA                 |
|                     |                                                                  | $\Delta f = 50MHz$                                                                            |     | 22         |     |                    |
|                     | C <sub>S</sub> = 1pF                                             | $\Delta f = 100MHz$                                                                           |     | 32         |     | ]                  |
|                     |                                                                  | $\Delta f = 200 MHz$                                                                          |     | 52         |     |                    |
| PSRR                | Power supply rejection ratio <sup>2</sup>                        | Any package<br>DC tested<br>$\Delta V_{CC} = 0.1V$<br>Equivalent AC<br>Test Circuit 3         | 20  | 33         |     | dB                 |
| PSRR                | Power supply rejection ratio <sup>2</sup><br>(ECL configuration) | Any package<br>f = 0.1MHz <sup>1</sup><br>Test Circuit 4                                      |     | 23         |     | dB                 |
| V <sub>O MAX</sub>  | Maximum differential output voltage swing                        | $R_L = \infty$<br>Test Circuit 6, Procedure 3                                                 | 1.7 | 3.2        |     | V <sub>P-P</sub>   |
| V <sub>IN MAX</sub> | Maximum input amplitude for output duty cycle of 50 $\pm 5\%^3$  | Test Circuit 5                                                                                |     | 325        |     | mV <sub>P-P</sub>  |
| t <sub>R</sub>      | Rise time for 50mV output signal <sup>4</sup>                    | Test Circuit 5                                                                                |     | 2.0        |     | ns                 |

NOTES:

1. Package parasitic capacitance amounts to about 0.2pF.

2. PSRR is output referenced and is circuit board layout dependent at higher frequencies. For best performance use RF filter in V<sub>CC</sub> line.

3. Guaranteed by linearity and over load tests. 4.  $t_R$  defined as 20-80% rise time. It is guaranteed by -3dB bandwidth test.

5. As in all high frequency circuits, a supply bypass capacitor should be located as close to the part as possible.

### **TEST CIRCUITS**



Figure 2. Test Circuits 1 and 2



Figure 3. Test Circuit 3

TEST CIRCUITS (Continued)







Figure 5. Test Circuit 5

### TEST CIRCUITS (Continued)



Figure 6. Test Circuit 8

SD00340

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 7. Typical Performance Characteristics

### Philips Semiconductors

# Transimpedance amplifier (140MHz)

# TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



Figure 8. Typical Performance Characteristics (cont.)

### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)





# SA5212A

### THEORY OF OPERATION

Transimpedance amplifiers have been widely used as the preamplifier in fiber-optic receivers. The SA5212A is a wide bandwidth (typically 140MHz) transimpedance amplifier designed primarily for input currents requiring a large dynamic range, such as those produced by a laser diode. The maximum input current before output stage clipping occurs at typically 240µA. The SA5212A is a bipolar transimpedance amplifier which is current driven at the input and generates a differential voltage signal at the outputs. The forward transfer function is therefore a ratio of the differential output voltage to a given input current with the dimensions of ohms. The main feature of this amplifier is a wideband, low-noise input stage which is desensitized to photodiode capacitance variations. When connected to a photodiode of a few picoFarads, the frequency response will not be degraded significantly. Except for the input stage, the entire signal path is differential to provide improved power-supply rejection and ease of interface to ECL type circuitry. A block diagram of the circuit is shown in Figure 10. The input stage (A1) employs shunt-series feedback to stabilize the current gain of the amplifier. The transresistance of the amplifier from the current source to the emitter of Q<sub>3</sub> is approximately the value of the feedback resistor,  $R_F$ =7k $\Omega$ . The gain from the second stage (A2) and emitter followers (A3 and A4) is about two. Therefore, the differential transresistance of the entire amplifier, RT is

$$R_{T} = \frac{V_{OUT}(diff)}{I_{IN}} = 2R_{F} = 2(7.2K) = 14.4k\Omega$$

The single-ended transresistance of the amplifier is typically 7.2k $\Omega$ .

The simplified schematic in Figure 11 shows how an input current is converted to a differential output voltage. The amplifier has a single input for current which is referenced to Ground 1. An input current from a laser diode, for example, will be converted into a voltage by the feedback resistor R<sub>F</sub>. The transistor Q1 provides most of the open loop gain of the circuit, A<sub>VOL</sub>~70. The emitter follower Q<sub>2</sub> minimizes loading on Q<sub>1</sub>. The transistor Q<sub>4</sub>, resistor R<sub>7</sub>, and V<sub>B1</sub> provide level shifting and interface with the Q<sub>15</sub> – Q<sub>16</sub> differential pair of the second stage which is biased with an internal reference, V<sub>B2</sub>. The differential outputs are derived from emitter followers Q<sub>11</sub> – Q<sub>12</sub> which are biased by constant current sources. The collectors of Q<sub>11</sub> – Q<sub>12</sub> are bonded to an external pin, V<sub>CC2</sub>, in order to reduce the feedback to the input stage. The output impedance is about 17 $\Omega$  single-ended. For ease of performance evaluation, a 33 $\Omega$  resistor is used in series with each output to match to a 50 $\Omega$  test system.

### **BANDWIDTH CALCULATIONS**

The input stage, shown in Figure 12, employs shunt-series feedback to stabilize the current gain of the amplifier. A simplified analysis can determine the performance of the amplifier. The equivalent input capacitance,  $C_{IN}$ , in parallel with the source,  $I_S$ , is approximately 7.5pF, assuming that  $C_S$ =0 where  $C_S$  is the external source capacitance.

Since the input is driven by a current source the input must have a low input resistance. The input resistance,  $R_{IN}$ , is the ratio of the incremental input voltage,  $V_{IN}$ , to the corresponding input current,  $I_{IN}$  and can be calculated as:

$$R_{IN} = \frac{V_{IN}}{I_{IN}} = \frac{R_F}{1 + A_{VOL}} = \frac{7.2K}{70} = 103\Omega$$

More exact calculations would yield a higher value of  $110\Omega$ .

Thus CIN and RIN will form the dominant pole of the entire amplifier;

$$f_{-3dB} = \frac{1}{2\pi R_{IN} C_{IN}}$$

Assuming typical values for  $R_F = 7.2k\Omega$ ,  $R_{IN} = 110\Omega$ ,  $C_{IN} = 10pF$ 

$$f_{-3dB} = \frac{1}{2\pi (110) \ 10 \cdot 10^{-12}} = 145 MHz$$

The operating point of Q1, Figure 2, has been optimized for the lowest current noise without introducing a second dominant pole in the pass-band. All poles associated with subsequent stages have been kept at sufficiently high enough frequencies to yield an overall single pole response. Although wider bandwidths have been achieved by using a cascade input stage configuration, the present solution has the advantage of a very uniform, highly desensitized frequency response because the Miller effect dominates over the external photodiode and stray capacitances. For example, assuming a source capacitance of 1pF, input stage voltage gain of 70, R<sub>IN</sub> =  $60\Omega$  then the total input capacitance, C<sub>IN</sub> = (1+7.5) pF which will lead to only a 12% bandwidth reduction.



Figure 10. SA5212A – Block Diagram

### NOISE

Most of the currently installed fiber-optic systems use non-coherent transmission and detect incident optical power. Therefore, receiver noise performance becomes very important. The input stage achieves a low input referred noise current (spectral density) of  $3.5pA/\sqrt{Hz}$ . The transresistance configuration assures that the external high value bias resistors often required for photodiode biasing will not contribute to the total noise system noise. The equivalent input <sub>RMS</sub> noise current is strongly determined by the quiescent current of Q<sub>1</sub>, the feedback resistor R<sub>F</sub>, and the bandwidth; however, it is not dependent upon the internal Miller-capacitance. The measured wideband noise was 52nA RMS in a 200MHz bandwidth.

SA5212A

# Transimpedance amplifier (140MHz)



Figure 11. Transimpedance Amplifier



Figure 12. Shunt-Series Input Stage

### DYNAMIC RANGE

The electrical dynamic range can be defined as the ratio of maximum input current to the peak noise current:

Electrical dynamic range, D<sub>E</sub>, in a 200MHz bandwidth assuming  $I_{INMAX}$  = 120µA and a wideband noise of  $I_{EQ}$ =52nA<sub>RMS</sub> for an external source capacitance of C<sub>S</sub> = 1pF.

$$\begin{split} \mathsf{D}_\mathsf{E} &= \frac{(\mathsf{Max. input current})}{(\mathsf{Peak noise current})} \\ \mathsf{D}_\mathsf{E}(\mathsf{dB}) &= 20\log\frac{(120\cdot10^{-6})}{(\sqrt{2}\ 52\mathsf{nA})} \\ \mathsf{D}_\mathsf{E}(\mathsf{dB}) &= 20\log\frac{(120\mu\mathsf{A})}{(73\mathsf{nA})} &= 64\mathsf{dB} \end{split}$$

In order to calculate the optical dynamic range the incident optical power must be considered.

For a given wavelength  $\lambda$ ;

Energy of one Photon =  $\frac{hc}{\lambda}$  watt sec (Joule) Where h=Planck's Constant =  $6.6 \times 10^{-34}$  Joule sec.

c = speed of light =  $3 \times 10^8$  m/sec

c /  $\lambda$  = optical frequency

No. of incident photons/sec= where P=optical incident power

No. of incident photons/sec = 
$$\frac{P}{hc}$$
  
where P = optical incident power  
No. of generated electrons/sec =  $\eta \cdot \frac{P}{hc}$   
where  $\eta$  = quantum efficiency  
=  $\frac{no. of generated electron hole paris}{no. of incident photons}$   
 $\therefore I = \eta \cdot \frac{\frac{P}{hc}}{\frac{hc}{c}} \cdot e \text{ Amps (Coulombs/sec.)}$ 

where e = electron charge = 
$$1.6 \times 10^{-19}$$
 Coulombs  
Responsivity R =  $\frac{\eta \cdot e}{\frac{hc}{\lambda}}$  Amp/watt

$$I = P \cdot R$$

Assuming a data rate of 400 Mbaud (Bandwidth, B=200MHz), the noise parameter Z may be calculated as:  $^{1}\,$ 

$$Z = \frac{I_{EQ}}{qB} = \frac{52 \cdot 10^{-9}}{(1.6 \cdot 10^{-19})(200 \cdot 10^6)} = 1625 \left(\frac{Amp}{Amp}\right)$$

where Z is the ratio of <sub>RMS</sub> noise output to the peak response to a single hole-electron pair. Assuming 100% photodetector quantum efficiency, half mark/half space digital transmission, 850nm lightwave and using Gaussian approximation, the minimum required optical power to achieve  $10^{-9}$  BER is:

$$P_{avMIN} = 12 \frac{hc}{\lambda} B Z = 12 (2.3 \cdot 10^{-19})$$
  
200 \cdot 10^6 1625 = 897nW = -30 5dBm

where h is Planck's Constant, c is the speed of light,  $\lambda$  is the wavelength. The minimum input current to the SA5212A, at this input power is:

$$I_{avMIN} = qP_{avMIN} \frac{\lambda}{hc}$$
$$= \frac{897 \cdot 10^{-9} \cdot 1.6 \cdot 10^{-19}}{2.3 \cdot 10^{-19}}$$
$$= 624 nA$$

# SA5212A

Choosing the maximum peak overload current of  $I_{avMAX}$ =120µA, the maximum mean optical power is:



Figure 13. Variable Gain Circuit

$$P_{avMAX} = \frac{hcI_{avMAX}}{\lambda q} = \frac{2.3 \cdot 10^{-19}(120 \cdot 10^{-6})}{1.6 \cdot 10^{-19}}$$
  
= 172µW or -7.6dBm

Thus the optical dynamic range, D<sub>O</sub> is:

$$D_O = P_{avMAX} - P_{avMIN} = -30.5 - (-7.6) = 22.8 dB.$$

This represents the maximum limit attainable with the SA5212A operating at 200MHz bandwidth, with a half mark/half space digital transmission at 820nm wavelength.

### **APPLICATION INFORMATION**

Package parasitics, particularly ground lead inductances and parasitic capacitances, can significantly degrade the frequency response. Since the SA5212A has differential outputs which can feed back signals to the input by parasitic package or board layout capacitances, both peaking and attenuating type frequency response shaping is possible. Constructing the board layout so that Ground 1 and Ground 2 have very low impedance paths has produced the best results. This was accomplished by adding a ground-plane stripe underneath the device connecting Ground 1, Pins 8–11, and Ground 2, Pins 1 and 2 on opposite ends of the SO14 package. This ground-plane stripe also provides isolation between the output return currents flowing to either V<sub>CC2</sub> or Ground 2 and the input photodiode currents to flowing to Ground 1. Without this ground-plane stripe and with large lead inductances on the board, the part may be unstable and oscillate near 800MHz. The easiest way to realize that the part is not functioning normally is to measure the DC voltages at the outputs. If they are not close to their quiescent values of 3.3V (for a 5V supply), then the circuit may be oscillating. Input pin layout necessitates that the photodiode be physically very close to the input and Ground 1. Connecting Pins 3 and 5 to Ground 1 will tend to shield the input but it will also tend to increase the capacitance on the input and slightly reduce the bandwidth.

As with any high-frequency device, some precautions must be observed in order to enjoy reliable performance. The first of these is the use of a well-regulated power supply. The supply must be capable of providing varying amounts of current without significantly changing the voltage level. Proper supply bypassing requires that a good quality 0.1 $\mu$ F high-frequency capacitor be inserted between V<sub>CC1</sub> and V<sub>CC2</sub>, preferably a chip capacitor, as close to the package pins as possible. Also, the parallel combination of 0.1 $\mu$ F capacitors with 10 $\mu$ F tantalum capacitors from each supply, V<sub>CC1</sub> and V<sub>CC2</sub>, to the ground plane should provide adequate decoupling. Some applications may require an RF choke in series with the power supply line. Separate analog and digital ground leads must be maintained and printed circuit board ground plane should be employed whenever possible.

## **BASIC CONFIGURATION**

A trans resistance amplifier is a current-to-voltage converter. The forward transfer function then is defined as voltage out divided by current in, and is stated in ohms. The lower the source resistance, the higher the gain. The SA5212A has a differential transresistance of 14k $\Omega$  typically and a single-ended transresistance of 7k $\Omega$  typically. The device has two outputs: inverting and non-inverting. The output

voltage in the differential output mode is twice that of the output voltage in the single-ended mode. Although the device can be used without coupling capacitors, more care is required to avoid upsetting the internal bias nodes of the device. Figure 13 shows some basic configurations.

### VARIABLE GAIN

Figure 14 shows a variable gain circuit using the SA5212A and the SA5230 low voltage op amp. This op amp is configured in a non-inverting gain of five. The output drives the gate of the SD210 DMOS FET. The series resistance of the FET changes with this output voltage which in turn changes the gain of the SA5212A. This circuit has a distortion of less than 1% and a 25dB range, from -42.2dBm to -15.9dBm at 50MHz, and a 45dB range, from -60dBm to -14.9dBm at 10MHz with 0 to 1V of control voltage at  $V_{CC}$ .



Figure 14. Variable Gain Circuit

# SA5212A

### **16MHZ CRYSTAL OSCILLATOR**

Figure 15 shows a 16MHz crystal oscillator operating in the series resonant mode using the SA5212A. The non-inverting input is fed back to the input of the SA5212A in series with a 2pF capacitor. The output is taken from the inverting output.



Figure 15. 16MHz Crystal Oscillator

### **DIGITAL FIBER OPTIC RECEIVER**

Figures 16 and 17 show a fiber optic receiver using off-the-shelf components.

The receiver shown in Figure 16 uses the SA5212A, the Philips Semiconductors 10116 ECL line receiver, and Philips/Amperex BPF31 PIN diode. The circuit is a capacitor-coupled receiver and utilizes positive feedback in the last stage to provide the hysteresis. The amount of hysteresis can be tailored to the individual application by changing the values of the feedback resistors to maintain the desired balance between noise immunity and sensitivity. At room temperature, the circuit operates at 50Mbaud with a BER of 10E-10 and over the automotive temperature range at 40Mbaud with a BER of 10E-9. Higher speed experimental diodes have been used to operate this circuit at 220Mbaud with a BER of 10E-10.

Figure 17 depicts a TTL receiver using the SA5212A and the SA5214 fast amplifier system along with the Philips/Amperex PIN diode. The system shown is optimized for 50 Mb/s Non Return to Zero (NRZ) data. A link status indication is provided along with a jamming function when the input level is below a user-programmable threshold level.



Figure 16. ECL Fiber Optic Receiver



Figure 17. A 50Mb/s TTL Digital Fiber Optic Receiver

# SA5212A



Figure 18. SA5212A Bonding Diagram

### **Die Sales Disclaimer**

Due to the limitations in testing high frequency and other parameters at the die level, and the fact that die electrical characteristics may shift after packaging, die electrical parameters are not specified and die are not guaranteed to meet electrical characteristics (including temperature range) as noted in this data sheet which is intended only to specify electrical characteristics for a packaged device.

All die are 100% functional with various parametrics tested at the wafer level, at room temperature only (25°C), and are guaranteed to be 100% functional as a result of electrical testing to the point of wafer sawing only. Although the most modern processes are utilized for wafer sawing and die pick and place into waffle pack

carriers, it is impossible to guarantee 100% functionality through this process. There is no post waffle pack testing performed on individual die.

Since Philips Semiconductors has no control of third party procedures in the handling or packaging of die, Philips Semiconductors assumes no liability for device functionality or performance of the die or systems on any die sales.

Although Philips Semiconductors typically realizes a yield of 85% after assembling die into their respective packages, with care customers should achieve a similar yield. However, for the reasons stated above, Philips Semiconductors cannot guarantee this or any other yield on any die sales.





| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | b <sub>2</sub> | с              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | M <sub>H</sub> | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|----------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.14   | 0.53<br>0.38   | 1.07<br>0.89   | 0.36<br>0.23   | 9.8<br>9.2       | 6.48<br>6.20     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3    | 0.254 | 1.15                     |
| inches | 0.17      | 0.020                  | 0.13                   | 0.068<br>0.045 | 0.021<br>0.015 | 0.042<br>0.035 | 0.014<br>0.009 | 0.39<br>0.36     | 0.26<br>0.24     | 0.10 | 0.30           | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33   | 0.01  | 0.045                    |

### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE |        | REFEF    | EUROPEAN | ISSUE DATE |                                  |  |
|---------|--------|----------|----------|------------|----------------------------------|--|
| VERSION | IEC    | JEDEC    | EIAJ     | PROJECTION | ISSUE DATE                       |  |
| SOT97-1 | 050G01 | MO-001AN |          |            | <del>-92-11-17</del><br>95-02-04 |  |

17





### Product specification

# Transimpedance amplifier (140MHz)



19

853-0580A 006688





### NOTES:

- 1. Controlling dimension: Inches. Millimeters are shown in parentheses.
- 2. Dimension and tolerancing per ANSI Y14. 5M-1982.
- "T", "D", and "E" are reference datums on the body and include allowance for glass overrun and meniscus on the seal line, and lid to base mismatch.
- 4. These dimensions measured with the leads constrained to be perpendicular to plane T.
- 5. Pin numbers start with Pin #1 and continue counterclockwise to Pin #8 when viewed from the top.



0580A

8-PIN (300 mils wide) CERAMIC DUAL IN-LINE (F) PACKAGE

SA5212A

# Product specification

SA

# SA5212A

### Data sheet status

| Data sheet<br>status      | Product<br>status | Definition [1]                                                                                                                                                                                                                                                  |
|---------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development.<br>Specification may change in any manner without notice.                                                                                                            |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date.<br>Philips Semiconductors reserves the right to make chages at any time without notice in order to<br>improve design and supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                            |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

### Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1998 All rights reserved. Printed in U.S.A.

Date of release: 10-98

Document order number:

9397 750 04625

Let's make things better.



