## XR21B1420 # Enhanced 1-Ch Full-Speed USB UART ## **General Description** The XR21B1420 is an enhanced Universal Asynchronous Receiver and Transmitter (UART) bridge to USB interface. The USB interface is fully compliant to the USB 2.0 (Full-Speed) specification with 12 Mbps USB data transfer rate. The USB interface also supports USB suspend, resume and remote wakeup operations. The USB Vendor ID, Product ID, power mode, remote wakeup support, maximum power, and numerous other settings may be programmed in the on-chip OTP memory via the USB interface. The XR21B1420 includes an internal oscillator and does not require an external crystal/oscillator. Any UART baud rate up to 12 Mbps may be generated with this internal clock and the fractional baud rate generator. The UART pins may also be configured as GPIO; direction, state, output driver type and input pull-up or pull-down resistors are programmed either through on chip OTP, or on the fly via memory mapped registers. Large 512-byte TX and RX FIFOs prevent buffer overflow errors and optimize data throughput. Automatic half-duplex direction control and optional multi drop (9-bit) mode simplify both hardware and software in half-duplex RS-485 applications. The XR21B1420 uses the native OS CDC-ACM driver or an Exar supplied custom driver. Exar provides WHQL/HCK-certified software drivers for Windows 2000, XP, Vista, 7, 8, 8.1 as well as software drivers for Windows CE, Linux and Mac OS X. Full source code is available. The XR21B1420 operates from a single 5V or 3.3V power supply. When powered with 5V input, a regulated 3.3V output is supplied. #### **FEATURES** - ±15kV ESD on USBD+/USBD- - USB 2.0 Compliant, Full-Speed (12Mbps) - Unique pre-programmed USB serial number - Internally generated 48MHz core clock - Enhanced UART features - Baud rates up to 12 Mbps - Fractional Baud Rate Generator - 512-byte TX and 512-byte RX FIFOs - Auto Hardware / Software Flow Control - Multidrop and Half-Duplex Modes - Auto RS-485 Half-Duplex Control - Selectable GPIO or Modem I/O - Up to 10 GPIOs - 5V tolerant GPIO inputs - Suspend state GPIO configuration - Configurable clock output - 28-pin QFN package - Industrial -40°C to +85°C Temperature Range #### **APPLICATIONS** - Building Automation - Security Systems - Factory and Process Control - ATM Terminals - USB to Serial Controllers Ordering Information - page 60 ## **Block Diagram** ## **Absolute Maximum Ratings** Stresses beyond the limits listed below may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. | Supply Voltage (VCC_REG) | +5.75V | |--------------------------------|---------------| | Supply Voltage (VCC) | +4V | | Input Voltage (VBUS_SENSE) | 0.3 to +5.75V | | Input Voltage (All other pins) | 0.3 to +5.6V | | Junction Temperature | 125°C | ## **Operating Conditions** Operating Temperature Range.....-40°C to +85°C ## **Electrical Characteristics** Unless otherwise noted: TA = -40°C to +85°C, VCC\_REG = +4.4V to +5.25V or +3.0V to +3.6V. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------|------------------------------------|------------------------------------------------------------------------------------------------------------|--------------|------|--------------|-------| | Power | | | | | | | | I <sub>CC</sub> | Power Supply Current | VCC_REG = +4.4V to +5.25V | | 15 | 23 | mA | | I <sub>SUSP</sub> | Lowpower Mode Current | | | 0.85 | 1.35 | mA | | V <sub>OUT</sub> | Regulated Output Voltage (VCC pin) | VCC_REG = +4.4V to +5.25V. Maximum output current = 200 mA including the supply current of the XR21B1420. | 3 | 3.3 | 3.6 | V | | UART, USI | B_STAT and GPIO Pins | | | | | | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | | 0.25*<br>VCC | V | | V <sub>IH</sub> | Input High Voltage | | 0.70*<br>VCC | | 5.5 | V | | V <sub>OL</sub> | Output Low Voltage | IOL = 1mA, VCC = +3.6V | | | 0.5 | V | | V <sub>OH</sub> | Output High Voltage | IOH = -1.5mA, VCC = +3.6V | 2.8 | | VCC | V | | I <sub>IL</sub> | Input Low Leakage Current | VCC = +3V to +3.6V, VCC_REG = +4.4V to +5.25V, V <sub>INPUT</sub> = 0V | | | ±10 | μА | | I <sub>IH</sub> | Input High Leakage Current | VCC = +3V to +3.6V, VCC_REG = +4.4V to +5.25V, V <sub>INPUT</sub> = +3.3V | | | ±10 | μА | | | | VCC = +3V to +3.6V, VCC_REG = +4.4V to +5.25V, V <sub>INPUT</sub> = +5.5V | | | ±120 | μΑ | | C <sub>IN</sub> | Input Pin Capacitance | | | | 5 | pF | | Symbol | Parameter | Conditions | | Min | Тур | Max | Units | | | | | |-------------------|-------------------------|------------------------------------------------------|--|------|-----|-----|-------|--|--|--|--| | USB I/O Pi | USB I/O Pins | | | | | | | | | | | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | V | | | | | | V <sub>IH</sub> | Input High Voltage | | | 2.0 | | 5.5 | V | | | | | | V <sub>OL</sub> | Output Low Voltage | External 15k $\Omega$ to GND on USBD+ and USBD- pins | | 0 | | 0.3 | V | | | | | | V <sub>OH</sub> | Output High Voltage | External 15k $\Omega$ to GND on USBD+ and USBD- pins | | 2.8 | | 3.6 | V | | | | | | V <sub>DrvZ</sub> | Driver Output Impedance | | | 28 | | 44 | Ω | | | | | # **Pin Configuration** # **Pin Assignments** | Pin No. | Pin Name | Туре | Description | |---------|----------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GPIO1/CD# | I/O | General purpose I/O, or UART Carrier-Detect input (active low). Defaults to GPIO input with internal pull-up resistor. | | 2 | GPIO0/RI#/RWK# | I/O | General purpose I/O, or UART Ring-Indicator input (active low), or Remote Wakeup input. Defaults to GPIO input with internal pull-up resistor. See "Remote Wakeup" on page 7. | | 3 | GND | PWR | Power supply common, ground. | | 4 | USBD+ | I/O | USB port differential data positive. This pin has internal pull-up resistor compliant to the USB 2.0 specification. The ESD protection on this pin is ±15kV HBM. | | 5 | USBD- | I/O | USB port differential data negative. The ESD protection on this pin is ±15kV HBM. | | 6 | VCC | PWR | 3.3V power to the device, or 3.3V power output from the device when 5V power is supplied to VCC_REG pin. 3.3V output power can source up to 200 mA maximum (including the device) and should be decoupled by minimum of 4.7µF ceramic capacitor. See "USB Power Modes" on page 9. | | 7 | VCC_REG | PWR | 5V or 3.3V power to the device. In bus-powered mode, connect VBUS power from the USB host to this pin and to the VBUS_SENSE pin. See Figure 1. In self-powered mode, connect on-board 5V or 3.3V source to this pin and VBUS from the USB host to the VBUS_SENSE pin. See Figure 2 and Figure 3. | | 8 | VBUS_SENSE | I | Must be connected to VBUS power from the USB host PC. This pin is used to disable the internal pull-up resistor on the USBD+ signal when VBUS is not present. | | 9 | RESET# | I/O OD | Active low open drain output. Asserted at power on or any time device is reset by either register or USB bus reset. As an input, must be asserted for at least 15µs to force a device reset. Reset pulse width input of shorter than 15µs will have unknown effects. A weak internal pull-up resistor provides noise immunity if left unconnected. | | 10 | GPIO9/RXT | I/O | General purpose I/O, or UART receive data indicator. Defaults to GPIO input with internal pull-up resistor. See "TXT and RXT Pins" on page 15. When configured as receive indicator, this pin will toggle at ~10Hz intervals while the UART is receiving data. | | 11 | USB_STAT2 | O / OD | This pin has the same functionality as the USB_STAT1 pin. However, the default output for this pin is active low polarity, asserted whenever the XR21B1420 is placed into a suspended state. This default may be changed via the PIN_CFG_USB_STAT2 register. | | 12 | USB_STAT1 | 0 | The USB_STAT1 output pin may be used to indicate any of three USB status conditions: 1. USB_STAT1 is asserted when the USB host asserts USB reset. 2. USB_STAT1 is asserted when the USB host PC places the XR21B1420 device into the suspend state. 3. USB_STAT1 is asserted when it is not safe to draw the amount of current requested in the Device Maximum Power field of the Configuration Descriptor. a. For a low power device (<=1 unit load or 100mA, bMaxPower <= 0x32), USB_STAT1 will be asserted when the USB UART is in the suspend mode or when it is not yet configured. b. For a high power device (bMaxPower > 0x32), USB_STAT1 will be asserted when the USB UART is in the suspend mode or when it is not yet configured. The assertion polarity and status condition are selectable via the PIN_CFG_STAT1 register. The USB_STAT pin will be de-asserted whenever the selected condition(s) is/are not met. The default output for this pin is active high polarity, asserted whenever the XR21B1420 is placed into a suspended state. | | 13 | NC | - | No Connect. | | 14 | NC | - | No Connect. | | 15 | NC | - | No Connect. | | Pin No. | Pin Name | Туре | Description | |---------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | GPIO8/TXT | I/O | General purpose I/O, or UART transmit data indicator. Defaults to GPIO input with internal pull-up resistor. See "TXT and RXT Pins" on page 15. When configured as transmit indicator, this pin will toggle at ~10Hz intervals while the UART is transmitting data. | | 17 | GPIO7/RS485 | I/O | General purpose I/O, or RS-485 half-duplex enable output. Defaults to GPIO input with internal pull-up resistor. | | 18 | NC | - | No Connect. | | 19 | GPIO6/CLK | I/O | General purpose I/O, or clock or pulse output. Defaults to GPIO input with internal pull-up resistor. See "Programmable Output Clock" on page 13. | | 20 | NC | - | No Connect. | | 21 | NC | - | No Connect. | | 22 | NC | - | No Connect. | | 23 | GPIO4/CTS# | I/O | General purpose I/O, or UART Clear-to-Send input (active low). Defaults to GPIO input with internal pull-up resistor. See "Automatic RTS/CTS Hardware Flow Control" on page 13. | | 24 | GPIO5/RTS#/RS485 | I/O | General purpose I/O, or UART Request-to-Send output (active low), or auto RS-485 half-duplex control. Defaults to GPIO input with internal pull-up resistor. See "Automatic RTS/CTS Hardware Flow Control" on page 13 or "Multidrop mode with address matching" on page 14. | | 25 | RX | 1 | UART Receive Data. | | 26 | TX | 0 | UART Transmit Data. | | 27 | GPIO2/DSR# | I/O | General purpose I/O, or UART Data-Set-Ready input (active low). Defaults to GPIO input with internal pull-up resistor. See "Automatic DTR/DSR Hardware Flow Control" on page 14. | | 28 | GPIO3/DTR# | I/O | General purpose I/O, or UART Data-Terminal-Ready push-pull output (active low). Defaults to GPIO input with internal pull-up resistor. See "Automatic DTR/DSR Hardware Flow Control" on page 14. | Type: I = Input, O = Output, I/O = Input/Output, PWR = Power, OD = Open-Drain ## **Functional Block Diagram** ## **Functional Description** #### **USB** Interface The USB interface of the XR21B1420 is compliant with the USB 2.0 Full-Speed Specifications. The XR21B1420 uses the following set of parameters: - 1 Control Endpoint - Endpoint 0 as outlined in the USB specifications - 1 Configuration is supported - 1 Interface for the UART - Bulk-in and bulk-out endpoints - Interrupt-in endpoint for notifications #### **USB Vendor and Product IDs** Exar's USB Vendor ID is 0x04E2. This is the default Vendor ID that is used for the XR21B1420. Customers may obtain their own Vendor ID from USB.org. The default USB Product ID for the XR21B1420 is 0x1420. Upon request, Exar will provide up to 8 PID values for use with Exar's VID. The VID and PID can be changed using the VID and PID fields. Refer to Table 1 ### **USB Suspend** All USB peripheral devices must support the USB suspend mode. Per USB standard, the XR21B1420 device will begin to enter the suspend state if it does not detect any activity, (including Start of Frame or SOF packets) on its USB data lines for 3 ms. The peripheral device must then reduce power consumption from VBUS power within the next 7 ms to the allowed limit of 2.5 mA for the suspended state. Note that in this context, the "device" is all circuitry (including the XR21B1420) that draws power from the host VBUS. ## **Remote Wakeup** If the XR21B1420 device has been placed into the suspend state by the USB host, a high to low transition on the RI#/RWK# pins can be used to request that the host exit the suspended state. By default the XR21B1420 device reports in its USB device attributes that it supports remote wakeup. The RI#/RWK# pin of the UART is enabled for remote wakeup signaling if the default configuration as an input pin has not been changed. Additionally, the RX pin of the UART may also be enabled via OTP to support remote wakeup. Note that the CDC driver does not support remote wakeup. ## **USB Strings** USB specifies three character string descriptors that are provided to the USB host during enumeration in string descriptors: the manufacturer, product and serial strings. The default manufacturer and product strings for the XR21B1420 device are "Exar Corp." and, "Exar USB UART", respectively. The serial number string is a unique alpha-numeric string programmed into the device at the factory. All character strings use Unicode UTF-16LE format by default, but the Unicode language ID may be changed for the manufacturer and product strings. The default character string language ID is US English. If the language ID is modified via OTP, the serial number string should also be modified accordingly. To ensure unique serial number strings, it is recommended that the factory pre-programmed serial number string be used. Table 1: USB String Descriptor Defaults | Descriptor | Value | |---------------------|------------------| | Exar USB Vendor ID | 0x04E2 | | Exar USB Product ID | 0x1420 | | Manufacturer String | Exar Corp. | | Product String | Exar USB<br>UART | ### **Device Driver** The XR21B1420 device may be used with either a standard CDC-ACM driver or an Exar supplied custom driver. The CDC-ACM driver is native to the Operating System. In Linux, the CDC-ACM driver will automatically load for the XR21B1420, but in the Windows OS, an extra INF file is required to install the CDC-ACM driver. The custom drivers must also be installed, although for Windows 7 OS and newer with Internet access and Windows updates set to automatic, the latest Windows-Certified (WHQL/HCK) driver will be downloaded and installed automatically. #### **CDC-ACM Driver** Because the CDC-ACM driver has no ability to access the XR21B1420 internal device registers, the device is initialized to certain hardware defaults. By default the XR21B1420 enables hardware RTS/CTS flow control, GPIO7 is set as active high auto RS-485 half-duplex control, and RI, CD and DSR pins are enabled to be interrupt sensitive. These settings are listed in Table 2. Additionally, the low latency threshold in CDC mode is automatically set to 40,960 bps. Refer to "RX FIFO Low Latency" on page 12. This threshold may be modified in the OTP CDC\_ACM\_BAUD\_THRESH locations. Table 2: XR21B1420 Register Defaults with CDC-ACM Driver | Register | Value | Notes | |----------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | FLOW_CONTROL | 0x0001 | Hardware flow control | | GPIO_MODE | 0x0339 | RTS / CTS flow control, GPIO7 is used as RS-485 half-duplex enable (RS485) with active high polarity. GPIO6 is a GPIO input, RXT and TXT remain enabled. | | GPIO_DIRECTION | 0x0028 | DTR / RTS are configured as outputs (TXT, RXT, CLK and RS485 are also special function outputs). All other GPIOs are configured as inputs. | | GPIO_INT_MASK | 0x03F0 | RI, CD and DSR are interrupt sensitive, i.e. can cause a USB interrupt to be generated. | #### **Custom Exar Driver** Custom Windows and Linux drivers are available from Exar. The custom driver allows software applications to make full use of the XR21B1420 register set and features. Note that a custom driver must always immediately set CUSTOM\_DRIVER bit-0 = 1. Once CUSTOM\_DRIVER bit-0 is set, the custom driver can use standard CDC-ACM commands without the XR21B1420 automatically changing to the settings in the Table 2. #### **USB Power Modes** The XR21B1420 device may be configured in any of the following power modes: bus-powered, self-powered 5V, or self-powered 3.3V. In all three modes, the VBUS power signal from the USB host must be connected to the VBUS\_SENSE pin of the device. The default power mode for the XR21B1420 is bus powered. In this mode, the USB device's maximum power requirement from the host must be specified. In this context, the USB device includes all components on the PCB that will draw power from the USB host VBUS power. The default maximum power for the XR21B1420 is 100mA. This may be changed using the Attributes field in the OTP. #### **Bus-Powered** In bus-powered mode, VBUS from the USB cable supplies 5V to the XR21B1420 device. The VCC pin will supply a 3.3V output. Figure 1: Bus-Powered Mode ### **Self-Powered 5V** In self-powered 5V mode, a local source provides 5V to the XR21B1420 device. The USB attributes should be changed in the OTP to correctly report self-powered mode. The VCC pin will supply a 3.3V output. Figure 2: Self-Powered 5V Mode #### Self-Powered 3.3V In self-powered 3.3V mode, a local source provides 3.3V to both the VCC\_REG and VCC pins of the XR21B1420 device. The USB attributes should be changed in the OTP to correctly report self-powered mode. Figure 3: Self-Powered 3.3V Mode #### Reset The XR21B1420 has three different types of resets: power-on reset or POR, hardware reset, and USB bus reset. The results of each of the three types of resets are listed in Table 3. | Reset Type | Device Actions | |-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | Power On Reset<br>(POR) | Resets all registers and pins to default states including any OTP modifications. Locks OTP from further writes if Global Lock is set. | | Hardware Reset | Resets all registers and pins to default states including any OTP modifications. Locks OTP from further writes if Global Lock is set. | | USB Bus Reset | Resets USB Interface, re-enumerate device, reset all internal states, clear UART FIFOs. Does not reset registers or pin configurations. | **Table 3: Device Resets** ## **UART** The UART may be configured via USB control transfers from the USB host. The UART transmitter and receiver sections are described separately in the following sections. At power-up, the XR21B1420 will default to 115.2 kbps, 8 data bits, no parity bit, 1 stop bit, and no flow control. If a standard CDC driver accesses the XR21B1420, these defaults will be changed. See "Device Driver" on page 8. #### **Transmitter** The transmitter consists of a 512-byte TX FIFO and a Transmit Shift Register (TSR). Once a Set transmit data interrupt out or bulk-out packet has been received and the CRC has been validated, the data bytes in that packet are written into the TX FIFO. Data from the TX FIFO is transferred to the TSR when the TSR is idle or has completed sending the previous data byte. The TSR shifts the data out onto the TX output pin at the selected baud rate. The transmitter sends the start bit followed by the data bits (starting with the LSB), inserts the proper parity-bit if enabled, and adds the stop-bit(s). The transmitter may be configured for 5, 6, 7 or 8 data bits with or without parity or 9 data bits without parity. If 5, 6, 7 or 8 bit data with parity is selected, the TX FIFO contains 8 bits data and the parity bit is automatically generated and transmitted. If 9 bit data is selected, parity cannot be generated. The 9th bit will not be transmitted unless the wide mode is enabled. #### **Wide Mode Transmit** When both 9 bit data and wide mode are enabled, two bytes of data will be written into the TX FIFO. The first byte is the first 8 bits (data bits 7-0) of the 9-bit data. Bit-0 of the second byte is bit-8 of the 9-bit data. The data that is transmitted on the TX pin is as follows: start bit, 9-bit data, stop bit. Wide mode may be enabled using the TX\_WIDE\_MODE and RX\_WIDE\_MODE registers. #### **Receiver** The receiver consists of a 512-byte RX FIFO and a Receive Shift Register (RSR). Data that is received in the RSR via the RX pin is transferred into the RX FIFO. Data from the RX FIFO is sent to the USB host by in response to a bulk-in request. Depending on the mode, error / status information for that data character may or may not be stored in the RX FIFO with the data. #### Normal receive operation with 5, 6, 7 or 8-bit data Received data is stored in the RX FIFO. Any parity, framing or overrun error or break status information related to the data is discarded. The receive data format is shown in Figure 4. Figure 4: Receive Data Format #### Normal receive operation with 9-bit data The first 8 bits of data received is stored in the RX FIFO. The 9th bit as well as any parity, framing or overrun error or break status information related to the data is discarded. #### Wide mode receive operation with 5, 6, 7 or 8-bit data Two bytes of data are loaded into the RX FIFO for each byte of data received. The first byte is the received data. The second byte consists of the error bits and break status. Wide mode receive data format is shown in Figure 5. Figure 5: Wide Mode Receive Data Format ### Wide mode receive operation with 9-bit data Two bytes of data are loaded into the RX FIFO for each byte of data received. The first byte is the first 8 bits of the received data. The 9th bit received is stored in the bit 0 of the second byte. The parity bit is not received / checked. The remainder of the 2nd byte consists of the framing and overrun error bits and break status. Error flags are also available from the ERROR\_STATUS register and the interrupt packet, however these flags are historical flags indicating that an error has occurred since the previous request. Therefore, no conclusion can be drawn as to which specific byte(s) may have contained an actual error. #### **RX FIFO Low Latency** In normal operation all bulk-in transfers will be of maxPacketSize (64) bytes to improve throughput and to minimize host processing. When there are 64 bytes of data in the RX FIFO, the XR21B1420 will acknowledge a bulk-in request from the host and transfer the data packet. If there are less than 64 bytes in the RX FIFO, the XR21B1420 may respond to the bulk-in request with a NAK indicating that data is not ready to transfer at that time. However, if there are less than 64 bytes in the RX FIFO and no data has been received for more than 3 character times, the XR21B1420 will acknowledge the bulk-in request and transfer any data in the RX FIFO to the USB host. In some cases, especially when the baud rate is low, this behavior may increase latency unacceptably. The XR21B1420 has a low latency register bit that will enable the XR21B1420 to immediately transfer any received data in the RX FIFO to the USB host without waiting for 3 character times. The custom driver may be used to automatically set the RX\_FIFO\_LOW\_LATENCY register to enable low latency mode, or the user may manually set it. With the CDC-ACM driver, the low latency mode is automatically set whenever the baud rate is set to a value of less than 40960 bps using the CDC\_ACM\_IF\_SET\_LINE\_CODING command. #### **GPIO** Each UART has 10 GPIO pins in addition to the TX and RX pins. Each GPIO pin may also be configured for one or more special functions. All GPIO pins as well as USB\_STAT1 and USB\_STAT2 may be configured for a variety of pin type options using the GPIO\_MODE register or by writing the OTP using XR\_SET\_OTP. All enabled pull-up and pull-down resistors are maintained during the USB suspend state. Pin configurations set using XR\_SET\_OTP are enabled following the next power-up reset and are permanent. During USB bus reset, resistors are disabled and are re-enabled after bus reset is deasserted. Pin configurations set using the GPIO\_MODE register will be lost after POR or USB bus reset. #### **Programmable Output Clock** The GPIO6/CLK pin may be enabled as a clock output using the GPIO\_MODE register. The OUTCLK register can be used to program the output frequency of the clock from 24 MHz down to approximately 47 KHz. The duty cycle can also be programmed from 50/50 to a single low or high going pulse. The default values of zero for both DIV\_HI and DIV\_LO in the OUTCLK register will result in a frequency of 24 MHz. For any non-zero values for DIV\_HI and DIV\_LO, the clock frequency is determined by the formula: FREQ = 24 MHz / (DIV\_HI + DIV\_LO). The duty cycle is determined by the ratio of DIV\_HI to DIV\_LO. #### **Flow Control** The XR21B1420 is able to perform both hardware and software flow control. Both hardware and software flow control modes are configured via the GPIO\_MODE and FLOW\_CONTROL registers. In both modes, flow control is asserted when the bytes in the RX FIFO reach the watermark set in the RX\_THRESHOLD register. Hardware flow control can either be RTS/CTS or DTR/DSR controlled. Note that although the default pin configuration for GPIO5/RTS#/RS485 and GPIO4/CTS# are for RTS output and CTS input respectively, the hardware RTS/CTS flow control mode must be set in the FLOW CONTROL register in order to utilize the flow control functionality. #### **Automatic RTS/CTS Hardware Flow Control** Automatic RTS flow control is used to prevent data overrun errors in the local RX FIFO using the RTS signal to the remote UART. The RTS signal will be asserted (low) when there are less than 450 bytes in the receive FIFO. When the RX FIFO reaches the 450 byte threshold, the RTS pin will be de-asserted. The CTS# input is monitored by the remote UART to suspend/restart the local transmitter. Refer to Figure 6. Conversely, when the remote UART reaches its receive FIFO threshold, its RTS will be de-asserted, and the XR21B1420 CTS input will cause the device to suspend data transmission. - 1) COM port opened, RX FIFO empty, RTSA# output is asserted - 2) Signal propagated to CTSB# input - 3) Data bytes enter TX FIFO, begin transmitting on TXB - 4) Data propagates to Receiving device RXA - 5) RX FIFO reaches threshold - 6) RTSA# de-asserts - 7) Signal propagates to CTSB# input - 8) Transmission stops on TXB - 9) USB Bulk-In empties RX FIFO below threshold, RTSA# is asserted - 10) Signal propagated to CTSB# input - 11) Data bytes resume transmitting on TXB Figure 6: Auto RTS and CTS Flow Control Operation #### **Automatic DTR/DSR Hardware Flow Control** Auto DTR/DSR hardware flow control behaves the same as the Auto RTS/CTS hardware flow control described above except that it uses the DTR# and DSR# signals. GPIO2 and GPIO3 become DSR# and DTR#, respectively, when the GPIO2MODE register is configured for DTR/DSR hardware flow control. #### **Automatic XON/XOFF Software Flow Control** When software flow control is enabled, the XR21B1420 compares the receive data characters with the programmed XON or XOFF characters. If the received character matches the programmed XOFF character, the XR21B1420 will halt transmission as soon as the current character has completed transmission. Data transmission is resumed when a received character matches the XON character. In the receive data direction, the XOFF character will be sent when there are 450 bytes in the receive FIFO. When there are again less than 450 bytes in the RX FIFO, the XON character will be sent. This threshold may be changed using the RX\_THRESHOLD register. Software flow control is enabled / disabled by the FLOW\_CONTROL register. Additionally, the XON\_CHAR and XOFF\_CHAR registers may be used to configure the start (XON) and stop (XOFF) characters. #### Multidrop mode with address matching The XR21B1420 device has two address matching modes which are set by the FLOW\_CONTROL and GPIO\_MODE registers. These modes are intended for use in a multi-drop network application. Address matching may be used with any size data character, as well as with and without parity. An address match occurs when the last (most significant) received data bit or the parity bit, if there is one, is a '1' and the address matches the value stored in either the XON\_CHAR or XOFF\_CHAR register. To send an address byte use 5, 6, 7, 8 or 9 bit data with either the most significant data bit a '1' or if parity is used, set mark parity. To send data bytes, the most significant data bit must be a '0' or use space parity. #### **Receiver** If an address match occurs in either of the address matching modes, the address byte and all subsequent data bytes will be loaded into the RX FIFO. The UART Receiver will automatically be disabled when an address byte is received that does not match the values in the XON\_CHAR or XOFF\_CHAR characters. #### **Transmitter** In flow control mode 3, the UART transmitter will transmit irrespective of the RX address match. In flow control mode 4, the UART will only transmit following an RX address match. ## **Programmable Turn-Around Delay** By default, the selected RS-485 half-duplex enable pin (either GPIO7/RS485 or GPIO5/RTS#/RS485) will be de-asserted immediately after the stop bit of the last byte has been shifted. However, this may not be ideal for systems where the signal needs to propagate over long cables. Therefore, the de-assertion of the RS-485 half-duplex enable can be delayed from 1 to 15 bit times via the XCVR\_EN\_DELAY register to allow for the data to reach distant UARTs. ## **UART Half-Duplex Mode** In UART half-duplex mode, the UART will ignore any data on the RX input when the UART is transmitting data. The half-duplex mode can be configured using the FLOW CONTROL register. #### **IR Mode** The XR21B1420 supports IR mode at a maximum baud rate of 2.5 Mbaud with transmit pulses of 3/16th or 4/16th of a bit period and centered in the bit period. Receive data may be inverted to conform to some manufacturer's non-standard devices. IR mode is disabled by default but may be enabled by the IR\_MODE register. #### **USB STAT Pins** The XR21B1420 has two USB\_STAT output pins that may be used to indicate 3 different statuses in either positive or negative polarity. The SUSPEND status indicates that the XR21B1420 device has been placed into a suspended state by the USB host. This output can then be used by external circuitry, for example, to power down devices in order to meet USB requirements for suspend mode. The LOW\_POWER status is similar to the SUSPEND status, but LOW\_POWER is also asserted for high power devices (any device that consumes more than 100 mA of VBUS power from the USB host), before the device is configured during enumeration by the USB host. For low power devices (devices that consume 100 mA or less of VBUS power), SUSPEND and LOW\_POWER status outputs are functionally the same. Lastly, the BUS\_RESET output status is asserted any time the XR21B1420 device is being reset by the USB host. This status output could be used, for example, by an FPGA or other logic device to synchronize this external logic with the XR21B1420 device. #### **Suspend Mode Settings** The USE\_SUSPEND bit controls the GPIO pins when the XR21B1420 device is suspended by the USB host. If USE\_SUSPEND is cleared to '0', the GPIO pins retain their output states when the device is suspended. When USE\_SUSPEND is set to '1', the GPIO pin's behavior is defined by the SUSPEND\_STATE and SUSPEND\_MODE registers, with the following exceptions: GPIO0/CLK when configured as an output clock will always be driven low, i.e the clock output will stop, and GPIO1/RTS#/RS485 or GPIO3/RS485 when configured as auto. RS-485 half-duplex enable will always be de-asserted. Note that USE\_SUSPEND does not affect the UART RX and TX pins. During suspend state, RX and TX will always idle to a logic '1' state. The SUSPEND\_STATE field will set or clear the GPIO pins and the SUSPEND\_MODE field will configure GPIO outputs as either open drain or push-pull outputs. SUSPEND\_STATE and SUSPEND\_MODE may be configured through registers or OTP. As opposed to OTP configuration, register configurations are not retained if the power is lost or the bus is reset. #### **TXT and RXT Pins** The Transmit toggle and Receive toggle pins "toggle" at a rate of approximately 10 Hz whenever the UART transmit and receive pins (respectively) are active. #### **OTP** The OTP is an on-chip non-volatile memory, that is incrementally one-time programmable via the USB interface. Some bits are pre-programmed at the factory and caution must be taken not to program any locations except those user defined addresses given in this data sheet. Once a specific portion of the OTP is programmed, the PROG bit for that section of the OTP must be set and further changes to that section will not be allowed. ## **USB Control Commands** The following table shows all of the USB Control Commands that are supported by the XR21B1420. Commands include standard USB commands, CDC-ACM commands and Exar vendor specific commands. The device internal registers are accessed using the vendor specific XR\_GET\_REG and XR\_SET\_REG, XR\_GET\_REVISION, XR\_GET\_USB\_STAT and XR\_SET\_USB\_STAT vendor specific commands. **Table 4: Supported USB Control Commands** | News | Request | B | Value | | Ind | Index | | ngth | D | | |------------------------------------------|---------|---------|-------|-----|------------------|--------|------------|------------|-------------------------------------------------|--| | Name | Туре | Request | LSB | MSB | LSB | MSB | LSB | MSB | Description | | | DEV GET_STATUS | 0x80 | 0x0 | 0x0 | 0x0 | 0x0 | 0x0 | 0x2 | 0x0 | Device: remote wake-up + self-powered | | | IF GET_STATUS | 0x81 | 0x0 | 0x0 | 0x0 | 0x0 | 0x0 | 0x2 | 0x0 | Interface: zero | | | EP GET_STATUS | 0x82 | 0x0 | 0x0 | 0x0 | 0x0,0x4<br>,0x84 | 0x0 | 0x2 | 0x0 | Endpoint: halted | | | DEV CLEAR_FEA-<br>TURE | 0x00 | 0x1 | 0x1 | 0x0 | 0x0 | 0x0 | 0x0 | 0x0 | Device remote wake-up | | | EP CLEAR_FEA-<br>TURE | 0x02 | 0x1 | 0x0 | 0x0 | 0x0,0x4<br>,0x84 | 0x0 | 0x0 | 0x0 | Endpoint halt | | | DEV SET_FEATURE | 0x00 | 0x3 | 0x1 | 0x0 | 0x0 | 0x0 | 0x0 | 0x0 | Device remote wake-up | | | EP SET_FEATURE | 0x02 | 0x3 | 0x0 | 0x0 | 0x0,0x4<br>,0x84 | 0x0 | 0x0 | 0x0 | Endpoint halt | | | SET_ADDRESS | 0x00 | 0x5 | addr | 0x0 | 0x0 | 0x0 | 0x0 | 0x0 | addr = 1 to 127 | | | GET_DESCRIPTOR | 0x80 | 0x6 | 0x0 | 0x1 | 0x0 | 0x0 | len<br>MSB | len<br>MSB | Device descriptor | | | GET_DESCRIPTOR | 0x80 | 0x6 | 0x0 | 0x2 | LangID | LangID | len<br>MSB | len<br>MSB | Configuration descriptor | | | GET_DESCRIPTOR | 0x80 | 0x6 | 0x0 | 0x3 | 0x0 | 0x0 | len<br>MSB | len<br>MSB | String descriptor | | | GET_CONFIGURA-<br>TION | 0x80 | 0x8 | 0x0 | 0x0 | 0x0 | 0x0 | 0x1 | 0x0 | | | | SET_CONFIGURA-<br>TION | 0x00 | 0x9 | n | 0x0 | 0x0 | 0x0 | 0x0 | 0x0 | n = 0, 1 | | | GET_INTERFACE | 0x81 | 0x10 | 0x0 | 0x0 | 0x0 | 0x0 | 0x1 | 0x0 | | | | CDC_ACM_IF<br>SET_LINE_CODING | 0x21 | 0x20 | 0x0 | 0x0 | 0x0 | 0x0 | 0x7 | 0x0 | Set the UART baud rate, parity, stop bits, etc. | | | CDC_ACM_IF<br>GET_LINE_CODING | 0xA1 | 0x21 | 0x0 | 0x0 | 0x0 | 0x0 | 0x7 | 0x0 | Get the UART baud rate, parity, stop bits, etc. | | | CDC_ACM_IF<br>SET_CONTROL_<br>LINE_STATE | 0x21 | 0x22 | 0x0 | 0x0 | 0x0 | 0x0 | 0x7 | 0x0 | Set/Clear DTR in CDC-ACM mode. | | **Table 4: Supported USB Control Commands** | Name | Request | Beguest | Va | lue | Ind | lex | Lei | ngth | Description | |--------------------------------|---------|---------|-----------------------|-----------------------|---------------|------|-----|------|---------------------------------------------------------------| | Name | Туре | Request | LSB | MSB | LSB | MSB | LSB | MSB | Description | | CDC_ACM_IF<br>SEND_BREAK | 0x21 | 0x23 | val<br>LSB | val<br>MSB | 0x0 | 0x0 | 0x0 | 0x0 | Send a break for the specified duration. | | XR_GET_CHIP_ID | 0xC0 | 0xFF | 0x0 | 0x0 | 0x0 | 0x0 | 0x6 | 0x0 | Get Exar VID (2 bytes), PID (2 bytes) and bcdDevice (2 bytes) | | XR_SET_REG<br>See Table 5 | 0x41 | 0x0 | write-<br>data<br>LSB | write-<br>data<br>MSB | write<br>addr | 0x0 | 0x0 | 0x0 | Vendor specific register access. | | XR_GET_REG<br>See Table 5 | 0xC1 | 0x0 | 0x0 | 0x0 | read<br>addr | 0x0 | 0x2 | 0x0 | Vendor specific register access. | | XR_GET_REVISION<br>See Table 5 | 0xC0 | 0x0 | 0x0 | 0x0 | 0x60 | 0x02 | 0x2 | 0x0 | Vendor specific register access. | | XR_SET_USB_STAT<br>See Table 5 | 0x40 | 0x0 | write-<br>data<br>LSB | write-<br>data<br>MSB | 0x62 | 0x02 | 0x0 | 0x0 | Vendor specific register access. | | XR_SET_USB_STAT<br>See Table 5 | 0xC0 | 0x0 | 0x0 | 0x0 | 0x62 | 0x02 | 0x2 | 0x0 | Vendor specific register access. | ## **Register Set Description** The internal register set of the XR21B1420 controls the UART functionality, basic functionality of the FIFOs, OTP controls, as well as registers associated with the processing of driver commands. All registers are accessible via the USB interface using the XR\_SET\_REG and XR\_GET\_REG USB commands, except for the REVISION\_ID and USB\_STAT registers which are accessible with the XR\_GET\_REVISION and XR\_GET/SET\_USB\_STAT commands respectively. Note that the UART\_ENABLE register should be used to disable the UART prior to any register write and re-enable the UART following any single or sequence of register writes except for the GPIO\_SET, GPIO\_CLEAR, TX\_BREAK and ERROR\_STATUS registers. All registers are 16 bits wide. The upper byte of single byte registers as well as bit locations with field label of '0' in Table 5 are reserved. All reserved bits must be written as zeroes when modifying register contents. Table 5: XR21B1420 Register Map | Address | Register Name | Bit 7<br>(15) | Bit 6<br>(14) | Bit 5<br>(13) | Bit 4<br>(12) | Bit 3<br>(11) | Bit 2<br>(10) | Bit 1<br>(9) | Bit 0<br>(8) | |---------|----------------------|-----------------|------------------|-----------------|-----------------------|-----------------|---------------|-----------------------|--------------| | 0x000 | UART_ENABLE | 0 | 0 | 0 | 0 | 0 | 0 | RX | TX | | 0x006 | FLOW_CONTROL | 0 | 0 | 0 | 0 | Half-<br>Duplex | Flow C | Control Mode | Select | | 0x007 | XON_CHAR | | | | VAL | _UE | | | | | 0x008 | XOFF_CHAR | | | | VAL | _UE | | | | | 0x009 | ERROR_STATUS | Break<br>Status | Overrun<br>Error | Parity<br>Error | Framing<br>Error | Break<br>Error | 0 | 0 | 0 | | 0x00A | TX_BREAK[15:8] | | | | VALUE | (MSB) | | | | | UXUUA | TX_BREAK[7:0] | | | | VALUE | (LSB) | | | | | 0x00B | XCVR_EN_DELAY | 0 | 0 | 0 | 0 | | De | lay | | | | GPIO_MODE[15:8] | 0 | 0 | 0 | 0 | | | RXT_EN | TXT_EN | | 0x00C | GPIO_MODE[7:0] | CLK_EN | RS485_SEL | | XCVR<br>Enable<br>Pin | Enable Enable | | Mode Select | | | 0000 | GPIO_DIRECTION[15:8] | 0 | 0 | 0 | 0 | 0 | 0 | GPIO9 | GPIO8 | | 0x00D | GPIO_DIRECTION[7:0] | GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | 0005 | GPIO_SET[15:8] | 0 | 0 | 0 | 0 | 0 | 0 | GPIO9 | GPIO8 | | 0x00E | GPIO_SET[7:0] | GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | 0005 | GPIO_CLEAR[15:8] | 0 | 0 | 0 | 0 | 0 | 0 | GPIO9 | GPIO8 | | 0x00F | GPIO_CLEAR[7:0] | GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | 0010 | GPIO_STATE[15:8] | 0 | 0 | 0 | 0 | TX | RX | GPIO9 | GPIO8 | | 0x010 | GPIO_STATE[7:0] | GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | 0.011 | GPIO_INT_MASK[15:8] | 0 | 0 | 0 | 0 | 0 | RX | GPIO9 | GPIO8 | | 0x011 | GPIO_INT_MASK[7:0] | GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | 0x012 | CUSTOMIZED_INT | 0 | 0 | 0 | 0 | 0 | 0 | INT_<br>BREAK_<br>NEG | EN | Table 5: XR21B1420 Register Map | Address | Register Name | Bit 7<br>(15) | Bit 6<br>(14) | Bit 5<br>(13) | Bit 4<br>(12) | Bit 3<br>(11) | Bit 2<br>(10) | Bit 1<br>(9) | Bit 0<br>(8) | | | |---------|--------------------------|---------------------|---------------|---------------|---------------|---------------|---------------|---------------|--------------|--|--| | 0010 | PIN_OPEN_DRAIN[15:8] | 0 | 0 | 0 | 0 | TX | 0 | GPIO9 | GPIO8 | | | | 0x013 | PIN_OPEN_DRAIN[7:0] | GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | | | 0x014 | PIN_PULLUP_EN[15:8] | 0 | 0 | 0 | 0 | 0 | RX | GPIO9 | GPIO8 | | | | 0x014 | PIN_PULLUP_EN[7:0] | GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | | | 0x015 | PIN_PULLDOWN_EN[15:8] | 0 | 0 | 0 | 0 | 0 | RX | GPIO9 | GPIO8 | | | | 0.015 | PIN_PULLDOWN_EN[7:0] | GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | | | 0x016 | LOOPBACK | 0 | 0 | 0 | 0 | 0 | DTR_<br>DSR | RTS_<br>CTS | TX_<br>RX | | | | 0x017 | IR_MODE | 0 | 0 | 0 | 0 | 0 | TX<br>PULSE | RX_I<br>NVERT | EN | | | | 0x018 | OUTCLK[15:8] | | | | DIV | _HI | | | | | | | UXUIO | OUTCLK[7:0] | | | | DIV | _LO | | | | | | | 0x01F | REMOTE_WAKE | 0 | 0 | 0 | 0 | RX_EN | RI_EN | 0 | 0 | | | | 0x040 | TX_FIFO_FLUSH | 0 | 0 | 0 | 0 | 0 | AUTO<br>CLOSE | AUTO_<br>OPEN | RESET | | | | 0044 | TX_FIFO_COUNT[15:8] | 0 | 0 | 0 | 0 | 0 | 0 | COUNT[9:8] | | | | | 0x041 | TX_FIFO_COUNT[7:0] | | | | COUN | IT[7:0] | | | | | | | 0x042 | TX_WIDE_MODE | 0 | 0 | 0 | 0 | 0 | 0 | 0 | EN | | | | 0x043 | RX_FIFO_FLUSH | 0 | 0 | 0 | 0 | 0 | AUTO<br>CLOSE | AUTO_<br>OPEN | RESET | | | | 0x044 | RX_FIFO_COUNT[15:8] | 0 | 0 | 0 | 0 | 0 | 0 | COUN | NT[9:8] | | | | 0x044 | RX_FIFO_COUNT[7:0] | | | | COUN | IT[7:0] | | | | | | | 0x045 | RX_WIDE_MODE | 0 | 0 | 0 | 0 | 0 | 0 | 0 | EN | | | | 0x046 | LOW_LATENCY | 0 | 0 | 0 | 0 | 0 | 0 | 0 | EN | | | | 0x047 | RX_THRESHOLD[15:8] | 0 | 0 | 0 | 0 | 0 | 0 | COUN | NT[9:8] | | | | 0X047 | RX_THRESHOLD[7:0] | | | | COUN | IT[7:0] | | | | | | | 0x060 | CUSTOM_DRIVER | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ACTIVE | | | | 0x06A | SUSPEND_STATE[15:8] | 0 | 0 | DSR | DTR | RI | CD | 0 | 0 | | | | UXUUA | SUSPEND_STATE[7:0] | RXT | TXT | 0 | 0 | RS485 | CTS | RTS | CLK | | | | 0x06B | SUSPEND_MODE[15:8] | USE<br>SUS-<br>PEND | 0 | DSR | DTR | RI | CD | 0 | 0 | | | | | SUSPEND_MODE[7:0] | RXT | TXT | 0 | 0 | RS485 | CTS | RTS | CLK | | | | 0x260 | REVISION_ID <sup>a</sup> | | | | VAL | _UE | | | | | | ## Table 5: XR21B1420 Register Map | Address | Register Name | Bit 7<br>(15) | Bit 6<br>(14) | Bit 5<br>(13) | Bit 4<br>(12) | Bit 3<br>(11) | Bit 2<br>(10) | Bit 1<br>(9) | Bit 0<br>(8) | |---------|-------------------------------|---------------|---------------|---------------|---------------|---------------|---------------|--------------|--------------| | 0x262 | USB_STATUS[15:8] <sup>b</sup> | 0 | 0 | STATE1 | SEL1 | | CTRL1 | | | | UNZUZ | USB_STATUS[7:0] | 0 | 0 | STATE0 | SEL0 CTR | | RL0 | | | a. The REVISION\_ID register is accessed using XR\_GET\_REVISION, i.e. not XR\_SET\_REG or XR\_GET\_REG.b. The USB\_STATUS registers are accessed using XR\_SET\_USB\_STAT and XR\_GET\_USB\_STAT, i.e. not XR\_SET\_REG or XR\_GET\_REG. ## **XR21B1420 Register Descriptions** ## UART\_ENABLE (0x000) - Read/Write The UART transmitter and receiver must be disabled before writing to any other UART registers except for the GPIO\_SET, GPIO\_CLEAR, TX\_BREAK and ERROR\_STATUS registers. | Bit | Default | Description | |------|---------|----------------------------------------------------------------| | 15:2 | 0 | Reserved These bits are reserved and should be written as '0'. | | 1 | 0 | Enable UART RX 0: UART RX disabled 1: UART RX enabled | | 0 | 0 | Enable UART TX 0: UART TX disabled 1: UART TX enabled | ### FLOW\_CONTROL (0x006) - Read/Write This register selects the flow control mode. This register should only be written to when the UART is disabled. Writing to the FLOW\_CONTROL register when the UART is enabled will result in undefined behavior. | Bit | Default | Description | |------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | 0 | Reserved These bits are reserved and should be written as '0'. | | 3 | 0 | UART Half-Duplex Mode 0: Normal (full-duplex) mode. The UART can transmit and receive data at the same time. 1: UART Half-Duplex Mode. In half-duplex mode, any data on the RX pin is ignored when the UART is transmitting data. | | 2:0 | 000 | Mode 000: Mode 0. No flow control, no address matching. 001: Mode 1. HW flow control enabled. Auto RTS/CTS or DTR/DSR must be selected by GPIO_MODE. 010: Mode 2. SW flow control enabled. 011: Mode 3. Multidrop mode - RX only after address match, TX independent. (Typically used with GPIOMODE 3). 100: Mode 4. Multidrop mode - RX/TX only after address match. (Typically used with GPIO_MODE 4). 101 to 111: Reserved | ### XON\_CHAR (0x007) - Read/Write The XON\_CHAR stores the 5 through 8 bit XON character that is used for Automatic Software Flow control. In 9 bit mode, only bits 7 through 0 are used, i.e. bit 8 is always a '0'. Alternately, this register holds the unicast address for multi-drop applications with address matching mode. | Bit | Default | Description | |------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 0 | Reserved These bits are reserved and should be written as '0'. | | 7:0 | 0x11 | XON Character In Automatic Software Flow control mode, the UART will suspend data transmission when the XON character has been received. For behavior in the address match mode, see "Multidrop mode with address matching" on page 14. | #### XOFF\_CHAR (0x008) - Read/Write The XOFF\_CHAR stores the 5 through 8 bit XOFF character that is used for Automatic Software Flow control. In 9 bit mode, only bits 7 through 0 are used, i.e. bit 8 is always a '0'. Alternately, this register holds the multicast address for multi-drop applications with address matching mode. | Bit | Default | Description | |------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 0 | Reserved These bits are reserved and should be written as '0'. | | 7:0 | 0x13 | XOFF Character In Automatic Software Flow control mode, the UART will suspend data transmission when the XOFF character has been received. For behavior in the address match mode, see "Multidrop mode with address matching" on page 14. | ### ERROR\_STATUS (0x009) - Read-Clear This register reports any historical framing, parity and overrun errors as well as both current and historical break status, since the last time this register was read. As such, it does not indicate which character(s) the error(s) were associated with. For diagnostic purposes, WIDE\_MODE may be enabled such that errors are directly associated with the current byte. | Bit | Default | Description | |------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | 0 | Reserved These bits are reserved and should be written as '0'. | | 7 | 0 | Break Status (Read-Only) 0: Break condition is not present. 1: Break condition is currently being detected. | | 6 | 0 | Overrun Error 0: No overrun error. 1: An overrun error has been detected (clears after read). An overrun error occurs when the RX FIFO is full and another byte of data is received. | | Bit | Default | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | 0 | Parity Error 0: No parity error. 1: A parity error has been detected (clears after read). | | 4 | 0 | Framing Error 0: No framing error. 1: A framing error has been detected (clears after read). A framing error occurs when a stop bit is not present when it is expected. | | 3 | 0 | Break Error 0: No break condition. 1: A break condition has been detected (clears after read). | | 2:0 | 0 | Reserved These bits are reserved and should be written as '0'. | ## TX\_BREAK (0x00A) - Read/Write This register controls UART TX break signaling. | Bit | Default | Description | |------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | 0 | Value For value TX_BREAK value of N: If N == 0xFFFF, the UART TX outputs a continuous break signal. If 0x0000 < N < 0xFFFF (a maximum of 64,534 ms), the UART TX outputs a break signal that lasts N ms, and the register serves as a counter, counting down to 0, decrementing by 1 every millisecond. If N == 0x0000, the UART TX stops sending the break signal. When the user writes to this register, any previous process is terminated, and the new command takes effect. If data is being shifted out of the TX pin, the data will be completely shifted out before the break condition is generated. NOTE: After this register is programmed from 0x0000 to a non-zero value, the UART TX may take up to, but no more than 1 ms, before sending out the break condition. In addition, after the break counter decrements to zero, | | | | the UART TX may take up to, but no more than 2 UART characters, based on the current UART configuration, before stopping the break. Thus, the actual break length may be slightly longer than the programmed value, by up to, but no more than (1ms + 2x UART-character-length). | ## XCVR\_EN\_DELAY (0x00B) - Read/Write | Bit | Default | Description | |------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | 0 | Reserved These bits are reserved and should be written as '0'. | | 3:0 | 0 | Turn-around delay Turn-around delay controls the number of bit times (0-15) to wait before changing the direction of the RS-485 half-duplex from transmit to receive when auto RS-485 half-duplex control is enabled. This allows for propagation of characters to complete across lengthy mediums. | ## GPIO\_MODE (0x00C) - Read/Write | Bit | Default | Description | |-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | 0 | Reserved These bits are reserved and should be written as '0'. | | 9 | 1 | Receive Toggle 0: GPIO9 is used for general purpose I/O 1: GPIO9 is used to receive toggle output (default). | | 8 | 1 | Transmit Toggle 0: GPIO8 is used for general purpose I/O. 1: GPIO8 is used to transmit toggle output (default). | | 7 | 0 | Clock Enable 0: GPIO6 is used for general purpose I/O 1: GPIO6 is used to output a clock. See "OUTCLK (0x018) - Read/Write" on page 31. | | 6:5 | 0 | Auto RS-485 Half-Duplex Select 00: GPIO. GPIO7/RS485 is used for general purpose I/O 01: RS485_EN_ACT. GPIO7/RS485 is used for auto RS-485 half-duplex enable. Asserted whenever the UART is transmitting 10: RS485_EN_FLOW. GPIO7/RS485 is used for auto RS-485 half-duplex enable. Asserted for the duration of the address match 11: RESERVED. Reserved value, do not use | | 4 | 0 | Auto RS-485 Half-Duplex Pin 0: GPIO5/RTS#/RS485 function is selected by GPIO_MODE[2:0]. GPIO7/RS485 function is GPIO. 1: GPIO7/RS485 function is selected by GPIO_MODE[6:5]. GPIO5/RTS#/RS485 function must be any function other than that selected for GPIO7/RS485. | | 3 | 0 | Auto RS-485 Half-Duplex Polarity 0: Active low auto. RS-485 half-duplex enable 1: Active high auto. RS-485 half-duplex enable | | 2:0 | 000 | GPIO Mode Select 000: GPIO. RTS/CTS and DTR/DSR are used for general purpose I/O. 001: RTS_CTS. GPIO4 and GPIO5 used for Auto RTS/CTS HW Flow Control 010: DTR_DSR. GPIO2 and GPIO3 used for Auto DTR/DSR HW Flow Control 011: RS485_EN_ACT. GPIO5/RTS#/RS485 pin used for auto RS-485 half-duplex enable during Transmit 100: RS485_EN_FLOW. GPIO5/RTS#/RS485 pin used for auto RS-485 half-duplex enable after address match. 101 to 111: Reserved. Reserved value, do not use. | ### GPIO\_DIRECTION (0x00D) - Read/Write This register controls the direction of pins that are configured as GPIO. Pins that are configured for alternate functions via the GPIO\_MODE register are not controlled by this register. | Bit | Default | Description | |-------|---------|--------------------------------------------------------------------------| | 15:10 | 0 | Reserved These bits are reserved and should be '0'. | | 9:0 | 0 | GPIO Direction of GPIO[9:0] 0: GPIOx is an input. 1: GPIOx is an output. | #### GPIO SET (0x00E) - Write-Only This register controls pins configured as GPIO outputs. Pins configured for alternate functions via the GPIO\_MODE register are not controlled by this register. Writing a '1' to a bit position in this register sets the corresponding GPIO output high. Writing a '0' to a bit has no effect. For GPIO pins configured as inputs via the GPIO\_DIRECTION register, this register has no effect. | Bit | Default | Description | |-------|---------|-----------------------------------------------------------------------------------| | 15:10 | 0 | Reserved These bits are reserved and should be '0'. | | 9:0 | 0 | GPIO Set of GPIO[9:0] 0: No effect on GPIOx pin. 1: GPIOx output is set to a '1'. | ### GPIO\_CLEAR (0x00F) - Write-Only This register controls pins configured as GPIO outputs. Pins configured for alternate functions via the GPIO\_MODE register are not controlled by this register. Writing a '1' to a bit position in this register clears the corresponding GPIO output low. Writing a '0' to a bit has no effect. For GPIO pins configured as inputs via the GPIO\_DIRECTION register, this register has no effect. | Bit | Default | Description | |-------|---------|---------------------------------------------------------------------------------------| | 15:10 | 0 | Reserved These bits are reserved and should be '0'. | | 9:0 | 0 | GPIO Set of GPIO[9:0] 0: No effect on GPIOx pin. 1: GPIOx output is cleared to a '0'. | ## GPIO\_STATE (0x010) - Read/Write | Bit | Default | Description | |-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | 0 | Reserved These bits are reserved and should be '0'. | | 9:0 | 0 | GPIO State of GPIO[9:0] Read returns state of all pins, whether GPIO or alternate function, input or output 0: Write clears the respective GPIO output to a '0' 1: Write sets the respective GPIO output to a '1' | ## GPIO\_INT\_MASK (0x011) - Read/Write This register is used to configure whether a change in pin state causes the device to generate a USB interrupt packet. Note that the GPIO status register will still report the GPIO pin state when read, and if an interrupt packet is formed due to other interrupt trigger, the interrupt packet will contain the current state of the pin. This register applies to all inputs pins irrespective of if they are configured as GPIO or alternate functions. | Bit | Default | Description | | |-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:10 | 0 | Reserved These bits are reserved and should be written as '0'. | | | 9:0 | 0x100 | GPIO Interrupt Mask of GPIO[9:0] 0: A change in the input pin's state causes the device to generate an interrupt packet 1: A change in the input pin's state does not cause the device to generate an interrupt packet | | ## CUSTOMIZED\_INT (0x012) - Read/Write This register enables the customized interrupt packet format that will report all GPIO pin status in the interrupt packet. | Bit | Default | Description | | |------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:2 | 0 | Reserved These bits are reserved and should be written as '0'. | | | 1 | 0 | Break Interrupt Enable 0: No interrupt is generated when break character is received. 1: Interrupt is generated when break character is received. | | | 0 | 0 | Enable 0: Use standard interrupt packet. See Table 6. 1: Use customized interrupt packet. See Table 8. | | **Table 6: Standard Interrupt Packet Format** | Offset | Field | Size<br>(Bytes) | Value | Description | |--------|---------------|-----------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 0 | bmRequestType | 1 | 8'b1010000<br>1 | D7 = Device-to-host direction<br>D6:5 = Class Type<br>D4:0 = Interface Recipient | | 1 | bNotification | 1 | 8'h20 | Defined encoding for SERI-<br>AL_STATE | | 2 | wValue | 2 | 16'h0000 | | | 4 | wIndex | 2 | 16'h0000 | D15:8 = Reserved (0) D7:0 = Interface number, 8'h00 for the CDC Command Interface | | 6 | wLength | 2 | 16'h0002 | 2 bytes of transferred data | | 8 | Data | 2 | Standard<br>int_status<br>See Table 7 | D15-7 = Reserved (0) D6 = bOverRun D5 = bParity D4 = bFraming D3 = bRingSignal (RI) D2 = bBreak D1 = bTxCarrier (DSR) D0 = bRxCarrier (CD) | Table 7: Data Field of Standard Interrupt Packet | Bit | Field | Description | |-------|-------------|----------------------------------------------------------------------------------------------------------------------------| | D15:7 | | Reserved (future use) | | D6 | bOverRun | Received data has been discarded due to over-<br>run in the device. | | D5 | bParity | A parity error has occurred. | | D4 | bFraming | A framing error has occurred. | | D3 | bRingSignal | State of ring signal detection of the device. | | D2 | bBreak | State of break detection mechanism of the device. | | D1 | bTxCarrier | State of transmission carrier. This signal corresponds to V.24 signal 106 and RS-232 signal DSR. | | D0 | bRxCarrier | State of receiver carrier detection mechanism of device. This signal corresponds to V.24 signal 109 and RS-232 signal DCD. | If the Exar vendor specific packet mapping is enabled then the interrupt packet format is as shown in Table 8. **Table 8: Customized Interrupt Packet Format** | Offset | Field | Size<br>(Bytes) | Value | Description | |--------|------------|-----------------|-------|----------------------------------------------------------------------------------------------| | 0 | GPIO_STATE | 2 | | Byte 0: GPIO_STATE[7:0]<br>Byte 1: GPIO_STATE[9:8] | | 2 | GPIO_INT | 2 | | Byte 2: GPIO_INT[7:0]<br>Byte 3: GPIO_INT[9:8] | | 4 | Data | 1 | | D15:4 = Reserved (0) D3 = Overrun Error D2 = Parity Error D1 = Frame Error D0 = Break Status | ## PIN\_OPEN\_DRAIN (0x013) - Read/Write This register controls all pins configured as outputs irrespective of if they are configured as GPIO or alternate functions. | Bit | Default | Description | |-------|---------|----------------------------------------------------------------------------------------------------------------------------------| | 15:12 | 0 | Reserved These bits are reserved and should be written as '0'. | | 11 | 0 | UART TX 0: TX Pin is push-pull output 1: TX Pin pin is open drain output | | 10 | 0 | Reserved These bits are reserved and should be written as '0'. | | 9:8 | 0 | Pin Open Drain on GPIO[9:8] 0: Pin configured as output is push-pull output 1: Pin configured as output is open drain output | | 7 | 1 | Pin Open Drain on GPIO7/RS485 0: Pin configured as output is push-pull output 1: Pin configured as output is open drain output | | 6:0 | 0 | Pin Open Drain on GPIO[6:0] 0: Pin configured as output is push-pull output 1: Pin configured as output is open drain output | ## PIN\_PULLUP\_EN (0x014) - Read/Write This register controls all pins configured as inputs irrespective of if they are configured as GPIO or alternate functions. | Bit | Default | Description | | |-------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:11 | 0 | Reserved These bits are reserved and should be written as '0'. | | | 10 | 1 | RX 0: Disable pull-up on the RX pin 1: Enable pull-up on the RX pin. If both pull-up and pull-down resistors are selected, only the pull-up will be enabled. | | | 9:0 | 1 | Pin Pull-up Enable on GPIO[9:0] 0: Disable pull-up on the corresponding input pin 1: Enable pull-up on the corresponding input pin. If both pull-up and pull-down resistors are selected for a given GPIO, only the pull-up will be enabled. | | ## PIN\_PULLDOWN\_EN (0x015) - Read/Write This register controls all pins configured as inputs irrespective of if they are configured as GPIO or alternate functions. | Bit | Default | Description | |-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:11 | 0 | Reserved These bits are reserved and should be written as '0'. | | 10 | 0 | RX 0: Disable pull-down on the RX pin 1: Enable pull-down on the RX pin. If both pull-up and pull-down resistors are selected, only the pull-up will be enabled. | | 9:0 | 0 | Pin Pull-down Enable on GPIO[9:0] 0: Disable pull-down on the corresponding input pin 1: Enable pull-down on the corresponding input pin. If both pull-up and pull-down resistors are selected for a given GPIO, only the pull-up will be enabled. | ## LOOPBACK (0x016) - Read/Write This register is used to configure the internal UART loopback. | Bit | Default | Description | |------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:3 | 0 | Reserved These bits are reserved and should be written as '0'. | | 2 | 0 | DTR_DSR When this bit is set, DTR is looped back to DSR. 0: Disable loopback. 1: Enable loopback. | | 1 | 0 | RTS_CTS When this bit is set, RTS is looped back to CTS. 0: Disable loopback. 1: Enable loopback. | | 0 | 0 | TX_RX When this bit is set, all transmitted UART data is internally looped back to the UART receiver. Note that when internal loopback is enabled, external TX data will be disabled and RX data will be ignored. 0: Disable loopback. 1: Enable loopback. | ## IR\_MODE (0x017) - Read/Write | Bit | Default | Description | | |------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 15:3 | 0 | Reserved These bits are reserved and should be written as '0'. | | | 2 | 0 | TX_PULSE This bit controls the pulse width of the TX data D: TX pulse width is 3/16th of the bit period 1: TX pulse width is 4/16th of the bit period | | | 1 | 0 | RX_INVERT This bit inverts the RX data for IR devices that do not conform to standard. 0: RX data is not inverted 1: RX data is inverted | | | 0 | 0 | EN This register bit is used to enable the infrared (IR) mode. 0: Disable IR mode. 1: Enable IR mode. | | ## OUTCLK (0x018) - Read/Write This register is used to set the output clock frequency and duty cycle. | Bit | Default | Description | |------|---------|--------------------------------------------------------------------| | 15:8 | 0 | DIV_HI Sets the high period of the clock in intervals of 41.67 ns. | | 7:0 | 0 | DIV_LO Sets the low period of the clock in intervals of 41.67 ns. | ## REMOTE\_WAKE (0x01F) - Read/Write This register is used to configure the remote wakeup feature. | Bit | Default | Description | |------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | 0 | Reserved These bits are reserved and should be written as '0'. | | 3 | 0 | RX_EN 0: The XR21B1420 device is not sensitive to RX pin for remote wakeup 1: A high to low transition on the RX pin signals a remote wakeup event to the XR21B1420 device if the RX pin is configured as an input. | | 2 | 1 | RI_EN 0: The XR21B1420 device is not sensitive to the RI#/RWK# pin for remote wakeup. 1: A high to low transition on the RI#/RWK# pin signals a remote wakeup event to the XR21B1420 device if the RI#/RWK# pin is configured as an input. | | 1:0 | 0 | Reserved These bits are reserved and should be written as '0'. | ## TX\_FIFO\_FLUSH (0x040) - Write Only This register is used to flush the transmit FIFO. | Bit | Default | Description | |------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:3 | 0 | Reserved These bits are reserved and should be written as '0'. | | 2 | 0 | AUTO_CLOSE 0: No effect on the TX FIFO when the UART port TX is disabled 1: The TX FIFO is automatically flushed when the UART port TX is disabled | | 1 | 1 | AUTO_OPEN 0: No effect on the TX FIFO when the UART port TX is enabled 1: The TX FIFO is automatically flushed when the UART port TX is enabled | | 0 | 0 | Reset 0: No effect on the TX FIFO 0: Resets the TX FIFO, self-clearing | ## TX\_FIFO\_COUNT (0x041) - Read Only This register is used to read the number of bytes currently in the transmit FIFO. | Bit | Default | Description | |-------|---------|----------------------------------------------------------------| | 15:10 | 0 | Reserved These bits are reserved and should be written as '0'. | | 9:0 | 0 | Count Reports the number of bytes currently in the TX FIFO. | ## TX\_WIDE\_MODE (0x042) - Read/Write This register is used to enable the Wide Mode for the Transmitter. | Bit | Default | Description | |------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:1 | 0 | Reserved These bits are reserved and should be written as '0'. | | 0 | 0 | Enable 0: Normal (5, 6, 7, 8 or 9 bit data) mode 1: Wide mode See "Wide Mode Transmit" on page 11, "Wide mode receive operation with 5, 6, 7 or 8-bit data" on page 11 and "Wide mode receive operation with 9-bit data" on page 12. | ## RX\_FIFO\_FLUSH (0x043) - Write Only This register is used to flush the receive FIFO. | Bit | Default | Description | |------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:3 | 0 | Reserved These bits are reserved and should be written as '0'. | | 2 | 0 | AUTO_CLOSE 0: No effect on the RX FIFO when the UART port RX is disabled 1: The RX FIFO is automatically flushed when the UART port RX is disabled | | 1 | 1 | AUTO_OPEN 0: No effect on the RX FIFO when the UART port RX is enabled 1: The RX FIFO is automatically flushed when the UART port RX is enabled | | 0 | 0 | Reset 0: No effect on the RX FIFO 1: Resets the RX FIFO, self-clearing | ## RX\_FIFO\_COUNT (0x044) - Read Only This register is used to read the number of bytes currently in the receive FIFO. | Bit | Default | Description | |-------|---------|----------------------------------------------------------------| | 15:10 | 0 | Reserved These bits are reserved and should be written as '0'. | | 9:0 | 0 | Count Reports the number of bytes currently in the RX FIFO. | ## RX\_WIDE\_MODE (0x045) - Read/Write This register is used to enable the Wide Mode for the Receiver. | Bit | Default | Description | |------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:1 | 0 | Reserved These bits are reserved and should be written as '0'. | | 0 | 0 | EN 0: Normal (5, 6, 7, 8 or 9 bit data) mode 1: Wide mode. See "Wide Mode Transmit" on page 11, "Wide mode receive operation with 5, 6, 7 or 8-bit data" on page 11 and "Wide mode receive operation with 9-bit data" on page 12. | ## LOW\_LATENCY (0x046) - Read/Write This register is automatically set to logic '1' for baud rates below 40,960 bps when using the CDC-ACM driver. A custom driver can also automatically enable low latency mode based upon the selected baud or the user may manually enable it by writing to this register. | Bit | Default | Description | |------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:1 | 0 | Reserved These bits are reserved and should be written as '0'. | | 0 | 0 | EN 0: Data from the RX FIFO is not immediately forwarded to the USB host following the bulk-in request until bMax-PacketSize (normally 64 bytes) bytes have been received or a timeout period (of 3 character times) has been reached. (Note: When the CDC-ACM driver is used, bMaxPacketSize is 63 bytes.) 1: Receive data is forwarded from RX FIFO immediately following the bulk-in request. | ## RX\_THRESHOLD (0x047) - Read/Write This register sets the threshold for asserting flow control when enabled in the UART. This register applies to both hardware and software flow control. | Bit | Default | Description | |-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:10 | 0 | Reserved These bits are reserved and should be written as '0'. | | 9:0 | 0x1C2 | Count Hardware or software flow control is asserted when the RX_FIFO reaches the threshold count set in this register. Default value for this register is 450 or 0x1C2. | ## CUSTOM\_DRIVER (0x060) - Write Only This register determines which device driver is used (custom or CDC driver). For proper operation, a custom driver must set the ACTIVE bit prior to sending any of the 4 CDC\_ACM commands supported by the XR21B1420. | Bit | Default | Description | |------|---------|----------------------------------------------------------------------------------------------------------------------------------------------| | 15:1 | 0 | Reserved These bits are reserved and should be written as '0'. | | 0 | 0 | Active 0: Informs the XR21B1420 that the standard CDC_ACM driver is being used. 1: Informs the XR21B1420 that a custom driver is being used. | ## SUSPEND\_STATE (0x6A) - Read/Write This register is used to set the state of GPIO pins based on the setting of the USE\_SUSPEND bit in the SUSPEND\_MODE register. | Bit | Default | Description | |-------|---------|-------------------------------------------------------------------------------------------------------------| | 15:14 | 0 | Reserved These bits are reserved and should be written as '0'. | | 13 | 0 | DSR 0: When USE_SUSPEND is '1', clear this bit to a '0' 1: When USE_SUSPEND is '1', set this bit to a '1' | | 12 | 0 | DTR 0: When USE_SUSPEND is '1', clear this bit to a '0' 1: When USE_SUSPEND is '1', set this bit to a '1' | | 11 | 0 | RI 0: When USE_SUSPEND is '1', clear this bit to a '0' 1: When USE_SUSPEND is '1', set this bit to a '1" | | 10 | 0 | CD 0: When USE_SUSPEND is '1', clear this bit to a '0' 1: When USE_SUSPEND is '1', set this bit to a '1" | | Bit | Default | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------| | 9:8 | 0 | Reserved These bits are reserved and should be written as '0'. | | 7 | 0 | RXT 0: When USE_SUSPEND is '1', clear this bit to a '0' 1: When USE_SUSPEND is '1', set this bit to a '1' | | 6 | 0 | TXT 0: When USE_SUSPEND is '1', clear this bit to a '0' 1: When USE_SUSPEND is '1', set this bit to a '1' | | 5:4 | 0 | Reserved These bits are reserved and should be written as '0'. | | 3 | 0 | RS485 0: When USE_SUSPEND is '1', clear this bit to a '0' 1: When USE_SUSPEND is '1', set this bit to a '1' | | 2 | 0 | cts 0: When USE_SUSPEND is '1', clear this bit to a '0' 1: When USE_SUSPEND is '1', set this bit to a '1' | | 1 | 0 | RTS 0: When USE_SUSPEND is '1', clear this bit to a '0' 1: When USE_SUSPEND is '1', set this bit to a '1' | | 0 | 0 | CLK 0: When USE_SUSPEND is '1', clear this bit to a '0' 1: When USE_SUSPEND is '1', set this bit to a '1' | ## SUSPEND\_MODE (0x06B) - Read/Write | Bit | Default | Description | |-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | 0 | USE_SUSPEND 0: GPIO pins will retain output state when device is suspended' 1: GPIO pins will assert state defined in SUSPEND_STATE and mode defined in SUSPEND_MODE when device is suspended. | | 14 | 0 | Reserved This bit is reserved and should be written as '0'. | | 13 | 0 | DSR 0: When USE_SUSPEND is '1', output will be actively driven 1: When USE_SUSPEND is '1', output will be open drain | | 12 | 0 | DTR 0: When USE_SUSPEND is '1', output will be actively driven 1: When USE_SUSPEND is '1', output will be open drain | | 11 | 0 | RI 0: When USE_SUSPEND is '1', output will be actively driven 1: When USE_SUSPEND is '1', output will be open drain | | 10 | 0 | CD 0: When USE_SUSPEND is '1', output will be actively driven 1: When USE_SUSPEND is '1', output will be open drain | | Bit | Default | Description | |-----|---------|------------------------------------------------------------------------------------------------------------------------| | 9:8 | 0 | Reserved These bits are reserved and should be written as '0'. | | 7 | 0 | RXT 0: When USE_SUSPEND is '1', output will be actively driven 1: When USE_SUSPEND is '1', output will be open drain | | 6 | 0 | TXT 0: When USE_SUSPEND is '1', output will be actively driven 1: When USE_SUSPEND is '1', output will be open drain | | 5:4 | 0 | Reserved These bits are reserved and should be written as '0'. | | 3 | 0 | RS485 0: When USE_SUSPEND is '1', output will be actively driven 1: When USE_SUSPEND is '1', output will be open drain | | 2 | 0 | cts 0: When USE_SUSPEND is '1', output will be actively driven 1: When USE_SUSPEND is '1', output will be open drain | | 1 | 0 | RTS 0: When USE_SUSPEND is '1', output will be actively driven 1: When USE_SUSPEND is '1', output will be open drain | | 0 | 0 | CLK 0: When USE_SUSPEND is '1', output will be actively driven 1: When USE_SUSPEND is '1', output will be open drain | ## REVISION\_ID (0x260) - Read-Only | Bit | Default | Description | |------|---------|-------------| | 15:0 | 0 | Revision ID | ## USB\_STATUS (0x262) - Read-Only | Bit | Default | Description | |-------|---------|----------------------------------------------------------------| | 15:14 | 0 | Reserved These bits are reserved and should be written as '0'. | | 13 | 0 | STATE1 Returns the current state of the USB_STAT2 pin. | | Bit | Default | Description | |-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12:10 | 0 | SEL1 000: USB_STAT2 asserted high when in suspended state or when USB bus reset is asserted 001: USB_STAT2 asserted high when in suspended state 010: For low power device (<= 100 mA) USB_STAT2 asserted high when in suspended state. For high power device (101-500 mA) asserted high when in suspended state or when not yet configured. 011: USB_STAT2 asserted high when USB bus reset is asserted 100: USB_STAT2 asserted high when in suspended state or when USB bus reset is asserted 101: USB_STAT2 asserted low when in suspended state 110: For low power device (<= 100 mA) USB_STAT2 asserted low when in suspended state. For high power device (101-500 mA) asserted low when in suspended state or when not yet configured. 111: USB_STAT2 asserted low when USB bus reset is asserted | | 9:8 | 10 | CTRL1 00: Invalid 01: USB_STAT2 open drain 10: USB_STAT2 actively driven 11: Invalid | | 7:6 | 0 | Reserved These bits are reserved and should be written as '0'. | | 5 | 0 | STATE0 Returns the current state of the USB_STAT1 pin. | | 4:2 | 0 | SEL0 000: USB_STAT1 asserted low when in suspended state or when USB bus reset is asserted 001: USB_STAT1 asserted high when in suspended state 010: For low power device (<= 100 mA) USB_STAT1 asserted high when in suspended state. For high power device (101-500 mA) asserted high when in suspended state or when not yet configured. 011: USB_STAT1 asserted high when USB bus reset is asserted 100: USB_STAT1 asserted low when in suspended state or when USB bus reset is asserted 101: USB_STAT1 asserted low when in suspended state 110: For low power device (<= 100 mA) USB_STAT1 asserted low when in suspended state. For high power device (101-500 mA) asserted low when in suspended state or when not yet configured. 111: USB_STAT1 asserted low when USB bus reset is asserted | | 1 | 0 | CTRL0 00: Invalid 01: USB_STAT1 open drain 10: USB_STAT1 actively driven 11: Invalid | | 0 | | Reserved This bit is reserved and should be written as '0'. | # **OTP Map** Note that all OTP memory locations are 8 bits wide. Table 9: XR21B1420 OTP Memory | Address | Register Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|--------------------------------|---------------|---------------|----------|--------------------|------------------------|------------------------|----------------|----------------| | 0x000 | HW_CONFIG | 0 | LOCK | Reserved | | | | | | | 0x007 | CDC_ACM_OVERRIDES | 0 | 0 | 0 | BAUD<br>THRES<br>H | GPI-<br>O_INT_<br>MASK | GPI-<br>O_DIR | GPIO<br>MODE | FLOW | | 0x008 | CDC_ACM_FLOW | 0 | 0 | 0 | 0 | Half-<br>Duplex | Mode Sele | ct | | | 0x009 | CDC_ACM_MODE_LSB | CLK_<br>EN | RS485_SE | EL | RS485_<br>PIN | RS485_<br>POL | Mode Sele | Mode Select | | | 0x00A | CDC_ACM_MODE_MSB | 0 | 0 | 0 | 0 | 0 | 0 | RX<br>TOG | TX_TOG | | 0x00B | CDC_ACM_GPIO_DIR_LSB | GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | 0x00C | CDC_ACM_GPIO_DIR_MSB | 0 | 0 | 0 | 0 | 0 | 0 | GPIO9 | GPIO8 | | 0x00D | CDC_ACM_GPI-<br>O_INT_MASK_LSB | GPIO7 | GPIO6 | GPIO5 | GPIO4 | GPIO3 | GPIO2 | GPIO1 | GPIO0 | | 0x00E | CDC_ACM_GPI-<br>O_INT_MASK_MSB | 0 | 0 | 0 | 0 | 0 | RX | GPIO9 | GPIO8 | | 0x00F | CDC_ACM_BAUD_THRESH_0 | THRESH[7:0] | | | | | | | | | 0x010 | CDC_ACM_BAUD_THRESH_1 | THRESH[1 | 15:8] | | | | | | | | 0x011 | CDC_ACM_BAUD_THRESH_2 | THRESH[23:16] | | | | | | | | | 0x012 | VID_LSB | VALUE[7:0] | | | | | | | | | 0x013 | VID_MSB | VALUE[15:8] | | | | | | | | | 0x014 | PID_LSB | B VALUE[7:0] | | | | | | | | | 0x015 | PID_MSB | VALUE[15:8] | | | | | | | | | 0x016 | USB_MAX_POWER | VALUE | VALUE | | | | | | | | 0x017 | USB_ATTRIBUTES | 0 | 0 | 0 | 0 | RMT_W<br>AKE_EN | RMT_<br>WAKE_V<br>ALID | PWR_MO | DE | | 0x018 | RELEASE_MAJOR | VALUE | | | | | | | | | 0x019 | RELEASE_MINOR | VALUE | | | | | | | | | 0x01A | AUTO_FLUSH | 0 | 0 | 0 | RX_<br>CLOSE | RX_<br>OPEN | TX_<br>CLOSE | TX_<br>OPEN | 0 | | 0x01B | LOCK_BYTE_0 | LANG_<br>ID | 0 | 0 | 0 | PIN<br>CONFIG | SER_<br>STRG | PROD_<br>STRG2 | PROD_<br>STRG1 | | 0x01C | LOCK_BYTE_1 | VEN_<br>STRG2 | VEN_<br>STRG1 | FLUSH | REL | USB_<br>ATTRIB | MAX_<br>POWER | PID | VID | | 0x01F | PIN_CFG_USB_STAT1 | 0 | 0 | 0 | SEL | | | CTRL | | | | | • | • | • | • | | | | | ### Table 9: XR21B1420 OTP Memory | Address | Register Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|---------------------|------------|---------------|---------------------|-------|-------|-------|-------|-------| | 0x020 | PIN_CFG_USB_STAT2 | 0 | 0 | 0 | SEL | | | CTRL | | | 0x024 | PIN_CFG_CLK | PULL<br>UP | PULL_<br>DOWN | 0 | 0 | 0 | | CTRL | | | 0x025 | PIN_CFG_RTS | PULL<br>UP | PULL_<br>DOWN | 0 | 0 | 0 | CTRL | | | | 0x026 | PIN_CFG_CTS | PULL<br>UP | PULL_<br>DOWN | 0 | 0 | 0 | 0 | CTRL | | | 0x027 | PIN_CFG_RS485 | PULL<br>UP | PULL_<br>DOWN | 0 | 0 | 0 | 0 | CTRL | | | 0x028 | PIN_CFG_TXT | PULL<br>UP | PULL_<br>DOWN | 0 | 0 | 0 | 0 | CTRL | | | 0x029 | PIN_CFG_RXT | PULL<br>UP | PULL_<br>DOWN | 0 | 0 | 0 | 0 | CTRL | | | 0x02A | PIN_CFG_CD | PULL<br>UP | PULL_<br>DOWN | 0 | 0 | 0 | 0 | CTRL | | | 0x02B | PIN_CFG_RI | PULL<br>UP | PULL_<br>DOWN | 0 | 0 | 0 | 0 | CTRL | | | 0x02C | PIN_CFG_DTR | PULL<br>UP | PULL_<br>DOWN | 0 | 0 | 0 | CTRL | | | | 0x02D | PIN_CFG_DSR | PULL<br>UP | PULL_<br>DOWN | | 0 | 0 | 0 | CTRL | | | 0x02E | PIN_CFG_DATA_PINS | PULL<br>UP | PULL_<br>DOWN | RX_<br>REM_<br>WAKE | 0 | 0 | 0 | 0 | CTRL | | 0x02F | SUSPEND_STATE (MSB) | 0 | 0 | DSR | DTR | RI | CD | 0 | 0 | | 0x030 | SUSPEND_STATE (LSB) | RXT | TXT | 0 | 0 | RS485 | CTS | RTS | CLK | | 0x031 | SUSPEND_MODE (MSB) | 0 | 0 | DSR | DTR | RI | CD | 0 | 0 | | 0x032 | SUSPEND_MODE (LSB) | RXT | TXT | 0 | 0 | RS485 | CTS | RTS | CLK | | 0x033 | PIN_CFG_RS485_POL | | | | | | | | POL | | 0x034 | CLK_DIV | VALUE | | | | | | | | ### **OTP Memory Descriptions** Some OTP locations will be pre-programmed at the factory. All OTP reset default values are '0' indicating that these bits have not been programmed. Conversely a '1' in any bit position indicates that bit has been previously programmed. NOTE: The contents of all fields, except the CDC\_ACM overrides fields will not take effect unless the corresponding bit in the PROG\_BYTE\_LSB or PROG\_BYTE\_MSB registers have been set. Once that bit has been set, no further changes can be made to that field. CAUTION: Do not set the PROG bit for any field that has not had desired data entered, otherwise, the field will be programmed with all '0's. #### HW\_CONFIG (0x000) - Read/Write OTP | Bit | Default | Description | |-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | Reserved This bit is reserved and should remain '0'. | | 6 | 0 | Lock 0: Global lock is not set 1: Global lock is set. All further writes to the OTP will be disallowed. Before setting the Global Lock bit, user must first set register 0x1898 to 0x10. Note that global lock does not take effect until the next hardware or power on reset. | | 5:0 | 0 | Reserved Factory programmed - overwriting these bits may cause functional damage to the XR21B1420 device | #### CDC\_ACM\_OVERRIDES (0x007) - Read/Write OTP CDC\_ACM override registers 0x008 - 0x00E are not described here as the bit definitions are the same as in the equivalent register in Table 5. | Bit | Default | Description | |-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | 0 | Reserved These bits are reserved and should be written as '0'. | | 4 | 0 | BAUD_THRESHOLD 0: Use default CDC-ACM 1: Override CDC-ACM baud rate threshold defaults with the values in the CDC_ACM_BAUD_THRESH registers | | 3 | 0 | GPIO_INT_MASK 0: Use default CDC-ACM 1: Override CDC-ACM GPIO interrupt mask defaults with the values in the CDC_ACM_GPIO_INT_MASK register | | 2 | 0 | GPIO_DIRECTION 0: Use default CDC-ACM 1: Override CDC-ACM GPIO direction defaults with the values in the CDC_ACM_DIR register | | 1 | 0 | GPIO_MODE 0: Use default CDC-ACM 1: Override CDC-ACM GPIO mode defaults with the values in the CDC_ACM_GPIO_MODE register | | 0 | 0 | Flow 0: Use default CDC-ACM flow control 1: Override CDC-ACM flow control defaults with the values in the CDC_ACM_FLOW register | ### CDC\_ACM\_FLOW (0x008) - Read/Write OTP | Bit | Default | Description | |------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:4 | 0 | Reserved These bits are reserved and should be written as '0'. | | 3 | 0 | UART Half-Duplex Mode 0: Normal (full-duplex) mode. The UART can transmit and receive data at the same time. 1: UART Half-Duplex Mode. In half-duplex mode, any data on the RX pin is ignored when the UART is transmitting data. | | 2:0 | 000 | Mode 000: Mode 0. No flow control, no address matching. 001: Mode 1. HW flow control enabled. Auto RTS/CTS or DTR/DSR must be selected by GPIO_MODE. 010: Mode 2. SW flow control enabled. 011: Mode 3. Multidrop mode - RX only after address match, TX independent. (Typically used with GPIOMODE 3). 100: Mode 4. Multidrop mode - RX/TX only after address match. (Typically used with GPIO_MODE 4). 101 to 111: Reserved | ## CDC\_ACM\_MODE\_LSB (0x009) - Read/Write OTP | Bit | Default | Description | |-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | Clock Enable 0: GPIO6 is used for general purpose I/O 1: GPIO6 is used to output a clock. | | 6:5 | 0 | Auto RS-485 Half-Duplex Select 00: GPIO. GPIO7/RS485 is used for general purpose I/O 01: RS485_EN_ACT. GPIO7/RS485 is used for auto RS-485 half-duplex enable. Asserted whenever the UART is transmitting 10: RS485_EN_FLOW. GPIO7/RS485 is used for auto RS-485 half-duplex enable. Asserted for the duration of the address match 11: RESERVED. Reserved value, do not use | | 4 | 0 | Auto RS-485 Half-Duplex Pin 0: GPIO5/RTS#/RS485 function is selected by GPIO_MODE[2:0]. GPIO7/RS485 function is GPIO. 1: GPIO7/RS485 function is selected by GPIO_MODE[6:5]. GPIO5/RTS#/RS485 function must be any function other than that selected for GPIO7/RS485. | | 3 | 0 | Auto RS-485 Half-Duplex Polarity 0: GPIO5/RTS#/RS485 function is selected by GPIO_MODE[2:0]. GPIO7/RS485 function is GPIO. 1: GPIO7/RS485 function is selected by GPIO_MODE[6:5]. GPIO5/RTS#/RS485 function must be any function other than that selected for GPIO7/RS485. | | Bit | Default | Description | |-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | 0 | GPIO Mode Select 000: GPIO. RTS/CTS and DTR/DSR are used for general purpose I/O. 001: RTS_CTS. GPIO4 and GPIO5 used for Auto RTS/CTS HW Flow Control 010: DTR_DSR. GPIO2 and GPIO3 used for Auto DTR/DSR HW Flow Control 011: RS485_EN_ACT. GPIO5/RTS#/RS485 pin used for auto .RS-485 half-duplex enable during Transmit 100: RS485_EN_FLOW. GPIO5/RTS#/RS485 pin used for auto RS-485 half-duplex enable after address match. 101 to 111: Reserved. Reserved value, do not use. | ### CDC\_ACM\_MODE\_MSB (0x00A) - Read/Write OTP | Bit | Default | Description | |-----|---------|-----------------------------------------------------------------------------------------------------------------| | 7:2 | 0 | Reserved These bits are reserved and should be written as '0'. | | 1 | 1 | Receive Toggle 0: GPIO9 is used for general purpose I/O 1: GPIO9 is used to receive toggle output (default). | | 0 | 1 | Transmit Toggle 0: GPIO8 is used for general purpose I/O. 1: GPIO8 is used to transmit toggle output (default). | ### CDC\_ACM\_GPIO\_DIR\_LSB (0x00B) - Read/Write OTP | Bit | Default | Description | |-----|---------|--------------------------------------------------------------------------| | 7:0 | 0 | GPIO Direction of GPIO[9:0] 0: GPIOx is an input. 1: GPIOx is an output. | ### CDC\_ACM\_GPIO\_DIR\_MSB (0x00C) - Read/Write OTP | Bit | Default | Description | |-----|---------|--------------------------------------------------------------------------| | 7:2 | 0 | Reserved These bits are reserved and should be '0'. | | 1:0 | 0 | GPIO Direction of GPIO[9:0] 0: GPIOx is an input. 1: GPIOx is an output. | #### CDC\_ACM\_GPIO\_INT\_MASK\_LSB (0x00D) - Read/Write OTP | Bit | Default | Description | |-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 0x0 | GPIO Interrupt Mask of GPIO[7:0] 0: A change in the input pin's state causes the device to generate an interrupt packet 1: A change in the input pin's state does not cause the device to generate an interrupt packet | ### CDC\_ACM\_GPIO\_INT\_MASK\_MSB (0x00E) - Read/Write OTP | Bit | Default | Description | |-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | 0 | Reserved These bits are reserved and should be written as '0'. | | 2 | 0 | GPIO Interrupt Mask of RX 0: A change in the input pin's state causes the device to generate an interrupt packet 1: A change in the input pin's state does not cause the device to generate an interrupt packet | | 1:0 | 0x100 | GPIO Interrupt Mask of GPIO[9:0] 0: A change in the input pin's state causes the device to generate an interrupt packet 1: A change in the input pin's state does not cause the device to generate an interrupt packet | ### CDC\_ACM\_BAUD\_THRES\_0 (0x00F) - Read/Write OTP | Bit | Default | Description | |-----|---------|------------------------------------------------------------------------------------------------------------------| | 7:0 | 0 | CDC_ACM_BAUD_THRES[7:0] Least significant byte of the CDC_ACM baud rate threshold override for low latency mode. | #### CDC\_ACM\_BAUD\_THRES\_1 (0x010) - Read/Write OTP | Bit | Default | Description | |-----|---------|--------------------------------------------------------------------------------------------------------------------------| | 7:0 | 0 | CDC_ACM_BAUD_THRES[15:8] Second least significant byte of the CDC_ACM baud rate threshold override for low latency mode. | ### CDC\_ACM\_BAUD\_THRES\_2 (0x011) - Read/Write OTP | Bit | Default | Description | |-----|---------|--------------------------------------------------------------------------------------------------------------------| | 7:0 | 0 | CDC_ACM_BAUD_THRES[23:16] Most significant byte of the CDC_ACM baud rate threshold override for low latency mode. | #### VID\_LSB (0x012) - Read/Write OTP | Bit | Default | Description | |-----|---------|---------------------------------------------------------| | 7:0 | 0 | Vendor ID[7:0] Least significant byte of the Vendor ID. | #### VID\_MSB (0x013) - Read/Write OTP | Bit | Default | Description | |-----|---------|---------------------------------------------------------| | 7:0 | 0 | Vendor ID[15:8] Most significant byte of the Vendor ID. | ### PID\_LSB (0x014) - Read/Write OTP | Bit | Default | Description | |-----|---------|-----------------------------------------------------------| | 7:0 | 0 | Product ID[7:0] Least significant byte of the Product ID. | ### PID\_MSB (0x015) - Read/Write OTP | Bit | Default | Description | |-----|---------|-----------------------------------------------------------| | 7:0 | 0 | Product ID[15:8] Most significant byte of the Product ID. | ### USB\_MAX\_POWER (0x016) - Read/Write OTP | Bit | Default | Description | |-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | 0 | USB Max Power The bMaxPower field of the device descriptor. Maximum device power consumption from VBUS power. Values from 0x01 (2 mA) to 0xFA (500 mA). | ## USB\_ATTRIBUTES (0x017) - Read/Write OTP | Bit | Default | Description | |-----|---------|----------------------------------------------------------------| | 7:4 | 0 | Reserved These bits are reserved and should be written as '0'. | | Bit | Default | Description | |-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 0 | REMOTE_WAKE_EN This bit advertises if remote wakeup is enabled or disabled in D5 of bmAttributes field of the configuration descriptor if the REMOTE_WAKE_VALID bit is set. 0: Remote wakeup is disabled 1: Remote wakeup is enabled | | 2 | 0 | REMOTE_WAKE_VALID This bit allows the remote wakeup setting in REMOTE_WAKE_EN to be advertised in D5 of the bmAttributes field of the configuration descriptor. 0: Do not advertise remote wakeup setting in REMOTE_WAKE_EN 1: Advertise remote wakeup setting in REMOTE_WAKE_EN | | 1:0 | 0 | POWER_MODE This field determines power mode as reported in the configuration descriptor. 00: Bus powered mode 01: Self powered mode 10: Self powered mode 11: Invalid | ### RELEASE\_MAJOR (0x018) - Read/Write OTP | Bit | Default | Description | |-----|---------|---------------| | 7:0 | 0 | Major Release | ### RELEASE\_MINOR (0x019) - Read/Write OTP | Bit | Default | Description | |-----|---------|---------------| | 7:0 | 0 | Minor Release | ### AUTO\_FLUSH (0x01A) - Read/Write OTP This register controls whether the FIFO buffers are flushed on open and/or close events. | Bit | Default | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------------| | 7:5 | 0 | Reserved These bits are reserved and should be written as '0'. | | 4 | 0 | RX_CLOSE 0: Do not automatically flush the RX FIFO 1: Automatically flush the RX FIFO when the COM port is closed | | 3 | 0 | RX_OPEN 0: Do not automatically flush the RX FIFO 1: Automatically flush the RX FIFO when the COM port is opened | | Bit | Default | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------------| | 2 | 0 | TX_CLOSE 0: Do not automatically flush the TX FIFO 1: Automatically flush the TX FIFO when the COM port is closed | | 1 | 0 | TX_OPEN 0: Do not automatically flush the TX FIFO 1: Automatically flush the TX FIFO when the COM port is opened | | 0 | 0 | Reserved This bit is reserved and should be written as '0'. | ### LOCK\_BYTE\_0 (0x01B) - Read/Write OTP Each bit field in the LOCK\_BYTE\_0 register must be set by the user to indicate the corresponding field has been programmed. Any field that has been programmed can not be programmed again. CAUTION: Do not set the PROG bit for any field that has not had the entire data field entered, otherwise, the empty field or any portion thereof will be programmed (all '0's) into the OTP. For definitions of the individual fields, refer to the corresponding register definition in "XR21B1420 Register Map" on page 21. | Bit | Default | Description | |-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | LANG_ID 0: Corresponding field has not been programmed. Values will not be read from OTP. 1: Corresponding field has been programmed. Values will be read from OTP. | | 6 | 0 | PIN_CFG_UART3 0: Corresponding field has not been programmed. Values will not be read from OTP. 1: Corresponding field has been programmed. Values will be read from OTP. | | 5 | 0 | PIN_CFG_UART2 0: Corresponding field has not been programmed. Values will not be read from OTP. 1: Corresponding field has been programmed. Values will be read from OTP. | | 4 | 0 | PIN_CFG_UART1 0: Corresponding field has not been programmed. Values will not be read from OTP. 1: Corresponding field has been programmed. Values will be read from OTP. | | 3 | 0 | PIN_CFG_UART0 0: Corresponding field has not been programmed. Values will not be read from OTP. 1: Corresponding field has been programmed. Values will be read from OTP. | | 2 | 0 | SERIAL_STRING 0: Corresponding field has not been programmed. Values will not be read from OTP. 1: Corresponding field has been programmed. Values will be read from OTP. | | 1 | 0 | PROD_STRING_2 0: Do not automatically flush the TX FIFO 1: Automatically flush the TX FIFO when the COM port is opened | | 0 | 0 | PROD_STRING_1 This bit is reserved and should be written as '0'. | #### LOCK\_BYTE\_1 (0x01C) - Read/Write OTP Each bit field in the LOCK\_BYTE\_1 register must be set by the user to indicate the corresponding field has been programmed. Any field that has been programmed can not be programmed again. CAUTION: Do not set the PROG bit for any field that has not had the entire data field entered, otherwise, the empty field or any portion thereof will be programmed (all '0's) into the OTP. For definitions of the individual fields, refer to the corresponding register definition in "XR21B1420 Register Map" on page 21. | Bit | Default | Description | |-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | VEND_STRING2 0: Corresponding field has not been programmed. Values will not be read from OTP. 1: Corresponding field has been programmed. Values will be read from OTP. | | 6 | 0 | VEND_STRING1 0: Corresponding field has not been programmed. Values will not be read from OTP. 1: Corresponding field has been programmed. Values will be read from OTP. | | 5 | 0 | FLUSH 0: Corresponding field has not been programmed. Values will not be read from OTP. 1: Corresponding field has been programmed. Values will be read from OTP. | | 4 | 0 | RELEASE 0: Corresponding field has not been programmed. Values will not be read from OTP. 1: Corresponding field has been programmed. Values will be read from OTP. | | 3 | 0 | USB_ATTRIBUTES 0: Corresponding field has not been programmed. Values will not be read from OTP. 1: Corresponding field has been programmed. Values will be read from OTP. | | 2 | 0 | MAX_POWER 0: Corresponding field has not been programmed. Values will not be read from OTP. 1: Corresponding field has been programmed. Values will be read from OTP. | | 1 | 0 | PID 0: Corresponding field has not been programmed. Values will not be read from OTP. 1: Corresponding field has been programmed. Values will be read from OTP. | | 0 | 0 | VID 0: Corresponding field has not been programmed. Values will not be read from OTP. 1: Corresponding field has been programmed. Values will be read from OTP. | ### PIN\_CFG\_USB\_STAT1 (0x01F) - Read/Write OTP Controls the configuration of the USB\_STAT1 pin during suspend state | Bit | Default | Description | |-----|---------|----------------------------------------------------------------| | 7:5 | 0 | Reserved These bits are reserved and should be written as '0'. | | Bit | Default | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:2 | 0 | SEL 000: Assert logic '1' during SUSPEND or USB BUS_RESET else logic '0' 001: Assert logic '1' during SUSPEND else logic '0' 010: Assert logic '1' during LOW_PWR else logic '0' 011: Assert logic '1' during USB BUS_RESET else logic '0' 100: Assert logic '1' during SUSPEND or USB BUS_RESET else logic '0' 101: Assert logic '0' during SUSPEND else logic '1' 110: Assert logic '0' during LOW_PWR else logic '1' 111: Assert logic '0' during USB BUS_RESET else logic '1' | | 1:0 | 0 | CTRL 00: Invalid, do not use 01: Output, open drain 10: Output, push-pull 11: Invalid, do not use | ## PIN\_CFG\_USB\_STAT2 (0x020) - Read/Write OTP Controls the configuration of the USB\_STAT2 pin during suspend state | Bit | Default | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | 0 | Reserved These bits are reserved and should be written as '0'. | | 4:2 | 0 | SEL 000: Assert logic '0' during SUSPEND or USB BUS_RESET else logic '1' 001: Assert logic '1' during SUSPEND else logic '0' 010: Assert logic '1' during LOW_PWR else logic '0' 011: Assert logic '1' during USB BUS_RESET else logic '0' 100: Assert logic '0' during SUSPEND or USB BUS_RESET else logic '1' 101: Assert logic '0' during SUSPEND else logic '1' 110: Assert logic '0' during LOW_PWR else logic '1' 111: Assert logic '0' during USB BUS_RESET else logic '1' | | 1:0 | 0 | CTRL 00: Invalid, do not use 01: Output, open drain 10: Output, push-pull 11: Invalid, do not use | ### PIN\_CFG\_CLK (0x024) - Read/Write OTP This register configures the functionality of the GPIO6/CLK pin. | Bit | Default | Description | |-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | PULLUP_EN This register bit is used to enable the internal pull-up resistor. This setting will be ignored if GPIO6/CLK is configured as an output. 0: Do not enable internal pull-up 1: Enable internal pull-up if configured as an input | | 6 | 0 | PULLDOWN_EN This register bit is used to enable the internal pull-down resistor. This setting will be ignored if GPIO6/CLK is configured as an output. 0: Do not enable internal pull-down 1: Enable internal pull-down if configured as an input (will not be enabled if Pull up is enabled) | | 5:2 | 0 | RESERVED These bits are reserved and should be written as '0'. | | 1:0 | 0 | OTRL O0: GPIO6/CLK is configured as a GPIO input O1: GPIO6/CLK is configured as a GPIO open drain output 10: GPIO6/CLK is configured as a GPIO push-pull output 11: GPIO6/CLK is configured as a push-pull CLK output | ### PIN\_CFG\_RTS (0x025) - Read/Write OTP This register configures the functionality of the GPIO5/RTS#/RS485 pin. | Bit | Default | Description | |-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | PULLUP_EN This register bit is used to enable the internal pull-up resistor. This setting will be ignored if GPIO5/RTS#/RS485 is configured as an output. 0: Do not enable internal pull-up 1: Enable internal pull-up if configured as an input | | 6 | 0 | PULLDOWN_EN This register bit is used to enable the internal pull-down resistor. This setting will be ignored if GPIO5/RTS#/RS485 is configured as an output. 0: Do not enable internal pull-down 1: Enable internal pull-down if configured as an input (will not be enabled if Pull up is enabled) | | 5:3 | 0 | RESERVED These bits are reserved and should be written as '0'. | | 2:0 | 0 | CTRL Note: If configured as RTS output, GPIO4/CTS# must be configured as CTS input and GPIO2/DSR# and GPIO3/DTR# must be configured as GPIOs. 000: GPIO5/RTS#/RS485 is configured as a GPIO input 001: GPIO5/RTS#/RS485 is configured as a GPIO open drain output 010: GPIO5/RTS#/RS485 is configured as a GPIO push-pull output 011: GPIO5/RTS#/RS485 is configured as a open drain RTS output 100: GPIO5/RTS#/RS485 is configured as a push-pull RTS output | ### PIN\_CFG\_STS (0x026) - Read/Write OTP This register configures the functionality of the GPIO4/CTS# pin. | Bit | Default | Description | |-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | PULLUP_EN This register bit is used to enable the internal pull-up resistor. This setting will be ignored if GPIO4/CTS# is configured as an output. 0: Do not enable internal pull-up 1: Enable internal pull-up if configured as an input | | 6 | 0 | PULLDOWN_EN This register bit is used to enable the internal pull-down resistor. This setting will be ignored if GPIO4/CTS# is configured as an output. 0: Do not enable internal pull-down 1: Enable internal pull-down if configured as an input (will not be enabled if Pull up is enabled) | | 5:2 | 0 | RESERVED These bits are reserved and should be written as '0'. | | 1:0 | 0 | CTRL Note: If configured as CTS input, GPIO5/RTS# must be configured as RTS# output and GPIO2/DSR# and GPIO3/DTR# must be configured as GPIOs. 00: GPIO4/CTS# is configured as a GPIO input 01: GPIO4/CTS# is configured as a GPIO open drain output 10: GPIO4/CTS# is configured as a GPIO push-pull output 11: GPIO4/CTS# is configured as a open drain CTS input | ### PIN\_CFG\_RS485 (0x027) - Read/Write OTP This register configures the functionality of the GPIO7/RS485 pin | Bit | Default | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | PULLUP_EN This register bit is used to enable the internal pull-up resistor. This setting will be ignored if GPIO7/RS485 is configured as an output. 0: Do not enable internal pull-up 1: Enable internal pull-up if configured as an input | | 6 | 0 | PULLDOWN_EN This register bit is used to enable the internal pull-down resistor. This setting will be ignored if GPIO7/RS485 is configured as an output. 0: Do not enable internal pull-down 1: Enable internal pull-down if configured as an input (will not be enabled if Pull up is enabled) | | 5:2 | 0 | RESERVED These bits are reserved and should be written as '0'. | | Bit | Default | Description | |-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | 0 | CTRL Note: If configured as CTS input, GPIO5/RTS# must be configured as RTS# output and GPIO2/DSR# and GPIO3/DTR# must be configured as GPIOs. 00: GPIO7/RS485 is configured as a GPIO input 01: GPIO7/RS485 is configured as a GPIO open drain output 10: GPIO7/RS485 is configured as a GPIO push-pull output 11: GPIO7/RS485 is configured as a push-pull auto. RS-485 half-duplex enable output | ### PIN\_CFG\_TXT (0x028) - Read/Write OTP This register configures the functionality of the GPIO8/TXT pin | Bit | Default | Description | |-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | PULLUP_EN This register bit is used to enable the internal pull-up resistor. This setting will be ignored if GPIO8/TXT is configured as an output. 0: Do not enable internal pull-up 1: Enable internal pull-up if configured as an input | | 6 | 0 | PULLDOWN_EN This register bit is used to enable the internal pull-down resistor. This setting will be ignored if GPIO8/TXT is configured as an output. 0: Do not enable internal pull-down 1: Enable internal pull-down if configured as an input (will not be enabled if Pull up is enabled) | | 5:2 | 0 | RESERVED These bits are reserved and should be written as '0'. | | 1:0 | 0 | CTRL 00: GPIO8/TXT is configured as a GPIO input 01: GPIO8/TXT is configured as a GPIO open drain output 10: GPIO8/TXT is configured as a GPIO push-pull output 11: GPIO8/TXT is configured as a push-pull TX toggle output | ### PIN\_CFG\_RXT (0x029) - Read/Write OTP This register configures the functionality of the GPIO9/RXT pin | Bit | Default | Description | |-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | PULLUP_EN This register bit is used to enable the internal pull-up resistor. This setting will be ignored if GPIO9/RXT is configured as an output. 0: Do not enable internal pull-up 1: Enable internal pull-up if configured as an input | | 6 | 0 | PULLDOWN_EN This register bit is used to enable the internal pull-down resistor. This setting will be ignored if GPIO9/RXT is configured as an output. 0: Do not enable internal pull-down 1: Enable internal pull-down if configured as an input (will not be enabled if Pull up is enabled) | | Bit | Default | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5:2 | 0 | RESERVED These bits are reserved and should be written as '0'. | | 1:0 | 0 | CTRL 000: GPIO9/RXT is configured as a GPIO input 001: GPIO9/RXT is configured as a GPIO open drain output 010: GPIO9/RXT is configured as a GPIO push-pull output 011: GPIO9/RXT is configured as a push-pull RX toggle output | ## PIN\_CFG\_CD (0x02A) - Read/Write OTP This register configures the functionality of the GPIO1/CD pin | Bit | Default | Description | |-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | PULLUP_EN This register bit is used to enable the internal pull-up resistor. This setting will be ignored if GPIO1/CD# is configured as an output. 0: Do not enable internal pull-up 1: Enable internal pull-up if configured as an input | | 6 | 0 | PULLDOWN_EN This register bit is used to enable the internal pull-down resistor. This setting will be ignored if GPIO1/CD# is configured as an output. 0: Do not enable internal pull-down 1: Enable internal pull-down if configured as an input (will not be enabled if Pull up is enabled) | | 5:2 | 0 | RESERVED These bits are reserved and should be written as '0'. | | 1:0 | 0 | CTRL 00: GPIO1/CD# is configured as a GPIO input 01: GPIO1/CD# is configured as a GPIO open drain output 10: GPIO1/CD# is configured as a GPIO push-pull output 11: Invalid, do not use | ### PIN\_CFG\_RI (0x02B) - Read/Write OTP This register configures the functionality of the GPIO0/RI pin | Bit | Default | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | PULLUP_EN This register bit is used to enable the internal pull-up resistor. This setting will be ignored if GPIO0/RI#/RWK# is configured as an output. 0: Do not enable internal pull-up 1: Enable internal pull-up if configured as an input | | Bit | Default | Description | |-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 0 | PULLDOWN_EN This register bit is used to enable the internal pull-down resistor. This setting will be ignored if GPIO0/RI#/RWK# is configured as an output. 0: Do not enable internal pull-down 1: Enable internal pull-down if configured as an input (will not be enabled if Pull up is enabled) | | 5:2 | 0 | RESERVED These bits are reserved and should be written as '0'. | | 1:0 | 0 | CTRL 00: GPIO0/RI#/RWK# is configured as a GPIO input 01: GPIO0/RI#/RWK# is configured as a GPIO open drain output 10: GPIO0/RI#/RWK# is configured as a GPIO push-pull output 11 to 111: Invalid, do not use | ### PIN\_CFG\_DTR (0x02C) - Read/Write OTP This register configures the functionality of the GPIO3/DTR pin | Bit | Default | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | PULLUP_EN This register bit is used to enable the internal pull-up resistor. This setting will be ignored if GPIO3/DTR# is configured as an output. 0: Do not enable internal pull-up 1: Enable internal pull-up if configured as an input | | 6 | 0 | PULLDOWN_EN This register bit is used to enable the internal pull-down resistor. This setting will be ignored if GPIO3/DTR# is configured as an output. 0: Do not enable internal pull-down 1: Enable internal pull-down if configured as an input (will not be enabled if Pull up is enabled) | | 5:3 | 0 | RESERVED These bits are reserved and should be written as '0'. | | 2:0 | 0 | CTRL Note: If configured as DTR output, GPIO2/DSR# must be configured as DSR input and GPIO5/RTS#/RS485 and GPIO4/CTS# must be configured as GPIOs. 000: GPIO3/DTR is configured as a GPIO input 001: GPIO3/DTR is configured as a GPIO open drain output 010: GPIO3/DTR is configured as a GPIO push-pull output 011: GPIO3/DTR is configured as a open drain DTR output 100: GPIO3/DTR is configured as a push-pull DTR output 101 to 111: Invalid, do not use | ### PIN\_CFG\_DSR (0x02D) - Read/Write OTP This register configures the functionality of the GPIO2/DSR pin | Bit | Default | Description | |-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | PULLUP_EN This register bit is used to enable the internal pull-up resistor. This setting will be ignored if GPIO3/DTR# is configured as an output. 0: Do not enable internal pull-up 1: Enable internal pull-up if configured as an input | | 6 | 0 | PULLDOWN_EN This register bit is used to enable the internal pull-down resistor. This setting will be ignored if GPIO3/DTR# is configured as an output. 0: Do not enable internal pull-down 1: Enable internal pull-down if configured as an input (will not be enabled if Pull up is enabled) | | 5:2 | 0 | RESERVED These bits are reserved and should be written as '0'. | | 1:0 | 0 | CTRL 00: GPIO2/DSR# is configured as a GPIO input 01: GPIO2/DSR# is configured as a GPIO open drain output 10: GPIO2/DSR# is configured as a GPIO push-pull output 11 to 111: Invalid, do not use | ### PIN\_CFG\_DATA\_PINS (0x02E) - Read/Write OTP This register configures the functionality of the RX and TX data pins | Bit | Default | Description | |-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | RX_PULLUP_EN This register bit is used to enabled the internal pull-up on the RX pin 0: Do not enable internal pull-up on RX pin 1: Enable internal pull-up on RX pin | | 6 | 0 | RX_PULLDOWN_EN This register bit is used to enabled the internal pull-down on the RX pin 0: Do not enable internal pull-down on RX pin 1: Enable internal pull-down on RX pin (will not be enabled if pull-up is enabled) | | 5 | 0 | RX_REMOTE_WAKE_EN This register bit enables remote wakeup capability on the RX pin 0: RX pin is not enabled for remote wakeup 1: RX pin is enabled for remote wakeup if global remote wakeup is enabled | | 4:1 | 0 | RESERVED These bits are reserved and should be written as '0'. | | 0 | 0 | TX_CTRL 0: TX open drain output 1: TX push-pull output | #### SUSPEND\_STATE\_MSB (0x02F) - Read/Write OTP This register configures the state of the GPIO pins during suspend state. Note that RX and TX data pins are not controlled by SUSPEND\_STATE. USE\_SUSPEND is not a physical pin, but instead acts as the control for pins in the suspended state and is in the most significant bit position of SUSPEND\_MODE\_MSB. | Bit | Default | Description | |-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | 0 | GPIO9/RXT 0: Corresponding bit set to logic '0' during suspend if USE_SUSPEND = '1' 1: Corresponding bit set to logic '1' during suspend if USE_SUSPEND = '1' | | 6 | 0 | GPIO8/TXT 0: Corresponding bit set to logic '0' during suspend if USE_SUSPEND = '1' 1: Corresponding bit set to logic '1' during suspend if USE_SUSPEND = '1' | | 5:4 | 0 | Not used | | 3 | 0 | GPIO7/RS485 0: Corresponding bit set to logic '0' during suspend if USE_SUSPEND = '1' 1: Corresponding bit set to logic '1' during suspend if USE_SUSPEND = '1' | | 2 | 0 | GPIO4/CTS# 0: Corresponding bit set to logic '0' during suspend if USE_SUSPEND = '1' 1: Corresponding bit set to logic '1' during suspend if USE_SUSPEND = '1' | | 1 | 0 | GPIO5/RTS#/RS485 0: Corresponding bit set to logic '0' during suspend if USE_SUSPEND = '1' 1: Corresponding bit set to logic '1' during suspend if USE_SUSPEND = '1' | | 0 | 0 | GPIO6/CLK 0: Corresponding bit set to logic '0' during suspend if USE_SUSPEND = '1' 1: Corresponding bit set to logic '1' during suspend if USE_SUSPEND = '1' | ### SUSPEND\_STATE\_LSB (0x030) - Read/Write OTP This register configures the state of the GPIO pins during suspend state. | Bit | Default | Description | |-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | 0 | Not used | | 5 | 0 | GPIO2/DSR# 0: Corresponding bit set to logic '0' during suspend if USE_SUSPEND = '1' 1: Corresponding bit set to logic '1' during suspend if USE_SUSPEND = '1' | | 4 | 0 | GPIO3/DTR# 0: Corresponding bit set to logic '0' during suspend if USE_SUSPEND = '1' 1: Corresponding bit set to logic '1' during suspend if USE_SUSPEND = '1' | | 3 | 0 | GPIO0/RI# 0: Corresponding bit set to logic '0' during suspend if USE_SUSPEND = '1' 1: Corresponding bit set to logic '1' during suspend if USE_SUSPEND = '1' | | 2 | 0 | GPIO1/CD# 0: Corresponding bit set to logic '0' during suspend if USE_SUSPEND = '1' 1: Corresponding bit set to logic '1' during suspend if USE_SUSPEND = '1' | | 1:0 | 0 | Not used | ### SUSPEND\_MODE\_MSB (0x031) - Read/Write OTP This register configures the mode of the GPIO pins during suspend state. Note that RX and TX data pins are not controlled by SUSPEND\_STATE. USE\_SUSPEND is not a physical pin, but instead acts as the control for pins in the suspended state and is in the most significant bit position of SUSPEND\_MODE\_MSB. | Bit | Default | Description | | | | | |-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | 0 | GPIO9/RXT 0: Corresponding GPIO is push-pull output during suspend if USE_SUSPEND = '1' 1: Corresponding GPIO is open-drain output during suspend if USE_SUSPEND = '1' | | | | | | 6 | 0 | GPIO8/TXT 0: Corresponding GPIO is push-pull output during suspend if USE_SUSPEND = '1' 1: Corresponding GPIO is open-drain output during suspend if USE_SUSPEND = '1' | | | | | | 5:4 | 0 | Not used | | | | | | 3 | 0 | GPIO7/RS485 0: Corresponding GPIO is push-pull output during suspend if USE_SUSPEND = '1' 1: Corresponding GPIO is open-drain output during suspend if USE_SUSPEND = '1' | | | | | | 2 | 0 | GPIO4/CTS# 0: Corresponding GPIO is push-pull output during suspend if USE_SUSPEND = '1' 1: Corresponding GPIO is open-drain output during suspend if USE_SUSPEND = '1' | | | | | | 1 | 0 | GPI05/RTS#/RS485 0: Corresponding GPIO is push-pull output during suspend if USE_SUSPEND = '1' 1: Corresponding GPIO is open-drain output during suspend if USE_SUSPEND = '1' | | | | | | 0 | 0 | GPIO6/CLK 0: Corresponding GPIO is push-pull output during suspend if USE_SUSPEND = '1' 1: Corresponding GPIO is open-drain output during suspend if USE_SUSPEND = '1' | | | | | #### SUSPEND\_MODE\_LSB (0x032) - Read/Write OTP This register configures the state of the GPIO pins during suspend state. | Bit | Default | Description | | | | | |-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | 0 | USE_SUSPEND 0: Corresponding GPIO is push-pull output during suspend if USE_SUSPEND = '1' 1: Corresponding GPIO is open-drain output during suspend if USE_SUSPEND = '1' | | | | | | 6 | 0 | used | | | | | | 5 | 0 | GPIO2/DSR# 0: Corresponding GPIO is push-pull output during suspend if USE_SUSPEND = '1' 1: Corresponding GPIO is open-drain output during suspend if USE_SUSPEND = '1' | | | | | | 4 | 0 | GPIO3/DTR# 0: Corresponding GPIO is push-pull output during suspend if USE_SUSPEND = '1' 1: Corresponding GPIO is open-drain output during suspend if USE_SUSPEND = '1' | | | | | | Bit | Default | Description | |-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 0 | GPIO0/RI# 0: Corresponding GPIO is push-pull output during suspend if USE_SUSPEND = '1' 1: Corresponding GPIO is open-drain output during suspend if USE_SUSPEND = '1' | | 2 | 0 | GPIO1/CD# 0: Corresponding GPIO is push-pull outupt during suspend if USE_SUSPEND = '1' 1: Corresponding bit set to logic '1' during suspend if USE_SUSPEND = '1' | | 1:0 | 0 | Not used | ### PIN\_CFG\_RS485\_POL (0x033) - Read/Write OTP This register configures the polarity of the selected auto RS-485 half-duplex control pin. | Bit | Default | Description | | | |-----|---------|--------------------------------------------------------------------------------------------------|--|--| | 7:1 | 0 | Reserved These bits are reserved and should be written as '0'. | | | | 0 | 0 | POL 0: Active low auto. RS-485 half-duplex enable 1: Active high auto. RS-485 half-duplex enable | | | ### CLK\_DIV (0x034) - Read/Write OTP This register sets the default clock divisor for the CLK output. | Bit | Default | Description | | |-----|---------|--------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | 0 | VALUE Output clock frequency will be determined by the formula: FREQ = 24 MHz / 2 * (VALUE). If VALUE = 0, FREQ = 24 MHz | | ## **Application Circuits** The GPIO inputs are 5V tolerant. However, when GPIO input voltage levels exceed VCC, an external clamp circuit is required. Two examples of different application circuits are shown in Figure 7. ### **VCC Clamp Circuits** Figure 7: VCC Clamp Circuits ## **Mechanical Dimensions** ### 28-Pin QFN | 28LD 5x5 QFN (OPTION 2) JEDEC MO-220 Variation VHHD-3 | | | | | | | | |-------------------------------------------------------|----------------|----------|------|----------------------------------------|----------|-------|--| | SYMBOLS | (Control Unit) | | | DIMENSIONS IN INCH<br>(Reference Unit) | | | | | | MIN | NOM | MAX | MIN | NOM | MAX | | | Α | 0.80 | 0.90 | 1.00 | 0.032 | 0.035 | 0.039 | | | A1 | 0.00 | 0.02 | 0.05 | 0.000 | 0.001 | 0.002 | | | A3 | C | ).20 REF | - | | 0.008 | REF | | | b | 0.18 | 0.25 | 0.30 | 0.007 | 0.010 | 0.012 | | | D | Ę | 5.00 BS | 3 | 0.197 BSC | | | | | D2 | 3.15 | 3.25 | 3.35 | 0,124 | 0.128 | 0.132 | | | E | Ę | 5.00 BSC | | 0.197 BSC | | | | | E2 | 3.15 | 3.25 | 3.35 | 0.124 | 0.128 | 0.132 | | | е | ( | 0.50 BS | 0 | ( | 0.020 BS | C | | | L | 0.45 | 0.55 | 0.65 | 0.018 | 0.022 | 0.026 | | | К | 0.20 | _ | _ | 0.008 | _ | _ | | | | 0° | _ | 14° | 0° | _ | 14° | | | N | N 28 | | 28 | | | | | | ND | 7 | | | 7 | | | | | NE 7 | | | | | 7 | | | ### **Ordering Information** | Part Number | Package | Green | Operating Temperature<br>Range | Packaging Quantity | Marking | |-------------------|------------|-------|--------------------------------|--------------------|----------| | XR21B1420IL28-F | 28-pin QFN | Yes | -40°C to +85°C | 490 / Tray | XR1420IL | | XR21B1420IL28TR-F | 28-pin QFN | Yes | -40°C to +85°C | 3000 / Reel | XR1420IL | ### **Revision History** | Revision | Date | Description | |----------|---------------|--------------------------------------------| | 1A | November 2014 | Initial release. [ECN 1447-08 Nov 18 2014] | #### For Further Assistance: Email: UARTtechsupport@exar.com Exar Technical Documentation: http://www.exar.com/techdoc/ Exar Corporation Headquarters and Sales Offices 48720 Kato Road Tel: +1 (510) 668-7000 Fremont, CA 95438 - USA Fax: +1 (510) 668-7001 #### NOTICE EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained herein are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.