# CD54HC154, CD74HC154, CD54HCT154 Data sheet acquired from Harris Semiconductor September 1997 - Revised June 2004 ## High-Speed CMOS Logic 4- to 16-Line Decoder/Demultiplexer #### **Features** - Two Enable Inputs to Facilitate Demultiplexing and Cascading Functions - Fanout (Over Temperature Range) - Wide Operating Temperature Range ... -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: $N_{IL}$ = 30%, $N_{IH}$ = 30% of $V_{CC}$ at $V_{CC}$ = 5V - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min) - CMOS Input Compatibility, $I_I \le 1\mu A$ at $V_{OL}$ , $V_{OH}$ ## Description The 'HC154 and 'HCT154 are 4- to 16-line decoders/demultiplexers with two enable inputs, E1 and E2. A High on either enable input forces the output into the High state. The demultiplexing function is performed by using the four input lines, A0 to A3, to select the output lines $\overline{Y0}$ to $\overline{Y15}$ , and using one enable as the data input while holding the other enable low. ## **Ordering Information** | PART NUMBER | TEMP. RANGE<br>(°C) | PACKAGE | |---------------|---------------------|--------------| | CD54HC154F3A | -55 to 125 | 24 Ld CERDIP | | CD54HCT154F3A | -55 to 125 | 24 Ld CERDIP | | CD74HC154E | -55 to 125 | 24 Ld PDIP | | CD74HC154EN | -55 to 125 | 24 Ld PDIP | | CD74HC154M | -55 to 125 | 24 Ld SOIC | | CD74HC154M96 | -55 to 125 | 24 Ld SOIC | | CD74HCT154E | -55 to 125 | 24 Ld PDIP | | CD74HCT154EN | -55 to 125 | 24 Ld PDIP | | CD74HCT154M | -55 to 125 | 24 Ld SOIC | | CD74HCT154M96 | -55 to 125 | 24 Ld SOIC | NOTE: When ordering, use the entire part number. The suffix 96 denotes tape and reel. #### **Pinout** CD54HC154, CD54HCT154 (CERDIP) CD74HC154, CD74HCT154 (PDIP, SOIC) TOP VIEW ## Functional Diagram ## TRUTH TABLE | | | INP | UTS | | | OUTPUTS | | | | | | | | | | | | | | | | |----|----|-----|-----|------------|----|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|------------|------------|------------|------------|------------|------------| | E1 | E2 | А3 | A2 | <b>A</b> 1 | Α0 | <u>Y0</u> | <u>Y1</u> | <u>Y2</u> | <u>Y3</u> | <u>Y4</u> | <u>Y5</u> | <u>Y6</u> | <u>77</u> | <u>Y8</u> | <u>Y9</u> | <u>Y10</u> | <u>Y11</u> | <u>Y12</u> | <u>Y13</u> | <u>Y14</u> | <u>Y15</u> | | L | L | L | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | L | L | L | L | L | Н | Н | L | Η | Η | Н | Η | Н | Н | Н | Н | Н | Ι | Η | Н | Η | Н | | L | L | L | L | Η | L | Н | Η | L | Η | Н | Η | Н | Н | Н | Н | Н | Ι | Η | Н | Η | Н | | L | L | L | L | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | L | L | L | Н | L | L | Н | Н | Н | Н | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | L | L | L | Н | L | Н | Н | Η | Η | Η | Н | L | Н | Н | Н | Н | Н | Ι | Η | Н | Η | Н | | L | L | L | Н | Ι | L | Η | Τ | Ι | Ι | Ι | Ι | L | Н | Η | Η | Н | Ι | Ι | Н | Ι | Н | | L | L | L | Н | Ι | Η | Η | Τ | Ι | Ι | Ι | Ι | Н | L | Η | Η | Н | Ι | Τ | Н | Ι | Н | | L | L | Η | L | L | L | Η | Τ | Ι | Ι | Ι | Ι | Н | Н | L | Η | Н | Ι | Τ | Н | Ι | Н | | L | L | Η | L | L | Η | Η | Τ | Ι | Ι | Ι | Ι | Н | Н | Η | L | Н | Ι | Τ | Н | Ι | Н | | L | L | Ι | L | Η | L | Ι | Ι | Ι | Ι | Η | Ι | Н | Н | Н | Η | L | Ι | Η | Н | Ι | Н | | L | L | Ι | L | Η | Η | Ι | Ι | Ι | Ι | Η | Ι | Н | Н | Η | Η | Η | L | Η | Н | Ι | Н | | L | L | Ι | Ι | L | L | Ι | Ι | Ι | Ι | Η | Ι | Н | Н | Н | Η | Η | Ι | L | Н | Ι | Н | | L | L | Ι | Η | L | Η | Ι | Ι | Ι | Ι | Η | Ι | Н | Н | Н | Η | Η | Ι | Η | L | Ι | Н | | L | L | Ι | Η | Η | L | Ι | Ι | Ι | Ι | Η | Ι | Н | Н | Н | Η | Η | Ι | Η | Н | <b>ا</b> | Н | | L | L | Н | Н | Η | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Η | Н | Н | Н | L | | L | Н | Χ | Х | Х | Χ | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Η | Н | Н | Н | Н | | Н | L | Χ | Х | Х | Χ | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Η | Н | Н | Н | Н | | Н | Н | Χ | Χ | Х | Χ | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | H = High Voltage Level, L = Low Voltage Level, X = Don't Care #### #### **Thermal Information** | Thermal Resistance (Typical) | θ <sub>JA</sub> ( <sup>o</sup> C/W) | |------------------------------------------|-------------------------------------| | E (PDIP) Package (.600) (Note 1) | 67 | | EN (PDIP) Package (.300) (Note 1) | 67 | | M (SOIC) Package (Note 2) | 46 | | Maximum Junction Temperature | 150°C | | Maximum Storage Temperature Range6 | 65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | #### **Operating Conditions** | Temperature Range (T <sub>A</sub> )55°C to 125°C | |--------------------------------------------------------------| | Supply Voltage Range, V <sub>CC</sub> | | HC Types2V to 6V | | HCT Types | | DC Input or Output Voltage, $V_I, V_O \dots 0$ V to $V_{CC}$ | | Input Rise and Fall Time | | 2V | | 4.5V 500ns (Max) | | 6V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES: - 1. The package thermal impedance is calculated in accordance with JESD 51-3. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. #### **DC Electrical Specifications** | | | TES<br>CONDI | | V <sub>CC</sub> | | 25°C | | -40°C 1 | O 85°C | -55 <sup>0</sup> C T | O 125 <sup>0</sup> C | | |-----------------------------|-----------------|------------------------------------|---------------------|-----------------|------|------|------|---------|--------|----------------------|----------------------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | V | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | • | 0.5 | - | 0.5 | - | 0.5 | V | | Voltage | | | | 4.5 | - | ı | 1.35 | - | 1.35 | - | 1.35 | V | | | | | | 6 | - | ı | 1.8 | - | 1.8 | - | 1.8 | V | | High Level Output | V <sub>OH</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 2 | 1.9 | ı | - | 1.9 | - | 1.9 | - | V | | Voltage<br>CMOS Loads | | | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | omeo Edudo | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | High Level Output | 1 | | - | - | - | - | - | - | - | - | - | V | | Voltage<br>TTL Loads | | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | 112 20000 | | | -5.2 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | V | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Voltage<br>CMOS Loads | | | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | omeo Edudo | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output | | | - | - | - | - | - | - | - | - | - | V | | Voltage<br>TTL Loads | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | TTE LOUGS | | | 5.2 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | l <sub>l</sub> | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μΑ | | Quiescent Device<br>Current | lcc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 8 | - | 80 | - | 160 | μΑ | ## DC Electrical Specifications (Continued) | | | | TEST<br>CONDITIONS | | 25°C | | | -40°C TO 85°C | | -55°C TO 125°C | | | |----------------------------------------------------------------------|------------------------------|------------------------------------|---------------------|------------------------|------|-----|------|---------------|------|----------------|-----|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub><br>(V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HCT TYPES | | | | | | - | - | - | - | - | - | | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output<br>Voltage<br>CMOS Loads | Voн | V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | High Level Output<br>Voltage<br>TTL Loads | | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | lį | V <sub>CC</sub> and<br>GND | 0 | 5.5 | - | | ±0.1 | - | ±1 | - | ±1 | μΑ | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | - | 8 | - | 80 | - | 160 | μА | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 3) | V <sub>CC</sub><br>-2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μΑ | ## NOTE: ## **HCT Input Loading Table** | INPUT | UNIT LOADS | |---------------|------------| | A0 - A3 | 1.4 | | <u>₹1,</u> ₹2 | 1.3 | NOTE: Unit Load is $\Delta I_{CC}$ limit specified in DC Electrical Table, e.g., 360µA max at $25^{o}C.$ ## **Switching Specifications** Input $t_r$ , $t_f = 6ns$ | | | TEST | | 25°C | | | | С ТО<br>°С | -55°C T | | | |------------------------------|-------------------------------------|-----------------------|---------------------|------|-----|-----|-----|------------|---------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | - | | | | | | | | - | | | | Propagation Delay (Figure 1) | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 175 | - | 220 | - | 265 | ns | | Address to Output | | | 4.5 | - | - | 35 | - | 44 | - | 53 | ns | | | | C <sub>L</sub> =15pF | 5 | - | 14 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 30 | - | 37 | - | 45 | ns | <sup>3.</sup> For dual-supply systems theoretical worst case ( $V_I$ = 2.4V, $V_{CC}$ = 5.5V) specification is 1.8mA. ## Switching Specifications Input $t_r$ , $t_f = 6ns$ (Continued) | | | TEST | | | 25°C | | -40 <sup>0</sup><br>85 | C TO<br>°C | -55°C TO 125°C | | | |------------------------------------------------|-------------------------------------|-----------------------|---------------------|-----|------|-----|------------------------|------------|----------------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | E1 to Output | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 175 | - | 220 | - | 265 | ns | | | | | 4.5 | - | - | 35 | - | 44 | - | 53 | ns | | | | C <sub>L</sub> =15pF | 5 | - | 14 | - | = | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 30 | = | 37 | - | 45 | ns | | E2 to Output | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 175 | = | 220 | - | 265 | ns | | | | | 4.5 | - | - | 35 | - | 44 | - | 53 | ns | | | | C <sub>L</sub> =15pF | 5 | - | 14 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 30 | - | 37 | - | 45 | ns | | Output Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 75 | - | 95 | - | 110 | ns | | (Figure 1) | | | 4.5 | - | - | 15 | - | 19 | - | 22 | ns | | | | | 6 | - | - | 13 | - | 16 | - | 19 | ns | | Input Capacitance | C <sub>IN</sub> | - | - | - | - | 10 | - | 10 | - | 10 | pF | | Power Dissipation Capacitance (Notes 4, 5) | C <sub>PD</sub> | - | 5 | - | 88 | - | - | - | - | - | pF | | HCT TYPES | ı | | 1 | | | | | | | | | | Propagation Delay (Figure 2) Address to Output | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 35 | - | 44 | - | 53 | ns | | | | C <sub>L</sub> =15pF | 5 | - | 14 | - | - | | - | - | ns | | E1 to Output | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 34 | - | 43 | - | 51 | ns | | | | C <sub>L</sub> =15pF | 5 | - | 14 | - | - | - | - | - | ns | | E2 to Output | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | | 34 | - | 43 | - | 51 | ns | | | | C <sub>L</sub> =15pF | 5 | - | 14 | - | - | - | - | - | ns | | Output Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 15 | - | 19 | - | 22 | ns | | Input Capacitance | C <sub>IN</sub> | - | - | - | - | 10 | - | 10 | - | 10 | pF | | Power Dissipation Capacitance (Notes 4, 5) | C <sub>PD</sub> | - | 5 | | 84 | - | - | - | - | - | pF | #### NOTES: <sup>4.</sup> $C_{\mbox{\scriptsize PD}}$ is used to determine the dynamic power consumption, per gate. <sup>5.</sup> $P_D = V_{CC}^2 f_i (C_{PD} + C_L)$ where $f_i$ = input frequency, $C_L$ = output load capacitance, $V_{CC}$ = supply voltage. ## **Test Circuits and Waveforms** FIGURE 1. HC AND HCU TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 2. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC www.ti.com 14-Oct-2022 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|-------------------------|-------------------------------|--------------------|--------------|---------------------------------|---------| | 5962-8670101JA | ACTIVE | CDIP | J | 24 | 1 | Non-RoHS &<br>Non-Green | Call TI | N / A for Pkg Type | -55 to 125 | 5962-8670101JA<br>CD54HCT154F3A | Samples | | 5962-8682201JA | ACTIVE | CDIP | J | 24 | 1 | Non-RoHS &<br>Non-Green | Call TI | N / A for Pkg Type | -55 to 125 | 5962-8682201JA<br>CD54HC154F3A | Samples | | CD54HC154F3A | ACTIVE | CDIP | J | 24 | 1 | Non-RoHS &<br>Non-Green | Call TI | N / A for Pkg Type | -55 to 125 | 5962-8682201JA<br>CD54HC154F3A | Samples | | CD54HCT154F3A | ACTIVE | CDIP | J | 24 | 1 | Non-RoHS &<br>Non-Green | Call TI | N / A for Pkg Type | -55 to 125 | 5962-8670101JA<br>CD54HCT154F3A | Samples | | CD74HC154M | ACTIVE | SOIC | DW | 24 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC154M | Samples | | CD74HC154M96 | ACTIVE | SOIC | DW | 24 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | HC154M | Samples | | CD74HC154M96E4 | ACTIVE | SOIC | DW | 24 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC154M | Samples | | CD74HC154M96G4 | ACTIVE | SOIC | DW | 24 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC154M | Samples | | CD74HC154ME4 | ACTIVE | SOIC | DW | 24 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC154M | Samples | | CD74HC154MG4 | ACTIVE | SOIC | DW | 24 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC154M | Samples | | CD74HCT154M | ACTIVE | SOIC | DW | 24 | 25 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT154M | Samples | | CD74HCT154M96 | ACTIVE | SOIC | DW | 24 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HCT154M | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". www.ti.com 14-Oct-2022 - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD54HC154, CD54HCT154, CD74HC154, CD74HCT154: Catalog: CD74HC154, CD74HCT154 Military: CD54HC154, CD54HCT154 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications ## **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD74HC154M96 | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | | CD74HC154M96G4 | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | | CD74HCT154M96 | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD74HC154M96 | SOIC | DW | 24 | 2000 | 364.0 | 361.0 | 36.0 | | CD74HC154M96G4 | SOIC | DW | 24 | 2000 | 350.0 | 350.0 | 43.0 | | CD74HCT154M96 | SOIC | DW | 24 | 2000 | 350.0 | 350.0 | 43.0 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ## **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |--------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD74HC154M | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | | CD74HC154ME4 | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | | CD74HC154MG4 | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | | CD74HCT154M | DW | SOIC | 24 | 25 | 506.98 | 12.7 | 4826 | 6.6 | 4040084/C 10/97 #### J (R-GDIP-T\*\*) #### 24 PINS SHOWN ## **CERAMIC DUAL-IN-LINE PACKAGE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Window (lens) added to this group of packages (24-, 28-, 32-, 40-pin). - D. This package can be hermetically sealed with a ceramic lid using glass frit. - E. Index point is provided on cap for terminal identification. DW (R-PDSO-G24) ## PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. DW (R-PDSO-G24) PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Refer to IPC7351 for alternate board design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated