

# Cortina Systems<sup>®</sup> LXT9785 and LXT9785E Advanced 8-Port 10/ 100 Mbps PHY Transceivers

# Datasheet

The Cortina Systems<sup>®</sup> LXT9785 and LXT9785E are 8-port Fast Ethernet PHY Transceivers supporting IEEE 802.3 physical layer applications at 10 Mbps and 100 Mbps. These devices provide Serial/Source Synchronous Serial Media Independent Interfaces (SMII/SS-SMII) and Reduced Media Independent Interface (RMII) for switching and other independent port applications. The LXT9785 and LXT9785E are identical except for the IP telephony features included in the LXT9785E transceiver. The LXT9785E is an enhanced version of the LXT9785 that detects Data Terminal Equipment (DTE) requiring power from the switch over a CAT5 cable. The system uses the information collected by the LXT9785E to apply power if the DTE at the far end requires power over the cable, such as an IP telephone.

Each network port can provide a twisted-pair (TP) or Low-Voltage Positive Emitter Coupled Logic (LVPECL) interface. The twisted-pair interface supports 10 Mbps and 100 Mbps (10BASE-T and 100BASE-TX) Ethernet over twisted-pair. The LVPECL interface supports 100 Mbps (100BASE-FX) Ethernet over fiber-optic media.

The LXT9785/LXT9785E provides three discrete LED driver outputs for each port. The devices support both half-duplex and full-duplex operation at 10 Mbps and 100 Mbps and require only a single 2.5 V power supply.

### **Applications**

- Enterprise switches
- IP telephony switches

# **Product Features**

- Eight IEEE 802.3-compliant 10BASE-T or 100BASE-TX ports with integrated filters.
- 100BASE-FX fiber-optic capability on all ports.
- 2.5 V operation.
- Low power consumption; 250 mW per port typical.
- Multiple RMII or SMII/SS-SMII ports for independent PHY port operation.
- Auto MDI/MDIX crossover capability.
- Proprietary Optimal Signal Processing<sup>™</sup> architecture improves SNR by 3 dB over ideal analog filters.
- Optimized for dual-high stacked RJ-45 applications.
- MDIO sectionalization into 2x4 or 1x8 configurations.

- Storage Area Networks
- Multi-port Network Interface Cards (NICs)
- Supports both auto-negotiation systems and legacy systems without auto-negotiation capability.
- Robust baseline wander correction.
- Configurable through the MDIO port or external control pins.
- JTAG boundary scan.
- 208-pin PQFP: LXT9785HC, LXT9785EHC, LXT9785HE.
- 241-ball BGA: LXT9785BC, LXT9785EBC.
- 196-ball BGA: LXT9785MBC (includes DTE detection similar to the LXT9785E)
- DTE detection for remote powering applications (LXT9785E and LXT9785MBC only).
- Extended temperature operation of -40 °C to +85 °C (LXT9785E only).



# Contents

| 1.0 | Introc | luction.       |                                                                                                         | 18  |
|-----|--------|----------------|---------------------------------------------------------------------------------------------------------|-----|
|     | 1.1    |                | You Will Find in This Document                                                                          |     |
|     | 1.2    | Related        | d Documents                                                                                             | 18  |
| 2.0 | Block  | Diagra         | ım                                                                                                      | 19  |
| 3.0 | Pin/B  | all Assi       | ignments and Signal Descriptions                                                                        | 20  |
|     | 3.1    | PQFP I         | Pin Assignments                                                                                         | 20  |
|     |        | 3.1.1          | PQFP Pin Assignments – RMII Configuration                                                               |     |
|     |        | 3.1.2          | PQFP Pin Assignments – SMII Configuration                                                               |     |
|     |        | 3.1.3          | PQFP Pin Assignments – SS-SMII Configuration                                                            |     |
|     | 3.2    |                | Signal Descriptions                                                                                     |     |
|     |        | 3.2.1          | Signal Name Conventions                                                                                 |     |
|     | 2.2    | 3.2.2          | PQFP Signal Descriptions – RMII, SMII, and SS-SMII Configurations                                       |     |
|     | 3.3    | BGA23<br>3.3.1 | 3 Ball Assignments<br>RMII BGA23 Ball List                                                              |     |
|     |        | 3.3.2          | SMII BGA23 Ball List                                                                                    |     |
|     |        | 3.3.3          | SS-SMII BGA23 Ball List                                                                                 |     |
|     | 3.4    |                | 3 Signal Descriptions                                                                                   |     |
|     |        | 3.4.1          | Signal Name Conventions                                                                                 |     |
|     |        | 3.4.2          | Signal Descriptions – RMII, SMII, and SS-SMII Configurations                                            | 80  |
|     | 3.5    |                | 5 Ball Assignments                                                                                      |     |
|     |        | 3.5.1          | BGA15 Ball List                                                                                         |     |
|     | 3.6    |                | 5 Signal Descriptions                                                                                   |     |
|     |        | 3.6.1          | Signal Name Conventions                                                                                 |     |
|     |        | 3.6.2          | Signal Descriptions – SMII and SS-SMII Configurations                                                   |     |
| 4.0 | Funct  |                | escription                                                                                              |     |
|     | 4.1    |                | iction                                                                                                  |     |
|     |        | 4.1.1          | OSP™ Architecture                                                                                       |     |
|     |        | 4.1.2          | Comprehensive Functionality                                                                             |     |
|     | 4.2    | Interfor       | 4.1.2.1 Sectionalization                                                                                |     |
|     | 4.2    | 4.2.1          | 10/100 Network Interface                                                                                |     |
|     |        | 4.2.1          | 4.2.1.1 Twisted-Pair Interface                                                                          |     |
|     |        |                | 4.2.1.2 MDI Crossover (MDIX)                                                                            |     |
|     |        |                | 4.2.1.3 Fiber Interface                                                                                 | 116 |
|     | 4.3    |                | Independent Interface (MII) Interfaces                                                                  |     |
|     |        | 4.3.1          | Global MII Mode Select                                                                                  |     |
|     |        | 4.3.2          | Internal Loopback                                                                                       |     |
|     |        | 4.3.3          | RMII Data Interface                                                                                     |     |
|     |        | 4.3.4          | Serial Media Independent Interface (SMII) and Source Synchronous- Se<br>Independent Interface (SS-SMII) |     |
|     |        |                | 4.3.4.1 SMII Interface                                                                                  |     |
|     |        |                | 4.3.4.2 Source Synchronous-Serial Media Independent Interface                                           |     |
|     |        | 4.3.5          | Configuration Management Interface                                                                      |     |
|     |        | 4.3.6          | MII Isolate                                                                                             |     |
|     |        | 4.3.7          | MDIO Management Interface                                                                               |     |
|     |        | 4.3.8          | MII Sectionalization                                                                                    | 120 |



|     | 4.3.9                                                                                                                                 |                                                                                                                                                                                                                                          | upts                                                                                                                                                                                                                                                                                                                                                           |                                                                                         |
|-----|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
|     | 4.3.10                                                                                                                                | Global H                                                                                                                                                                                                                                 | ardware Control Interface                                                                                                                                                                                                                                                                                                                                      | 121                                                                                     |
|     | 4.3.11                                                                                                                                |                                                                                                                                                                                                                                          | ial Fill Values                                                                                                                                                                                                                                                                                                                                                |                                                                                         |
| 4.4 | Operati                                                                                                                               |                                                                                                                                                                                                                                          | ements                                                                                                                                                                                                                                                                                                                                                         |                                                                                         |
|     | 4.4.1                                                                                                                                 |                                                                                                                                                                                                                                          | equirements                                                                                                                                                                                                                                                                                                                                                    |                                                                                         |
|     | 4.4.2                                                                                                                                 | Clock/SY                                                                                                                                                                                                                                 | NC Requirements                                                                                                                                                                                                                                                                                                                                                | 122                                                                                     |
|     |                                                                                                                                       | 4.4.2.1                                                                                                                                                                                                                                  | Reference Clock                                                                                                                                                                                                                                                                                                                                                |                                                                                         |
|     |                                                                                                                                       | 4.4.2.2                                                                                                                                                                                                                                  | TxCLK Signal (SS-SMII only)                                                                                                                                                                                                                                                                                                                                    |                                                                                         |
|     |                                                                                                                                       | 4.4.2.3                                                                                                                                                                                                                                  | TxSYNC Signal (SMII/SS-SMII)                                                                                                                                                                                                                                                                                                                                   |                                                                                         |
|     |                                                                                                                                       | 4.4.2.4                                                                                                                                                                                                                                  | RxSYNC Signal (SS-SMII only)                                                                                                                                                                                                                                                                                                                                   |                                                                                         |
| 4.5 | Initializa                                                                                                                            | 4.4.2.5                                                                                                                                                                                                                                  | RxCLK Signal (SS-SMII Only)                                                                                                                                                                                                                                                                                                                                    |                                                                                         |
| 4.5 | 4.5.1                                                                                                                                 |                                                                                                                                                                                                                                          | ontrol Mode                                                                                                                                                                                                                                                                                                                                                    |                                                                                         |
|     | 4.5.1<br>4.5.2                                                                                                                        |                                                                                                                                                                                                                                          | e Control Mode                                                                                                                                                                                                                                                                                                                                                 |                                                                                         |
|     | 4.5.2<br>4.5.3                                                                                                                        |                                                                                                                                                                                                                                          | own Mode                                                                                                                                                                                                                                                                                                                                                       |                                                                                         |
|     | 4.5.3                                                                                                                                 |                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                |                                                                                         |
|     |                                                                                                                                       | 4.5.3.1<br>4.5.3.2                                                                                                                                                                                                                       | Global (Hardware) Power Down<br>Port (Software) Power Down                                                                                                                                                                                                                                                                                                     |                                                                                         |
|     | 4.5.4                                                                                                                                 |                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                |                                                                                         |
|     | 4.5.4                                                                                                                                 |                                                                                                                                                                                                                                          | e Configuration Settings                                                                                                                                                                                                                                                                                                                                       |                                                                                         |
| 4.6 |                                                                                                                                       |                                                                                                                                                                                                                                          | nt                                                                                                                                                                                                                                                                                                                                                             |                                                                                         |
| 4.0 | 4.6.1                                                                                                                                 |                                                                                                                                                                                                                                          | gotiation                                                                                                                                                                                                                                                                                                                                                      |                                                                                         |
|     | 4.0.1                                                                                                                                 | 4.6.1.1                                                                                                                                                                                                                                  | Base Page Exchange                                                                                                                                                                                                                                                                                                                                             |                                                                                         |
|     |                                                                                                                                       | 4.6.1.2                                                                                                                                                                                                                                  | Manual Next Page Exchange                                                                                                                                                                                                                                                                                                                                      |                                                                                         |
|     |                                                                                                                                       | 4.6.1.3                                                                                                                                                                                                                                  | Controlling Auto-Negotiation                                                                                                                                                                                                                                                                                                                                   |                                                                                         |
|     |                                                                                                                                       | 4.6.1.4                                                                                                                                                                                                                                  | Link Criteria                                                                                                                                                                                                                                                                                                                                                  |                                                                                         |
|     |                                                                                                                                       | 4.6.1.5                                                                                                                                                                                                                                  | Parallel Detection                                                                                                                                                                                                                                                                                                                                             |                                                                                         |
|     |                                                                                                                                       | 4.6.1.6                                                                                                                                                                                                                                  | Reliable Link Establishment While Auto MDI/MDIX is Enabled in Ford                                                                                                                                                                                                                                                                                             |                                                                                         |
|     |                                                                                                                                       |                                                                                                                                                                                                                                          | Speed Mede                                                                                                                                                                                                                                                                                                                                                     | 100                                                                                     |
|     |                                                                                                                                       |                                                                                                                                                                                                                                          | Speed Mode                                                                                                                                                                                                                                                                                                                                                     |                                                                                         |
| 4.7 |                                                                                                                                       | •                                                                                                                                                                                                                                        | ion                                                                                                                                                                                                                                                                                                                                                            | 128                                                                                     |
| 4.7 | 4.7.1                                                                                                                                 | SMII Ref                                                                                                                                                                                                                                 | ion<br>erence Clock                                                                                                                                                                                                                                                                                                                                            | 128<br>132                                                                              |
| 4.7 | 4.7.1<br>4.7.2                                                                                                                        | SMII Ref<br>TxSYNC                                                                                                                                                                                                                       | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)                                                                                                                                                                                                                                                                                                                    | 128<br>132<br>132                                                                       |
| 4.7 | 4.7.1                                                                                                                                 | SMII Ref<br>TxSYNC                                                                                                                                                                                                                       | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream                                                                                                                                                                                                                                                                                                     | 128<br>132<br>132<br>132                                                                |
| 4.7 | 4.7.1<br>4.7.2                                                                                                                        | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1                                                                                                                                                                                                | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable                                                                                                                                                                                                                                                                                  | 128<br>132<br>132<br>132<br>132                                                         |
| 4.7 | 4.7.1<br>4.7.2<br>4.7.3                                                                                                               | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2                                                                                                                                                                                     | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error                                                                                                                                                                                                                                                                | 128<br>132<br>132<br>132<br>132<br>132                                                  |
| 4.7 | 4.7.1<br>4.7.2                                                                                                                        | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive                                                                                                                                                                          | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error                                                                                                                                                                                                                                                                | 128<br>132<br>132<br>132<br>132<br>132<br>132                                           |
| 4.7 | 4.7.1<br>4.7.2<br>4.7.3                                                                                                               | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1                                                                                                                                                               | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense                                                                                                                                                                                                                                | 128<br>132<br>132<br>132<br>132<br>132<br>133<br>133                                    |
| 4.7 | 4.7.1<br>4.7.2<br>4.7.3                                                                                                               | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1<br>4.7.4.2                                                                                                                                                    | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense<br>Receive Data Valid                                                                                                                                                                                                          | 128<br>132<br>132<br>132<br>132<br>132<br>133<br>133                                    |
| 4.7 | 4.7.1<br>4.7.2<br>4.7.3                                                                                                               | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1<br>4.7.4.2<br>4.7.4.3                                                                                                                                         | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense<br>Receive Data Valid<br>Receive Error                                                                                                                                                                                         | 128<br>132<br>132<br>132<br>132<br>132<br>133<br>133<br>133                             |
| 4.7 | 4.7.1<br>4.7.2<br>4.7.3<br>4.7.4                                                                                                      | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1<br>4.7.4.2<br>4.7.4.3<br>4.7.4.3                                                                                                                              | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense<br>Receive Data Valid<br>Receive Error<br>Receive Status Encoding                                                                                                                                                              | 128<br>132<br>132<br>132<br>132<br>133<br>133<br>133<br>133                             |
| 4.7 | 4.7.1<br>4.7.2<br>4.7.3<br>4.7.4                                                                                                      | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1<br>4.7.4.2<br>4.7.4.3<br>4.7.4.3<br>4.7.4.4<br>Collision                                                                                                      | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense<br>Receive Data Valid<br>Receive Error<br>Receive Status Encoding                                                                                                                                                              | 128<br>132<br>132<br>132<br>132<br>133<br>133<br>133<br>133<br>133<br>133               |
|     | 4.7.1<br>4.7.2<br>4.7.3<br>4.7.4<br>4.7.5<br>4.7.5                                                                                    | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1<br>4.7.4.2<br>4.7.4.3<br>4.7.4.3<br>4.7.4.4<br>Collision<br>Source S                                                                                          | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense<br>Receive Data Valid<br>Receive Error<br>Receive Error<br>Receive Status Encoding                                                                                                                                             | 128<br>132<br>132<br>132<br>132<br>133<br>133<br>133<br>133<br>133<br>133               |
| 4.7 | 4.7.1<br>4.7.2<br>4.7.3<br>4.7.4<br>4.7.5<br>4.7.6<br>RMII O                                                                          | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1<br>4.7.4.2<br>4.7.4.3<br>4.7.4.3<br>4.7.4.4<br>Collision<br>Source S<br>peration                                                                              | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense<br>Receive Data Valid<br>Receive Error<br>Receive Error<br>Receive Status Encoding                                                                                                                                             | 128<br>132<br>132<br>132<br>132<br>133<br>133<br>133<br>133<br>133<br>133               |
|     | 4.7.1<br>4.7.2<br>4.7.3<br>4.7.4<br>4.7.5<br>4.7.6<br>RMII O<br>4.8.1                                                                 | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1<br>4.7.4.2<br>4.7.4.3<br>4.7.4.4<br>Collision<br>Source S<br>peration<br>RMII Ref                                                                             | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense<br>Receive Data Valid<br>Receive Error<br>Receive Status Encoding<br>Synchronous-Serial Media Independent Interface                                                                                                            | 128<br>132<br>132<br>132<br>132<br>133<br>133<br>133<br>133<br>133<br>133               |
|     | 4.7.1<br>4.7.2<br>4.7.3<br>4.7.4<br>4.7.5<br>4.7.6<br>RMII O<br>4.8.1<br>4.8.2                                                        | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1<br>4.7.4.2<br>4.7.4.3<br>4.7.4.4<br>Collision<br>Source S<br>peration<br>RMII Ref<br>Transmit                                                                 | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense<br>Receive Data Valid<br>Receive Error<br>Receive Error<br>Receive Status Encoding<br>Synchronous-Serial Media Independent Interface                                                                                           | 128<br>132<br>132<br>132<br>132<br>133<br>133<br>133<br>133<br>133<br>134<br>137<br>137 |
|     | 4.7.1<br>4.7.2<br>4.7.3<br>4.7.4<br>4.7.4<br>4.7.5<br>4.7.6<br>RMII O<br>4.8.1<br>4.8.2<br>4.8.3                                      | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1<br>4.7.4.2<br>4.7.4.3<br>4.7.4.4<br>Collision<br>Source S<br>peration<br>RMII Ref<br>Transmit<br>Carrier S                                                    | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense<br>Receive Data Valid<br>Receive Error<br>Receive Status Encoding<br>Synchronous-Serial Media Independent Interface                                                                                                            | 128<br>132<br>132<br>132<br>132<br>133<br>133<br>133<br>133<br>133<br>133               |
|     | 4.7.1<br>4.7.2<br>4.7.3<br>4.7.4<br>4.7.5<br>4.7.6<br>RMII O<br>4.8.1<br>4.8.2<br>4.8.3<br>4.8.4                                      | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1<br>4.7.4.2<br>4.7.4.3<br>4.7.4.4<br>Collision<br>Source S<br>peration<br>RMII Ref<br>Transmit<br>Carrier S<br>Receive                                         | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense<br>Receive Data Valid<br>Receive Error<br>Receive Status Encoding<br>Synchronous-Serial Media Independent Interface                                                                                                            | 128<br>132<br>132<br>132<br>132<br>133<br>133<br>133<br>133<br>133<br>133               |
| 4.8 | 4.7.1<br>4.7.2<br>4.7.3<br>4.7.4<br>4.7.4<br>4.7.5<br>4.7.6<br>RMII O<br>4.8.1<br>4.8.2<br>4.8.3<br>4.8.4<br>4.8.5                    | SMII Refe<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1<br>4.7.4.2<br>4.7.4.3<br>4.7.4.3<br>4.7.4.4<br>Collision<br>Source S<br>peration<br>RMII Ref<br>Transmit<br>Carrier S<br>Receive<br>Out-of-Ba                | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense<br>Receive Data Valid<br>Receive Error<br>Receive Status Encoding<br>Synchronous-Serial Media Independent Interface<br>erence Clock<br>Enable<br>ense & Data Valid<br>Error<br>and Signaling                                   | 128<br>132<br>132<br>132<br>132<br>133<br>133<br>133<br>133<br>133<br>133               |
|     | 4.7.1<br>4.7.2<br>4.7.3<br>4.7.4<br>4.7.4<br>4.7.5<br>4.7.6<br>RMII O<br>4.8.1<br>4.8.2<br>4.8.3<br>4.8.4<br>4.8.5<br>100 Mb          | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1<br>4.7.4.2<br>4.7.4.3<br>4.7.4.3<br>4.7.4.4<br>Collision<br>Source S<br>peration<br>RMII Ref<br>Transmit<br>Carrier S<br>Receive<br>Out-of-Ba<br>ps Operation | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense<br>Receive Data Valid<br>Receive Error<br>Receive Status Encoding<br>Synchronous-Serial Media Independent Interface<br>erence Clock<br>Enable<br>ense & Data Valid<br>Error<br>and Signaling<br>tion                           | 128<br>132<br>132<br>132<br>132<br>133<br>133<br>133<br>133<br>133<br>133               |
| 4.8 | 4.7.1<br>4.7.2<br>4.7.3<br>4.7.4<br>4.7.4<br>4.7.5<br>4.7.6<br>RMII O<br>4.8.1<br>4.8.2<br>4.8.3<br>4.8.4<br>4.8.5<br>100 Mb<br>4.9.1 | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1<br>4.7.4.2<br>4.7.4.3<br>4.7.4.4<br>Collision<br>Source S<br>peration<br>RMII Ref<br>Transmit<br>Carrier S<br>Receive<br>Out-of-Ba<br>ps Operat<br>100BASE    | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense<br>Receive Data Valid<br>Receive Error<br>Receive Status Encoding<br>Synchronous-Serial Media Independent Interface<br>erence Clock<br>Enable<br>ense & Data Valid<br>Error<br>and Signaling<br>tion<br>E-X Network Operations | 128<br>132<br>132<br>132<br>132<br>133<br>133<br>133<br>133<br>133<br>133               |
| 4.8 | 4.7.1<br>4.7.2<br>4.7.3<br>4.7.4<br>4.7.4<br>4.7.5<br>4.7.6<br>RMII O<br>4.8.1<br>4.8.2<br>4.8.3<br>4.8.4<br>4.8.5<br>100 Mb          | SMII Ref<br>TxSYNC<br>Transmit<br>4.7.3.1<br>4.7.3.2<br>Receive<br>4.7.4.1<br>4.7.4.2<br>4.7.4.3<br>4.7.4.4<br>Collision<br>Source S<br>peration<br>RMII Ref<br>Transmit<br>Carrier S<br>Receive<br>Out-of-Ba<br>ps Operat<br>100BASE    | ion<br>erence Clock<br>Pulse (SMII/SS-SMII)<br>Data Stream<br>Transmit Enable<br>Transmit Error<br>Data Stream<br>Carrier Sense<br>Receive Data Valid<br>Receive Error<br>Receive Status Encoding<br>Synchronous-Serial Media Independent Interface<br>erence Clock<br>Enable<br>ense & Data Valid<br>Error<br>and Signaling<br>tion                           | 128<br>132<br>132<br>132<br>132<br>133<br>133<br>133<br>133<br>133<br>133               |



|     |       | 4.9.3    | PMA Sub    | blayer                                    |     |
|-----|-------|----------|------------|-------------------------------------------|-----|
|     |       |          | 4.9.3.1    | Link                                      |     |
|     |       |          | 4.9.3.2    | Link Failure Override                     |     |
|     |       |          | 4.9.3.3    | Carrier Sense/Data Valid (RMII)           |     |
|     |       |          | 4.9.3.4    | Carrier Sense (SMII)                      | 144 |
|     |       |          | 4.9.3.5    | Receive Data Valid (SMII)                 |     |
|     |       |          | 4.9.3.6    | Twisted-Pair PMD Sublayer                 |     |
|     |       |          | 4.9.3.7    | Fiber PMD Sublayer                        |     |
|     | 4.10  |          |            | on                                        |     |
|     |       |          |            | e Handling                                |     |
|     |       |          |            | Bits                                      |     |
|     |       | 4.10.3   | Link Test  | t                                         | 146 |
|     |       |          | 4.10.3.1   | Link Failure                              | 147 |
|     |       | 4.10.4   | Jabber     |                                           | 147 |
|     | 4.11  | DTE D    | iscovery P | rocess                                    | 147 |
|     |       | 4.11.1   | Definitior | ۱۶                                        | 148 |
|     |       | 4.11.2   | Interactio | on between Processor, MAC, and PHY        |     |
|     |       |          |            | nent Interface and Control                |     |
|     |       |          |            | covery Process Flow                       |     |
|     |       |          |            | covery Behavior                           |     |
|     | 4.12  |          |            | itions                                    |     |
|     |       |          |            | g Auto-Negotiation                        |     |
|     |       |          |            | LED Driver Functions                      |     |
|     |       |          |            | and Signaling                             |     |
|     |       |          |            | y Scan Interface                          |     |
|     |       |          |            | chine                                     |     |
|     |       |          |            | n Register                                |     |
|     |       |          |            | y Scan Register                           |     |
|     | 4.13  |          |            | s Overview                                |     |
|     | 4.10  |          |            |                                           |     |
|     |       |          |            | n                                         |     |
|     |       | 4.10.2   |            | Short and Long Cable Testing Requirements |     |
|     |       |          |            | Precision                                 |     |
|     |       | 4 13 3   |            | ntation Considerations                    |     |
|     |       |          |            | plementation                              |     |
|     | 4.14  |          |            | erview                                    |     |
|     | 7.17  |          |            |                                           |     |
|     |       |          |            | n                                         |     |
|     |       |          |            |                                           |     |
| 5.0 | Appli | cation I | nformatio  | n                                         |     |
|     | 5.1   | Design   | Recomm     | endations                                 |     |
|     | 5.2   | •        |            | Guidelines                                |     |
|     |       | 5.2.1    | 0          | upply Filtering                           |     |
|     |       | 5.2.2    |            | d Ground Plane Layout Considerations      |     |
|     |       |          | 5.2.2.1    | Chassis Ground                            |     |
|     |       | 5.2.3    | 0          | inations                                  |     |
|     |       | 5.2.4    |            | Pair Interface                            |     |
|     |       |          | 5.2.4.1    | Magnetic Requirements                     |     |
|     |       | 5.2.5    | -          | r Interface                               |     |
|     |       | 5.2.6    |            | uit                                       |     |
|     | 5.3   |          |            | on Circuits                               |     |
|     | 0.0   | . , piou | ppilouit   |                                           |     |



| 6.0 | Test Specifications    | 170 |
|-----|------------------------|-----|
| 7.0 | Register Definitions   | 191 |
| 8.0 | Package Specifications | 212 |
|     | 8.1 Top Label Markings | 217 |
| 9.0 | Ordering Information   | 219 |



# **Figures**

| 1  | Block Diagram                                                               | 19  |
|----|-----------------------------------------------------------------------------|-----|
| 2  | RMII 208-Pin PQFP Assignments                                               |     |
| 3  | SMII 208-Pin PQFP Assignments                                               |     |
| 4  | SS-SMII 208-Pin PQFP Assignments                                            |     |
| 5  | 241-Ball BGA23 Assignments (Top View)                                       | 51  |
| 6  | 196-Ball BGA15 Assignments (Top View)                                       |     |
| 7  | Interface Signals                                                           |     |
| 8  | Internal Loopback                                                           |     |
| 9  | Management Interface Read Frame Structure                                   | 119 |
| 10 | Management Interface Write Frame Structure                                  |     |
| 11 | Port Address Scheme                                                         |     |
| 12 | Interrupt Logic                                                             |     |
| 13 | Initialization Sequence                                                     | 124 |
| 14 | Auto-Negotiation Operation                                                  |     |
| 15 | Typical SMII Interface                                                      |     |
| 16 | Typical SMII Quad Sectionalization                                          |     |
| 17 | 100 Mbps Serial MII Data Flow                                               |     |
| 18 | Serial MII Transmit Synchronization                                         |     |
| 19 | Serial MII Receive Synchronization                                          |     |
| 20 | Typical SS-SMII Interface                                                   |     |
| 21 | Typical SS-SMII Quad Sectionalization                                       |     |
| 22 | SS-SMII Transmit Timing                                                     |     |
| 23 | SS-SMII Receive Timing                                                      |     |
| 24 | RMII Data Flow                                                              |     |
| 25 | Typical RMII Interface                                                      |     |
| 26 | Typical RMII Quad Sectionalization                                          |     |
| 27 | 100BASE-X Frame Format                                                      |     |
| 28 | Protocol Sublayers                                                          |     |
| 29 | Typical IP Telephone System Connection                                      |     |
| 30 | Cortina Systems <sup>®</sup> LXT9785E Negotiation Flow Chart                |     |
| 31 | LED Pulse Stretching                                                        |     |
| 32 | RMII Programmable Out-of-Band Signaling                                     | 155 |
| 33 | LED Circuit                                                                 |     |
| 34 | Power and Ground Supply Connections                                         | 165 |
| 35 | Typical Twisted-Pair Interface                                              |     |
| 36 | Recommended LXT9785/LXT9785E-to-3.3 V Fiber Transceiver Interface Circuitry |     |
| 37 | Recommended LXT9785/LXT9785E-to-5 V Fiber Transceiver Interface Circuitry.  |     |
| 38 | ON Semiconductor Triple PECL-to-LVPECL Translator                           |     |
| 39 | SMII - 100BASE-TX Receive Timing                                            |     |
| 40 | SMII - 100BASE-TX Transmit Timing                                           |     |
| 41 | SMII - 100BASE-FX Receive Timing                                            |     |
| 42 | SMII - 100BASE-FX Transmit Timing                                           |     |
| 43 | SMII - 10BASE-T Receive Timing                                              | 177 |
| 44 | SMII - 10BASE-T Transmit Timing                                             |     |
| 45 | SS-SMII - 100BASE-TX Receive Timing                                         |     |
| 46 | SS-SMII - 100BASE-TX Transmit Timing                                        |     |
| 47 | SS-SMII - 100BASE-FX Receive Timing                                         |     |
| 48 | SS-SMII - 100BASE-FX Transmit Timing                                        | 181 |
|    |                                                                             |     |



| 49 | SS-SMII - 10BASE-T Receive Timing                                       |     |
|----|-------------------------------------------------------------------------|-----|
| 50 | SS-SMII - 10BASE-T Transmit Timing                                      |     |
| 51 | RMII - 100BASE-TX Receive Timing.                                       |     |
| 52 | RMII - 100BASE-TX Transmit Timing                                       |     |
| 53 | RMII - 100BASE-FX Receive Timing                                        |     |
| 54 | RMII - 100BASE-FX Transmit Timing                                       |     |
| 55 | RMII - 10BASE-T Receive Timing                                          |     |
| 56 | RMII - 10BASE-T Transmit Timing                                         |     |
| 57 | Auto-Negotiation and Fast Link Pulse Timing                             |     |
| 58 | Fast Link Pulse Timing                                                  |     |
| 59 | MDIO Write Timing (MDIO Sourced by MAC)                                 |     |
| 60 | MDIO Read Timing (MDIO Sourced by PHY)                                  |     |
| 61 | Power-Up Timing                                                         |     |
| 62 | RESET_L Recovery Timing                                                 |     |
| 63 | PHY Identifier Bit Mapping                                              | 195 |
| 64 | 208-Pin PQFP Plastic Package Specification                              | 212 |
| 65 | 241-Ball BGA23 Package Specificationss - Top/Side Views (LXT9785BC)     | 213 |
| 66 | 241-Ball BGA23 Package Specificationss - Bottom View (LXT9785BC)        | 214 |
| 67 | 196-Ball BGA15 Package Specs - Top/Side Views (LXT9785MBC)              | 215 |
| 68 | 196-Ball BGA15 Package – Bottom View (LXT9785MBC )                      | 216 |
| 69 | Example of Top Marking Information Labeled as Cortina Systems, Inc.     | 217 |
| 70 | Example of Top Marking Information Labeled as Intel Corporation*        | 217 |
| 71 | Example of Top Marking Information Labeled as Level One Communications* | 218 |
| 72 | Ordering Information - Sample                                           | 220 |
|    |                                                                         |     |



# **Tables**

| 1  | Signal Type Descriptions                                                         | 20   |
|----|----------------------------------------------------------------------------------|------|
| 2  | RMII PQFP Pin List                                                               |      |
| 3  | SMII PQFP Pin List                                                               |      |
| 4  | SS-SMII PQFP Pin List                                                            |      |
| 5  | RMII Signal Descriptions – PQFP                                                  |      |
| 6  | SMII/SS-SMII Common Signal Descriptions – PQFP                                   | 39   |
| 7  | SMII Specific Signal Descriptions – PQFP                                         | 39   |
| 8  | SS-SMII Specific Signal Descriptions – PQFP                                      | 40   |
| 9  | MDIO Control Interface Signals – PQFP                                            | 41   |
| 10 | Signal Detect – PQFP                                                             |      |
| 11 | Network Interface Signal Descriptions – PQFP                                     | 42   |
| 12 | JTAG Test Signal Descriptions – PQFP                                             | 43   |
| 13 | Miscellaneous Signal Descriptions – PQFP                                         | 43   |
| 14 | LED Signal Descriptions – PQFP                                                   | 47   |
| 15 | Power Supply Signal Descriptions – PQFP                                          | 48   |
| 16 | Unused/Reserved Pins – PQFP                                                      | 50   |
| 17 | Receive FIFO Depth Considerations                                                | 50   |
| 18 | RMII BGA23 Ball List in Alphanumeric Order by Signal Name                        | 52   |
| 19 | RMII BGA23 Ball List in Alphanumeric Order by Ball Location                      | 57   |
| 20 | SMII BGA23 Ball List in Alphanumeric Order by Signal Name                        | 61   |
| 21 | SMII BGA23 Ball List in Alphanumeric Order by Ball Location                      | 66   |
| 22 | SS-SMII BGA23 Ball List in Alphanumeric Order by Signal Name                     | 70   |
| 23 | SS-SMII BGA23 Ball List in Alphanumeric Order by Ball Location                   |      |
| 24 | RMII Signal Descriptions – BGA23                                                 |      |
| 25 | SMII/SS-SMII Common Signal Descriptions – BGA23                                  | 83   |
| 26 | SMII Specific Signal Descriptions – BGA23                                        | 83   |
| 27 | SS-SMII Specific Signal Descriptions – BGA23                                     | 84   |
| 28 | MDIO Control Interface Signals – BGA23                                           | 85   |
| 29 | Signal Detect – BGA23                                                            | 86   |
| 30 | Network Interface Signal Descriptions – BGA23                                    | 86   |
| 31 | JTAG Test Signal Descriptions – BGA23                                            |      |
| 32 | Miscellaneous Signal Descriptions – BGA23                                        | 88   |
| 33 | LED Signal Descriptions – BGA23                                                  |      |
| 34 | Power Supply Signal Descriptions – BGA23                                         | 93   |
| 35 | Unused/Reserved Pins – BGA23                                                     |      |
| 36 | Receive FIFO Depth Configurations                                                | 96   |
| 37 | LXT9785MBC BGA15 Ball List in Alphanumeric Order by Signal Name                  |      |
| 38 | LXT9785MBC BGA15 Ball List in Alphanumeric Order by Ball Location (SMII/SS-SMII) | 102  |
| 39 | BGA15 Signal Descriptions                                                        |      |
| 40 | MDIX Selection                                                                   |      |
| 41 | MII Mode Select                                                                  | .117 |
| 42 | Global Hardware Configuration Settings                                           | 126  |
| 43 | SMII Signal Summary                                                              |      |
| 44 | RX Status Encoding Bit Definitions                                               |      |
| 45 | SS-SMII                                                                          |      |
| 46 | 4B/5B Coding                                                                     |      |
| 47 | DTE Terms                                                                        |      |
| 48 | Next Page Message #5 Code Word Definitions                                       |      |
|    |                                                                                  |      |



| 49       | BSR Mode of Operation                                                | 156 |
|----------|----------------------------------------------------------------------|-----|
| 50       | Supported JTAG Instructions                                          | 156 |
| 51       | Magnetics Requirements                                               | 163 |
| 52       | Absolute Maximum Ratings                                             |     |
| 53       | Operating Conditions                                                 |     |
| 54       | Digital I/O DC Electrical Characteristics (VCCIO = 2.5 V +/- 5%)     |     |
| 55       | Digital I/O DC Electrical Characteristics (VCCIO = 3.3 V +/- 5%)     |     |
| 56       | Digital I/O DC Electrical Characteristics – SD Pins                  |     |
| 57       | Required Clock Characteristics                                       |     |
| 58       | 100BASE-TX Transceiver Characteristics                               |     |
| 59       | 100BASE-FX Transceiver Characteristics                               |     |
| 60       | 10BASE-T Transceiver Characteristics                                 |     |
| 61       | SMII - 100BASE-TX Receive Timing Parameters                          |     |
| 62       | SMII - 100BASE-TX Transmit Timing Parameters                         |     |
| 63       | SMII - 100BASE-FX Receive Timing Parameters                          |     |
| 64       | SMII - 100BASE-FX Transmit Timing Parameters                         |     |
| 65       | SMII - 10BASE-T Receive Timing Parameters                            |     |
| 66       | SMII-10BASE-T Transmit Timing Parameters                             |     |
| 67       | SS-SMII - 100BASE-TX Receive Timing Parameters                       |     |
| 68       | SS-SMII - 100BASE-TX Transmit Timing                                 |     |
| 69       | SS-SMII - 100BASE-FX Receive Timing Parameters                       |     |
| 70       | SS-SMII - 100BASE-FX Transmit Timing Parameters                      |     |
| 71       | SS-SMII - 10BASE-T Receive Timing Parameters                         |     |
| 72       | SS-SMII - 10BASE-T Transmit Timing Parameters                        |     |
| 73       | RMII - 100BASE-TX Receive Timing Parameters                          |     |
| 74       | RMII - 100BASE-TX Transmit Timing Parameters                         |     |
| 75       | RMII - 100BASE-FX Receive Timing Parameters                          |     |
| 76       | RMII - 100BASE-FX Transmit Timing Parameters                         |     |
| 77       | RMII - 10BASE-T Receive Timing Parameters                            |     |
| 78       | RMII - 10BASE-T Transmit Timing Parameters                           |     |
| 79       | Auto-Negotiation and Fast Link Pulse Timing Parameters               |     |
| 80       | MDIO Timing Parameters                                               |     |
| 81       | Power-Up Timing Parameters                                           |     |
| 82       | RESET_L Recovery Timing Parameters                                   |     |
| 83       | Register Set                                                         |     |
| 84       | Control Register (Address 0)                                         |     |
| 85       | Status Register (Address 1)                                          |     |
| 86       | PHY Identification Register 1 (Address 2)                            | 104 |
| 87       | PHY Identification Register 2 (Address 3)                            |     |
| 88       | Auto-Negotiation Advertisement Register (Address 4)                  |     |
| 89       | Auto-Negotiation Link Partner Base Page Ability Register (Address 5) |     |
| 90       | Auto-Negotiation Expansion Register (Address 6)                      |     |
| 91       | Auto-Negotiation Lepansion Register (Address 0)                      |     |
| 92       | Auto-Negotiation Link Partner Next Page Receive Register (Address 8) |     |
| 92<br>93 | Port Configuration Register (Address 16, Hex 10)                     |     |
| 93<br>94 | Quick Status Register (Address 17, Hex 11)                           |     |
| 94<br>95 | Interrupt Enable Register (Address 18, Hex 12)                       |     |
| 95<br>96 | Interrupt Status Register (Address 19, Hex 12)                       |     |
| 90<br>97 | LED Configuration Register (Address 20, Hex 14)                      |     |
| 97<br>98 | Receive Error Count Register (Address 20, Hex 14)                    |     |
| 55       |                                                                      | 200 |



| 99  | RMII Out-of-Band Signaling Register (Address 25, Hex 19) | 206 |
|-----|----------------------------------------------------------|-----|
| 100 | Trim Enable Register (Address 27, Hex 1B)                | 207 |
|     | Cable Diagnostics Register (Address 29, Hex 1D)          |     |
|     | Register Bit Map                                         |     |
|     | 241-Ball BGA23 Package Dimensions                        |     |
|     | 196-Ball BGA15 Package Dimensions (LXT9785MBC)           |     |
|     | Product Information                                      |     |



# **Revision History**

#### Revision 11.0 Revision Date: 16 April 2007

First release of this document from Cortina Systems, Inc.

|          | Revision Number: 010<br>Revision Date: 30-Mar-2006                                                                              |  |  |  |
|----------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Page     | Description                                                                                                                     |  |  |  |
| page 48  | Modified signal description text for VCCPECL in Table 15, Power Supply Signal Descriptions – PQFP.                              |  |  |  |
| page 93  | Modified signal description text for VCCPECL in Table 34, Power Supply Signal Descriptions – BGA23.                             |  |  |  |
| page 123 | Added note under Section 4.4.2.5, RxCLK Signal (SS-SMII Only).                                                                  |  |  |  |
| page 126 | Modified CFG (1,2,3) settings for Register bit 0.8 when set to "1" in Table 42, <i>Global Hardware Configuration Settings</i> . |  |  |  |
| page 192 | Added table note 6 to Register bit 0.14 (Loopback) in Table 84, Control Register (Address 0).                                   |  |  |  |
| page 195 | Modified table note 6 (for Register bit 4.13) in Table 88, Auto-Negotiation Advertisement Register (Address 4).                 |  |  |  |
| page 200 | Modified note in Register bit 17.11 (Collision Status) in Table 94, Quick Status Register (Address 17, Hex 11).                 |  |  |  |
| page 217 | Added Section 8.1, Top Label Markings.                                                                                          |  |  |  |
| page 219 | Modified Section 9.0, Ordering Information (Table 105, Product Information and Figure 72, Ordering Information - Sample.        |  |  |  |

|      | Revision Number: 009<br>Revision Date: April 30, 2004                                                                                                                                                           |  |  |  |  |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Page | Page Description                                                                                                                                                                                                |  |  |  |  |
| 1    | Modified 196-Ball BGA and DTE Detection bullets under Product Features.                                                                                                                                         |  |  |  |  |
| 43   | Added table note 3 (regarding LINKHOLD) to Table 13, <i>Miscellaneous Signal Descriptions – PQFP</i> , on page 43.                                                                                              |  |  |  |  |
| 88   | Added table note 3 (regarding LINKHOLD) to Table 32, <i>Miscellaneous Signal Descriptions – BGA23</i> , on page 88.                                                                                             |  |  |  |  |
| 53   | Modified Table 18 "RMII BGA23 Ball List in Alphanumeric Order by Signal Name" through Table 23 "SS-SMII BGA23 Ball List in Alphanumeric Order by Ball Location" for ball, type, and reference page corrections. |  |  |  |  |
| 229  | Modified Table 104 "Product Information" [added new packaging information].                                                                                                                                     |  |  |  |  |
| 230  | Modified Figure 69 "Ordering Information - Sample" [changed Internal Package Designator for B and E, and added the GD and definition under Package Designator).                                                 |  |  |  |  |

| Revision Number: 008<br>Revision Date: April 15, 2004 |                                                                                                     |  |  |  |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|
| Page                                                  | Page Description                                                                                    |  |  |  |
| All                                                   | All Globally added LEDn_3 to BGA15.                                                                 |  |  |  |
| 229                                                   | 229 Added Figure 68 "Cortina Systems <sup>®</sup> LXT9785MBC 196-Ball BGA15 Package – Bottom View". |  |  |  |



|      | Revision Number: 007<br>Revision Date: August 28, 2003                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Page | Description                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| 21   | Modified Figure 2 "Cortina Systems <sup>®</sup> LXT9785 and Cortina Systems <sup>®</sup> LXT9785E RMII 208-Pin PQFP Assignments".                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| 22   | Modified Table 2 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E RMII PQFP Pin List".                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| 26   | Modified Figure 3 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E SMII 208-Pin PQFP Assignments".                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
| 27   | Modified Table 3 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E SMII PQFP Pin List".                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |
| 31   | Modified Figure 4 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E SS-SMII 208-Pin PQFP Assignments".                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |
| 32   | Modified Table 4 "Cortina Systems <sup>®</sup> LXT9785/LXT9785 SS-SMII PQFP Pin List".                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| 36   | Modified Table 5 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E RMII Signal Descriptions – PQFP".                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| 40   | Modified Table 8 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E SS-SMII Specific Signal Descriptions – PQFP".                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
| 43   | Modified Table 13 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Miscellaneous Signal Descriptions – PQFP".                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |
| 50   | Modified Table 16 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Unused/Reserved Pins – PQFP".                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| 51   | Replaced old Figures 5, 6, and 7 with Figure 5 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E 241-Ball BGA23 Assignments (Top View)".                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| 52   | Modified Table 18 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E RMII BGA23 Ball List in Alphanumeric Order by Sigr Name".                                                                                                                                                                                                                  |  |  |  |  |  |  |  |
| 57   | Modified Table 19 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E RMII BGA23 Ball List in Alphanumeric Order by Ba Location".                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| 62   | Modified Table 20 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E SMII BGA23 Ball List in Alphanumeric Order by Sig Name".                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| 67   | Modified Table 21 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E SMII BGA23 Ball List in Alphanumeric Order by Bal<br>Location"                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| 72   | Modified Table 22 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E SS-SMII BGA23 Ball List in Alphanumeric Order by Signal Name".                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| 77   | Modified Table 23 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E SS-SMII BGA23 Ball List in Alphanumeric Order by Ball Location".                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| 82   | Modified Table 23 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E SS-SMII BGA23 Ball List in Alphanumeric Order by Ball Location".                                                                                                                                                                                                           |  |  |  |  |  |  |  |
| 86   | Modified Table 27 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E SS-SMII Specific Signal Descriptions – BGA23".                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| 90   | Modified Table 32 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Miscellaneous Signal Descriptions – BGA23".                                                                                                                                                                                                                                |  |  |  |  |  |  |  |
| 97   | Modified Table 35 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Unused/Reserved Pins – BGA23".                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
| 98   | Added Section 3.5, "BGA15 Ball Assignments" (including Figure 6 "Cortina Systems <sup>®</sup> LXT9785MBC 196-Ball BGA15 Assignments (Top View)", Table 37 "Cortina Systems <sup>®</sup> LXT9785MBC BGA15 Ball List in Alphanumeric Order by Signal Name" through Table 39 "Cortina Systems <sup>®</sup> LXT9785 BGA15 Signal Descriptions". |  |  |  |  |  |  |  |
| 116  | Added second paragraph under Section 4.1, "Introduction".                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| 117  | Added note under Section 4.1.2.1, "Sectionalization".                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |
| 119  | Added note under Table 40 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E MDIX Selection".                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |
| 119  | Added note under Section 4.3, "Media Independent Interface (MII) Interfaces".                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
| 120  | Added note to Table 41 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E MII Mode Select".                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| 120  | Modified/added text under Section 4.3.2, "Internal Loopback".                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |
| 121  | Modified text under Section 4.3.6, "MII Isolate".                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |



|      | Revision Number: 007<br>Revision Date: August 28, 2003                                                                                          |  |  |  |  |  |  |  |  |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Page | Description                                                                                                                                     |  |  |  |  |  |  |  |  |
| 121  | Section 4.3.7, "MDIO Management Interface":<br>Added note under second paragraph.<br>Added last paragraph.                                      |  |  |  |  |  |  |  |  |
| 123  | Added note under Section 4.3.8, "MII Sectionalization".                                                                                         |  |  |  |  |  |  |  |  |
| 124  | Added new Section 4.3.11, "FIFO Initial Fill Values"                                                                                            |  |  |  |  |  |  |  |  |
| 125  | Modified paragraph three under Section 4.4.1, "Power Requirements".                                                                             |  |  |  |  |  |  |  |  |
| 127  | Added notes under second and last paragraphs under Section 4.5.3, "Power-Down Mode".                                                            |  |  |  |  |  |  |  |  |
| 128  | Modified last bullet under Section 4.5.3.1, "Global (Hardware) Power Down".                                                                     |  |  |  |  |  |  |  |  |
| 128  | Added last paragraph to Section 4.5.4, "Reset".                                                                                                 |  |  |  |  |  |  |  |  |
| 129  | Modified Table 42 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Global Hardware Configuration Settings".                                       |  |  |  |  |  |  |  |  |
| 130  | Change heading and modified last line under Section 4.6.1.2, "Manual Next Page Exchange".                                                       |  |  |  |  |  |  |  |  |
| 130  | Section 4.6.1.4, "Link Criteria":<br>Changed scrambler to descrambler in first line.<br>Modified second paragraph.<br>Added two new paragraphs. |  |  |  |  |  |  |  |  |
| 131  | Added second paragraph under Section 4.6.1.5, "Parallel Detection".                                                                             |  |  |  |  |  |  |  |  |
| 131  | Modified paragraphs under Section 4.6.1.6, "Reliable Link Establishment While Auto MDI/MDIX is Enabled in Forced Speed Mode".                   |  |  |  |  |  |  |  |  |
| 136  | Changed "1110" to "0101" under Section 4.7.4.3, "Receive Error".                                                                                |  |  |  |  |  |  |  |  |
| 141  | Added note under first paragraph of Section 4.8, "RMII Operation"                                                                               |  |  |  |  |  |  |  |  |
| 148  | Changed "asynchronously" to "synchronously" in second paragraph under Section 4.9.3.3, "Carrier Sense/Dat Valid (RMII)".                        |  |  |  |  |  |  |  |  |
| 148  | Modified last sentence in first paragraph under Section 4.9.3.4, "Carrier Sense (SMII)".                                                        |  |  |  |  |  |  |  |  |
| 149  | Modified paragraph under Section 4.9.3.6.3, "Polarity Correction".                                                                              |  |  |  |  |  |  |  |  |
| 149  | Added note under Section 4.9.3.7, "Fiber PMD Sublayer".                                                                                         |  |  |  |  |  |  |  |  |
| 149  | Added second paragraph under Section 4.9.3.7.1, "Far End Fault Indications".                                                                    |  |  |  |  |  |  |  |  |
| 150  | Modified/added text under Section 4.10.1, "Preamble Handling".                                                                                  |  |  |  |  |  |  |  |  |
| 151  | Modified text under Section 4.10.4, "Jabber".                                                                                                   |  |  |  |  |  |  |  |  |
| 152  | Modified first paragraph under Section 4.11, "DTE Discovery Process".                                                                           |  |  |  |  |  |  |  |  |
| 153  | Modified Item 1 of Section 4.11.2, "Interaction between Processor, MAC, and PHY".                                                               |  |  |  |  |  |  |  |  |
| 154  | Modified second paragraph under Section 4.11.4, "DTE Discovery Process Flow".                                                                   |  |  |  |  |  |  |  |  |
| 155  | Added Section 4.11.5, "DTE Discovery Behavior"                                                                                                  |  |  |  |  |  |  |  |  |
| 157  | Added BGA15 information into first paragraph under Section 4.12.2, "Per-Port LED Driver Functions".                                             |  |  |  |  |  |  |  |  |
| 158  | Added last sentence to first paragraph and note under first paragraph under Section 4.12.3, "Out-of-Band Signaling".                            |  |  |  |  |  |  |  |  |
| 160  | Added Section 4.13, "Cable Diagnostics Overview".                                                                                               |  |  |  |  |  |  |  |  |
| 161  | Modified/added text under Section 4.13.3, "Implementation Considerations".                                                                      |  |  |  |  |  |  |  |  |
| 162  | Added Section 4.14, "Link Hold-Off Overview".                                                                                                   |  |  |  |  |  |  |  |  |
| 173  | Modified Table 52 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Operating Conditions"                                                          |  |  |  |  |  |  |  |  |
| 176  | Modified Table 58 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E 100BASE-FX Transceiver Characteristics"                                        |  |  |  |  |  |  |  |  |



|         | Revision Number: 007<br>Revision Date: August 28, 2003                                                                                                                                                                          |  |  |  |  |  |  |  |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Page    | Description                                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| 178-195 | Added note to Table 60 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E SMII - 100BASE-TX Receive Timing Parameters" through Table 77 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E RMII - 10BASE-T Transmit Timing Parameters". |  |  |  |  |  |  |  |
| 178     | Added table note to Table 60 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E SMII - 100BASE-TX Receive Timing Parameters".                                                                                                       |  |  |  |  |  |  |  |
| 184     | Added table note to Table 66 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E SS-SMII - 100BASE-TX Receive Timing Parameters".                                                                                                    |  |  |  |  |  |  |  |
| 190     | Added table note to Table 72 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E RMII - 100BASE-TX Receive Timing Parameters"                                                                                                        |  |  |  |  |  |  |  |
| 198     | Added software power-down and note to Table 80 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Power-Up Timing Parameters".                                                                                                      |  |  |  |  |  |  |  |
| 199     | Modified paragraphs and added last paragraph under Section 7.0, "Register Definitions".                                                                                                                                         |  |  |  |  |  |  |  |
| 199     | Modified Table 82 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Register Set".                                                                                                                                                 |  |  |  |  |  |  |  |
| 200     | Modified Table 83 "Control Register (Address 0)".                                                                                                                                                                               |  |  |  |  |  |  |  |
| 201     | Modified Table 84 "Status Register (Address 1)".                                                                                                                                                                                |  |  |  |  |  |  |  |
| 203     | Modified Table 85 "PHY Identification Register 1 (Address 2)".                                                                                                                                                                  |  |  |  |  |  |  |  |
| 203     | Modified Table 86 "PHY Identification Register 2 (Address 3)"                                                                                                                                                                   |  |  |  |  |  |  |  |
| 204     | Modified Table 87 "Auto-Negotiation Advertisement Register (Address 4)"                                                                                                                                                         |  |  |  |  |  |  |  |
| 205     | Modified Table 88 "Auto-Negotiation Link Partner Base Page Ability Register (Address 5)".                                                                                                                                       |  |  |  |  |  |  |  |
| 206     | Modified Table 89 "Auto-Negotiation Expansion Register (Address 6)".                                                                                                                                                            |  |  |  |  |  |  |  |
| 206     | Modified Table 90 "Auto-Negotiation Next Page Transmit Register (Address 7)".                                                                                                                                                   |  |  |  |  |  |  |  |
| 206     | Modified Table 91 "Auto-Negotiation Link Partner Next Page Receive Register (Address 8)".                                                                                                                                       |  |  |  |  |  |  |  |
| 207     | Modified Table 92 "Port Configuration Register (Address 16, Hex 10)". (Register bits 16.6, 16.4:3)                                                                                                                              |  |  |  |  |  |  |  |
| 209     | Modified Table 93 "Quick Status Register (Address 17, Hex 11)". (Register bit 17.8)                                                                                                                                             |  |  |  |  |  |  |  |
| 211     | Modified Table 94 "Interrupt Enable Register (Address 18, Hex 12)"                                                                                                                                                              |  |  |  |  |  |  |  |
| 212     | Modified Table 95 "Interrupt Status Register (Address 19, Hex 13)"                                                                                                                                                              |  |  |  |  |  |  |  |
| 213     | Modified Table 96 "LED Configuration Register (Address 20, Hex 14)"                                                                                                                                                             |  |  |  |  |  |  |  |
| 214     | Modified Table 97 "Receive Error Count Register (Address 21, Hex 15)".                                                                                                                                                          |  |  |  |  |  |  |  |
| 215     | Modified Table 98 "RMII Out-of-Band Signaling Register (Address 25, Hex 19)".                                                                                                                                                   |  |  |  |  |  |  |  |
| 216     | Modified Table 99 "Trim Enable Register (Address 27, Hex 1B)". (Register bit 27.6)                                                                                                                                              |  |  |  |  |  |  |  |
| 217     | Added Table 100 "Cable Diagnostics Register (Address 29, Hex 1D)".                                                                                                                                                              |  |  |  |  |  |  |  |
| 219     | Modified Table 101 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Register Bit Map".                                                                                                                                            |  |  |  |  |  |  |  |
| 226     | Added Figure 102 "Cortina Systems <sup>®</sup> LXT9785MBC 196-Ball BGA15 Package Dimensions"                                                                                                                                    |  |  |  |  |  |  |  |
| 227     | Modified table and figure under Section 9.0, "Ordering Information".                                                                                                                                                            |  |  |  |  |  |  |  |



| Revision Number: 006 (INTERNAL RELEASE) |
|-----------------------------------------|
|                                         |
| Revision Date: June 10, 2003            |
| Revision Date. Sunc 10, 2005            |

| Page | Description                                                                                                                                                      |  |  |  |  |  |  |  |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 1    | Changed "pseudo-ECL (PECL)" to "Low Voltage Positive Emitter Coupled Logic (LVPECL)" in the second paragraph, front page.                                        |  |  |  |  |  |  |  |
| 36   | Modified Table 5 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E RMII Signal Descriptions – PQFP". Added last sentence to RXER0 through RXER7 signal description. |  |  |  |  |  |  |  |
| 42   | Modified Table 10 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Signal Detect – PQFP".                                                                          |  |  |  |  |  |  |  |
| 42   | Modified Table 11 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Network Interface Signal Descriptions – PQFP",                                                  |  |  |  |  |  |  |  |
| 43   | Modified Table 13 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Miscellaneous Signal Descriptions – PQFP". Added note to PREASEL signal description.            |  |  |  |  |  |  |  |
| 116  | Modified Section 4.1, "Introduction". Changed "Pseudo-ECL (PECL)" to "Low Voltage PECL (LVPECL)" in the first paragraph, second sentence.                        |  |  |  |  |  |  |  |
| 119  | Replace text under Section 4.2.1.3, "Fiber Interface".                                                                                                           |  |  |  |  |  |  |  |
| 120  | Modified Section 4.3.2, "Internal Loopback".                                                                                                                     |  |  |  |  |  |  |  |
| 130  | Modified last sentence under Section 4.6.1.4, "Link Criteria".                                                                                                   |  |  |  |  |  |  |  |
| 131  | Modified text under Section 4.6.1.5, "Parallel Detection". Added second paragraph.                                                                               |  |  |  |  |  |  |  |
| 136  | Modified text under Section 4.7.4.3, "Receive Error".                                                                                                            |  |  |  |  |  |  |  |
| 145  | Changed "PECL" to "LVPECL in third paragraph, first sentence under Section 4.9.1, "100BASE-X Network Operations".                                                |  |  |  |  |  |  |  |
| 146  | Modified Figure 28 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Protocol Sublayers".                                                                           |  |  |  |  |  |  |  |
| 148  | Modified Section 4.9.3.3, "Carrier Sense/Data Valid (RMII)". Changed "asynchronously to "synchronously."                                                         |  |  |  |  |  |  |  |
| 148  | Modified text under Section 4.9.3.4, "Carrier Sense (SMII)". Revised last sentence in first paragraph.                                                           |  |  |  |  |  |  |  |
| 149  | Modified paragraph under Section 4.9.3.6.3, "Polarity Correction".                                                                                               |  |  |  |  |  |  |  |
| 149  | Replaced text under Section 4.9.3.7, "Fiber PMD Sublayer".                                                                                                       |  |  |  |  |  |  |  |
| 150  | Modified Section 4.10.1, "Preamble Handling". Added text to last paragraph.                                                                                      |  |  |  |  |  |  |  |
| 151  | Modified first sentence under Section 4.10.4, "Jabber".                                                                                                          |  |  |  |  |  |  |  |
| 152  | Modified first paragraph of Section 4.11, "DTE Discovery Process".                                                                                               |  |  |  |  |  |  |  |
| 153  | Modified Item 1 of Section 4.11.2, "Interaction between Processor, MAC, and PHY".                                                                                |  |  |  |  |  |  |  |
| 158  | Modified Section 4.12.3, "Out-of-Band Signaling". Added sentence to end of first paragraph.                                                                      |  |  |  |  |  |  |  |
| 166  | Replaced text under Section 5.2.5, "The Fiber Interface".                                                                                                        |  |  |  |  |  |  |  |
| 170  | Replaced Figure 36 "Recommended Cortina Systems <sup>®</sup> LXT9785/LXT9785E-to-3.3 V Fiber Transceiver Interface Circuitry".                                   |  |  |  |  |  |  |  |
| 171  | Replaced Figure 37 "Recommended Cortina Systems <sup>®</sup> LXT9785/LXT9785E-to-5 V Fiber Transceiver Interface Circuitry".                                     |  |  |  |  |  |  |  |
| 173  | Modified Table 52 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Operating Conditions".                                                                          |  |  |  |  |  |  |  |
| 174  | Modified Table 53 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Digital I/O DC Electrical Characteristics (VCCIO = 2 V +/- 5%)".                                |  |  |  |  |  |  |  |
| 175  | Modified Table 54 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Digital I/O DC Electrical Characteristics (VCCIO = 3 V +/- 5%)".                                |  |  |  |  |  |  |  |
| 175  | Added Table 55 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Digital I/O DC Electrical Characteristics – SD Pins".                                              |  |  |  |  |  |  |  |
| 176  | Modified Table 58 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E 100BASE-FX Transceiver Characteristics".                                                        |  |  |  |  |  |  |  |



|      | Revision Number: 006 (INTERNAL RELEASE)<br>Revision Date: June 10, 2003                                       |  |  |  |  |  |
|------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Page | Description                                                                                                   |  |  |  |  |  |
| 200  | Modified Table 83 "Control Register (Address 0)".                                                             |  |  |  |  |  |
| 201  | Modified Table 84 "Status Register (Address 1)".                                                              |  |  |  |  |  |
| 204  | Modified Table 87 "Auto-Negotiation Advertisement Register (Address 4)".                                      |  |  |  |  |  |
| 205  | Modified Table 88 "Auto-Negotiation Link Partner Base Page Ability Register (Address 5)".                     |  |  |  |  |  |
| 207  | Modified Table 91 "Auto-Negotiation Link Partner Next Page Receive Register (Address 8)".                     |  |  |  |  |  |
| 207  | Modified Table 92 "Port Configuration Register (Address 16, Hex 10)".                                         |  |  |  |  |  |
| 209  | Modified Table 93 "Quick Status Register (Address 17, Hex 11)".                                               |  |  |  |  |  |
| 211  | Modified Table 94 "Interrupt Enable Register (Address 18, Hex 12)"                                            |  |  |  |  |  |
| 212  | Modified Table 95 "Interrupt Status Register (Address 19, Hex 13)". Changed all references of RO/SC to R/LH.  |  |  |  |  |  |
| 214  | Modified Table 97 "Receive Error Count Register (Address 21, Hex 15)".                                        |  |  |  |  |  |
| 215  | Modified Table 98 "RMII Out-of-Band Signaling Register (Address 25, Hex 19)". Added note to Register bit 25.0 |  |  |  |  |  |
| 216  | Modified Table 99 "Trim Enable Register (Address 27, Hex 1B)".                                                |  |  |  |  |  |
| 227  | Modified Table 103 "Product Information".                                                                     |  |  |  |  |  |

|      | Revision Number: 005<br>Revision Date: January 2002                                                                               |
|------|-----------------------------------------------------------------------------------------------------------------------------------|
| Page | Description                                                                                                                       |
| 1    | Added bullet to Product Features                                                                                                  |
| 49   | Modified Table 12 "Cortina Systems <sup>®</sup> LXT9785/LXT9785E Miscellaneous Signal Descriptions" (Added FIFOSEL1 and FIFOSEL0) |
| 70   | Added Section 2.6.1.6, "Reliable Link Establishment While Auto MDI/MDIX is Enabled in Forced Speed Mode"                          |
| 109  | Modified Figure 38 "Recommended Cortina Systems <sup>®</sup> LXT9785/LXT9785E-to-3.3 V Fiber Transceiver Interface Circuitry"     |
| 110  | Added Figure 39 "Recommended Cortina Systems <sup>®</sup> LXT9785/LXT9785E-to-5 V Fiber Transceiver Interface Circuitry"          |
| 111  | Added Figure 40 "ON Semiconductor Triple PECL-to-LVPECL Translator"                                                               |
| 112  | Modified Table 28 "Absolute Maximum Ratings"                                                                                      |
| 112  | Modified Table 29 "Operating Conditions"                                                                                          |
| 114  | Modified Table 31 "Digital I/O DC Electrical Characteristics (VCCIO = 3.3 V +/- 5%)"(Output low voltage SD pins - Max)            |
| 129  | Modified Figure 53 "RMII - 100BASE-TX Receive Timing" and Table 49 "RMII - 100BASE-TX Receive Timing Parameters"                  |
| 131  | Modified Figure 55 "RMII - 100BASE-FX Receive Timing" and Table 51 "RMII - 100BASE-FX Receive Timing Parameters"                  |
| 133  | Modified Figure 57 "RMII - 10BASE-T Receive Timing" and Table 53 "RMII - 10BASE-T Receive Timing Parameters"                      |

Cortina Systems® LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers



|      | Revision Number: 005<br>Revision Date: January 2002                                       |  |  |  |
|------|-------------------------------------------------------------------------------------------|--|--|--|
| Page | Description                                                                               |  |  |  |
| 146  | Modified Table 69 "Port Configuration Register (Address 16, Hex 10)" (Bits 16.5 and 16.6) |  |  |  |
| 148  | Modified Table 71 "Interrupt Enable Register (Address 18, Hex 12)"                        |  |  |  |
| 168  | Added product ordering table and diagram.                                                 |  |  |  |

|      | Revision Number: 003<br>Revision Date: April 2001                                                             |
|------|---------------------------------------------------------------------------------------------------------------|
| Page | Description                                                                                                   |
| 1    | Modified and added new language to front page.                                                                |
| 61   | Reset: Modified language in first paragraph.                                                                  |
| 85   | Added new section on DTE discovery.                                                                           |
| 93   | Supported JTAG Instructions table: replaced long hit streams with hex.                                        |
| 97   | LED Circuit: Modified paragraph language.                                                                     |
| 97   | LED Circuit diagram: Modified diagram.                                                                        |
| 99   | Replaced Typical Fiber Interface diagram.                                                                     |
| 102  | Required Clock Characteristics table: Replaced SMII Input frequency and RMII Input frequency symbol with "f". |
| 122  | Auto-Negotiation and Fast Link Pulse Timing Parameters: FLP burst width under Typ = 2.                        |
| 126  | Control Register table: Modified table and table notes.                                                       |
| 128  | PHY Identification Register 2 (Address 3): Modified table.                                                    |
| 128  | PHY Identifier Bit Mapping: Modified diagram.                                                                 |
| 131  | Auto-Negotiation Expansion: Modified table and table notes.                                                   |
| 133  | Port Configuration Register table: Modified table and table notes.                                            |
| 140  | Trim Enable Register: Modified table (DTE Discovery).                                                         |
| 141  | Modified Register Bit Map table.                                                                              |



# 1.0 Introduction

This document contains information on the Cortina Systems<sup>®</sup> LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers.

# 1.1 What You Will Find in This Document

This document contains the following sections:

- Section 2.0, *Block Diagram*, on page 19
- Section 3.0, *Pin/Ball Assignments and Signal Descriptions*, on page 20 This section contains pin/ball assignments and signal descriptions for the following:
  - Section 3.1, PQFP Pin Assignments, on page 20
  - Section 3.2, PQFP Signal Descriptions, on page 36
  - Section 3.3, BGA23 Ball Assignments, on page 51
  - Section 3.4, BGA23 Signal Descriptions, on page 79
  - Section 3.5, BGA15 Ball Assignments, on page 97
  - Section 3.6, BGA15 Signal Descriptions, on page 106
- Section 4.0, Functional Description, on page 113
- Section 5.0, Application Information, on page 161
- Section 6.0, Test Specifications, on page 170
- Section 7.0, Register Definitions, on page 191
- Section 8.0, Package Specifications, on page 212
- Section 9.0, Ordering Information, on page 219

# 1.2 Related Documents

| Document                                                                                                              | Document<br>Number |
|-----------------------------------------------------------------------------------------------------------------------|--------------------|
| Cortina Systems <sup>®</sup> LXT9785/LXT9785E Design and Layout Guide                                                 | 249509             |
| Cortina Systems <sup>®</sup> LXT9785/LXT9785E Specification Update                                                    | 249357             |
| Cortina Systems <sup>®</sup> LXT9785/LXT9785E 100BASE-FX Fiber Optic Transceivers: Connecting a PECL/LVPECL Interface | 250781             |
| IP Telephony and DTE Discovery Using Cortina Systems <sup>®</sup> Ethernet PHYs                                       | 249611             |



# 2.0 Block Diagram

Figure 1 provides the LXT9785/LXT9785E block diagram.







# 3.0 Pin/Ball Assignments and Signal Descriptions

# 3.1 PQFP Pin Assignments

The following sections show PQFP pin assignments and signal descriptions:

- Section 3.1.1, PQFP Pin Assignments RMII Configuration, on page 20
- Section 3.1.2, PQFP Pin Assignments SMII Configuration, on page 26
- Section 3.1.3, PQFP Pin Assignments SS-SMII Configuration, on page 31

Table 1 lists the acronyms and descriptions for signal types.

#### Table 1Signal Type Descriptions

| Acronym | Description              |
|---------|--------------------------|
| AI      | Analog Input             |
| AO      | Analog Output            |
| I       | Input                    |
| 0       | Output                   |
| OD      | Open Drain Output        |
| ST      | Schmitt Triggered Input  |
| TS      | Three-State-able Output  |
| SL      | Slew-rate Limited Output |
| IP      | Weak Internal Pull-Up    |
| ID      | Weak Internal Pull-Down  |

# 3.1.1 PQFP Pin Assignments – RMII Configuration

Figure 2 and Table 2, *RMII PQFP Pin List*, on page 22 provide LXT9785/LXT9785E RMII PQFP pin assignments.



#### Figure 2 RMII 208-Pin PQFP Assignments





### Table 2 RMII PQFP Pin List

| Pin | Symbol              | Туре                       | Reference for Full<br>Description | Pin      | Symbol                 | Туре                       | Reference for Fu<br>Description |
|-----|---------------------|----------------------------|-----------------------------------|----------|------------------------|----------------------------|---------------------------------|
| 1   | CRS_DV6             | O, TS,<br>SL               | Table 5                           | 30       | GNDIO                  | -                          | Table 15                        |
|     | RxER6/              | O, TS,                     | Table 5                           | 31       | CRS_DV3                | O, TS,<br>SL               | Table 5                         |
| 2   | LINKHOLD            | SL, ID,<br>I, ST           | Table 13                          | 32       | RxER3                  | O, TS,<br>SL, ID           | Table 5                         |
| 3   | TxEN6               | I, ID                      | Table 5                           | 33       | TxEN3                  | I, ID                      | Table 5                         |
| 4   | TxData6_0           | I, ID                      | Table 5                           | 34       | TxData3_0              | I, ID                      | Table 5                         |
| 5   | TxData6_1           | I, ID                      | Table 5                           | 35       | TxData3_1              | I, ID                      | Table 5                         |
| 6   | REFCLK1             | I                          | Table 5                           | 26       | DyDate 2 1             | O, TS,                     | Table 5                         |
| 7   | RxData5_1           | O, TS,<br>ID               | Table 5                           | 36<br>37 | RxData2_1<br>RxData2_0 | ID<br>O, TS                | Table 5<br>Table 5              |
| 8   | RxData5_0           | O, TS                      | Table 5                           | 38       | GNDIO                  | -                          | Table 15                        |
| 9   | GNDIO               | -                          | Table 15                          | 50       | GINDIO                 |                            |                                 |
| 10  | CRS_DV5             | O, TS,<br>SL               | Table 5                           | 39       | CRS_DV2                | O, TS,<br>SL               | Table 5                         |
| 11  | RxER5 /<br>FIFOSEL1 | 0, TS,<br>SL, ID,<br>I, ST | Table 5<br>Table 13               | 40       | RxER2<br>(PREASEL)     | O, TS,<br>SL, ID,<br>I, ST | Table 5<br>Table 13             |
| 10  |                     |                            | Table 5                           | 41       | TxEN2                  | I, ID                      | Table 5                         |
| 12  | TxEN5               | I, ID                      | Table 5                           | 42       | TxData2_0              | I, ID                      | Table 5                         |
| 13  | TxData5_0           | I, ID                      | Table 5                           | 43       | TxData2_1              | I, ID                      | Table 5                         |
| 14  | TxData5_1           | I, ID                      | Table 5                           | 44       | REFCLK0                | 1                          | Table 5                         |
| 15  | RxData4_1           | O,<br>TS,ID                | Table 5                           | 45       | RxData1_1              | O, TS,<br>ID               | Table 5                         |
| 16  | RxData4_0           | O, TS                      | Table 5                           | 46       | RxData1_0              | O, TS                      | Table 5                         |
| 17  | CRS_DV4             | O, TS,<br>SL               | Table 5                           | 47       | VCCIO                  | _                          | Table 15                        |
| 18  | VCCIO               | _                          | Table 15                          | 48       | GNDIO                  | -                          | Table 15                        |
| 19  | GNDIO               | -                          | Table 15                          | 49       | CRS_DV1                | O, TS,<br>SL               | Table 5                         |
| 20  | RxER4 /<br>FIFOSEL0 | O, TS,<br>SL, ID,<br>I, ST | Table 5<br>Table 13               | 50       | RxER1/<br>PAUSE        | 0, TS,<br>SL, ID,<br>I, ST | Table 5                         |
| 21  | TxEN4               | I, ID                      | Table 5                           | 51       | TxEN1                  | I, ID                      | Table 5                         |
| 22  | TxData4_0           | I, ID                      | Table 5                           | 52       | TxData1_0              | I, ID                      | Table 5                         |
| 23  | TxData4_1           | I, ID                      | Table 5                           | 53       | TxData1_1              | I, ID                      | Table 5                         |
| 24  | MDC1                | I, ST, ID                  | Table 8                           |          |                        | 0, TS,                     |                                 |
| 25  | MDIO1               | I/O, TS,<br>SL, IP         | Table 8                           | 54       | RxData0_1              | ID                         | Table 5                         |
| 20  |                     | OD, TS,                    | Table 9                           | 55       | RxData0_0              | O, TS                      | Table 5                         |
| 26  | MDINT1_L            | SL, IP                     | Table 8                           | 56       | VCCIO                  | -                          | Table 15                        |
| 27  | RxData3_1           | O, TS,<br>ID               | Table 5                           | 57       | GNDIO                  | –<br>O, TS,                | Table 15                        |
| 28  | RxData3_0           | O, TS                      | Table 5                           | 58       | CRS_DV0                | SL SL                      | Table 5                         |
| 29  | VCCIO               | _                          | Table 15                          |          |                        |                            |                                 |



| 59 |                   |                     | Description | Pin | Symbol   | Туре      | Reference for Full<br>Description |
|----|-------------------|---------------------|-------------|-----|----------|-----------|-----------------------------------|
| 59 |                   | O, TS,              | -           | 87  | CFG 1    | I, ST, ID | Table 13                          |
| 55 | RxER0/<br>MDIX    | SL, ID,<br>I, ST    | Table 5     | 88  | ADD_4    | I, ST, ID | Table 13                          |
| 60 | TxEN0             | I, ID               | Table 5     | 89  | ADD_3    | I, ST, ID | Table 13                          |
|    | TxData0 0         | I, ID               | Table 5     | 90  | ADD_2    | I, ST, ID | Table 13                          |
|    | TxData0_0         | I, ID               | Table 5     | 91  | ADD_1    | I, ST, ID | Table 13                          |
|    | MDC0              | I, ID               | Table 8     | 92  | ADD_0    | I, ST, ID | Table 13                          |
| 00 | MBOO              | I/O, TS,            |             | 93  | TxSLEW_1 | I, ST, ID | Table 13                          |
| 64 | MDIO0             | SL, IP              | Table 8     | 94  | TxSLEW_0 | I, ST, ID | Table 13                          |
| 65 | VCCD              | -                   | Table 15    | 95  | SD_2P5V  | I, ST, ID | Table 10                          |
| 66 | GNDD              | -                   | Table 15    | 96  | SD0      | 1         | Table 10                          |
| 67 | MDINT0_L          | OD, TS,             | Table 8     | 97  | SD1      | 1         | Table 10                          |
|    |                   | SL, IP              |             | 98  | VCCPECL  | -         | Table 15                          |
| 68 | LED3_3_L          | OD, TS,<br>SO, IP   | Table 14    | 99  | GNDPECL  | -         | Table 15                          |
| 69 | LED3_2_L          | OD, TS,             | Table 14    | 100 | SD2      | 1         | Table 10                          |
| 09 | LED3_2_L          | SL, IP              |             | 101 | SD3      | 1         | Table 10                          |
| 70 | LED3_1_L          | OD, TS,<br>SL, IP   | Table 14    | 102 | NC       | -         | Table 17                          |
|    |                   | OD, TS,             |             | 103 | VCCR0    | -         | Table 15                          |
| 71 | LED2_3_L          | SL, IP              | Table 14    | 104 | TPFIP0   | AO/AI     | Table 11                          |
| 72 | LED2_2_L          | OD, TS,<br>SL, IP   | Table 14    | 105 | TPFIN0   | AO/AI     | Table 11                          |
|    |                   | SL, IF<br>OD, TS,   |             | 106 | GNDR0    | -         | Table 15                          |
| 73 | LED2_1_L          | SL, IP              | Table 14    | 107 | TPFOP0   | AO/AI     | Table 11                          |
| 74 | GNDIO             | -                   | Table 15    | 108 | TPFON0   | AO/AI     | Table 11                          |
| 75 | LED1_3_L          | OD, TS,             | Table 14    | 109 | VCCT0/1  | -         | Table 15                          |
|    |                   | SL, IP              |             | 110 | TPFON1   | AO/AI     | Table 11                          |
| 76 | LED1_2_L          | OD, TS,<br>SL, IP   | Table 14    | 111 | TPFOP1   | AO/AI     | Table 11                          |
| 77 |                   | OD, TS,             | Table 14    | 112 | GNDR1    | -         | Table 15                          |
| 77 | LED1_1_L          | SL, IP              | Table 14    | 113 | GNDT0/1  | -         | Table 15                          |
|    | VCCD              | -                   | Table 15    | 114 | TPFIN1   | AO/AI     | Table 11                          |
| 79 | GNDD              | -                   | Table 15    | 115 | TPFIP1   | AO/AI     | Table 11                          |
| 80 | LED0_3_L          | OD, TS,<br>SL, IP   | Table 14    | 116 | VCCR1    | -         | Table 15                          |
|    |                   | OD, TS,             |             | 117 | VCCR2    | -         | Table 15                          |
| 81 | LED0_2_L          | SL, IP              | Table 14    | 118 | TPFIP2   | AO/AI     | Table 11                          |
| 82 | LED0_1_L          | OD, TS,<br>SL, IP   | Table 14    | 119 | TPFIN2   | AO/AI     | Table 11                          |
|    |                   | SL, IP<br>I, ST, IP |             | 120 | GNDR2    | -         | Table 15                          |
|    | AMDIX_EN<br>MDDIS |                     | Table 13    | 121 | TPFOP2   | AO/AI     | Table 11                          |
|    |                   | I, ST, ID           | Table 9     | 122 | TPFON2   | AO/AI     | Table 11                          |
|    | CFG_3             | I, ST, ID           | Table 13    | 123 | VCCT2/3  | -         | Table 15                          |
| 86 | CFG_2             | I, ST, ID           | Table 13    | 124 | TPFON3   | AO/AI     | Table 11                          |



| Pin | Symbol  | Туре  | Reference for Full<br>Description | Pin | Symbol    | Туре              | Reference for Full<br>Description |
|-----|---------|-------|-----------------------------------|-----|-----------|-------------------|-----------------------------------|
| 125 | TPFOP3  | AO/AI | Table 11                          | 163 | GNDPECL   | _                 | Table 15                          |
| 126 | GNDR3   | _     | Table 15                          | 164 | VCCPECL   | -                 | Table 15                          |
| 127 | GNDT2/3 | -     | Table 15                          | 165 | SD6       | 1                 | Table 10                          |
| 128 | TPFIN3  | AO/AI | Table 11                          | 166 | SD7       | I                 | Table 10                          |
| 129 | TPFIP3  | AO/AI | Table 11                          | 167 | TDI       | I, ST, IP         | Table 12                          |
| 130 | VCCR3   | -     | Table 15                          | 168 | TDO       | O, TS             | Table 12                          |
| 131 | VCCR4   | -     | Table 15                          | 169 | TMS       | I, ST, IP         | Table 12                          |
| 132 | TPFIP4  | AO/AI | Table 11                          | 170 | тск       | I, ST, ID         | Table 12                          |
| 133 | TPFIN4  | AO/AI | Table 11                          | 171 | TRST_L    | I, ST, IP         | Table 12                          |
| 134 | GNDT4/5 | -     | Table 15                          | 172 | NC        | -                 | Table 17                          |
| 135 | GNDR4   | -     | Table 15                          | 173 | G_FX/TP_L | I, ST, ID         | Table 13                          |
| 136 | TPFOP4  | AO/AI | Table 11                          | 174 | PWRDWN    | I, ST, ID         | Table 13                          |
| 137 | TPFON4  | AO/AI | Table 11                          | 175 | RESET_L   | I, ST, IP         | Table 13                          |
| 138 | VCCT4/5 | -     | Table 15                          | 176 | SECTION   | I, ST, ID         | Table 13                          |
| 139 | TPFON5  | AO/AI | Table 11                          | 177 | ModeSel0  | I, ST, ID         | Table 13                          |
| 140 | TPFOP5  | AO/AI | Table 11                          | 178 | ModeSel1  | I, ST, ID         | Table 13                          |
| 141 | GNDR5   | -     | Table 15                          | 179 | SGND      | -                 | Table 15                          |
| 142 | TPFIN5  | AO/AI | Table 11                          | 180 | LED4_1_L  | OD, TS,           | Table 14                          |
| 143 | TPFIP5  | AO/AI | Table 11                          |     |           | SL, IP            |                                   |
| 144 | VCCR5   | -     | Table 15                          | 181 | LED4_2_L  | OD, TS,<br>SL, IP | Table 14                          |
| 145 | VCCR6   | -     | Table 15                          | 182 | LED4_3_L  | OD, TS,           | Table 14                          |
| 146 | TPFIP6  | AO/AI | Table 11                          |     |           | SL, IP            |                                   |
| 147 | TPFIN6  | AO/AI | Table 11                          | 183 | GNDD      | -                 | Table 15                          |
| 148 | GNDT6/7 | -     | Table 15                          | 184 | VCCD      | -                 | Table 15                          |
| 149 | GNDR6   | _     | Table 15                          | 185 | LED5_1_L  | OD, TS,<br>SL, IP | Table 14                          |
| 150 | TPFOP6  | AO/AI | Table 11                          | 100 |           | OD, TS,           | <b>T</b> 11 44                    |
| 151 | TPFON6  | AO/AI | Table 11                          | 186 | LED5_2_L  | SL, IP            | Table 14                          |
| 152 | VCCT6/7 | -     | Table 15                          | 187 | LED5_3_L  | OD, TS,<br>SL, IP | Table 14                          |
| 153 | TPFON7  | AO/AI | Table 11                          | 188 | GNDIO     | -<br>-            | Table 15                          |
| 154 | TPFOP7  | AO/AI | Table 11                          |     |           | OD, TS,           |                                   |
| 155 | GNDR7   | -     | Table 15                          | 189 | LED6_1_L  | SL, IP            | Table 14                          |
| 156 | TPFIN7  | AO/AI | Table 11                          | 190 | LED6_2_L  | OD, TS,           | Table 14                          |
| 157 | TPFIP7  | AO/AI | Table 11                          |     |           | SL, IP            |                                   |
| 158 | VCCR7   | -     | Table 15                          | 191 | LED6_3_L  | OD, TS,<br>SL, IP | Table 14                          |
| 159 | NC      | _     | Table 17                          | 192 | LED7_1_L  | OD, TS,           | Table 14                          |
| 160 | NC      | -     | Table 17                          | 192 |           | SL, IP            |                                   |
| 161 | SD4     | Ι     | Table 10                          | 193 | LED7_2_L  | OD, TS,<br>SL, IP | Table 14                          |
| 162 | SD5     | 1     | Table 10                          |     |           | , "               |                                   |



| Pin | Symbol    | Туре              | Reference for Full Description |
|-----|-----------|-------------------|--------------------------------|
| 194 | LED7_3_L  | OD, TS,<br>SL, IP | Table 5                        |
| 195 | GNDD      | -                 | Table 15                       |
| 196 | VCCD      | -                 | Table 15                       |
| 197 | RxData7_1 | O, TS,<br>ID      | Table 5                        |
| 198 | RxData7_0 | O, TS             | Table 5                        |
| 199 | GNDIO     | -                 | Table 15                       |
| 200 | CRS_DV7   | O, TS,<br>SL      | Table 5                        |
| 201 | RxER7     | O, TS,<br>SL, ID  | Table 5                        |
| 202 | TxEN7     | I, ID             | Table 5                        |
| 203 | TxData7_0 | I, ID             | Table 5                        |
| 204 | TxData7_1 | I, ID             | Table 5                        |
| 205 | RxData6_1 | O, TS,<br>ID      | Table 5                        |
| 206 | RxData6_0 | O, TS             | Table 5                        |
| 207 | GNDIO     | -                 | Table 15                       |
| 208 | VCCIO     | _                 | Table 15                       |



### 3.1.2 PQFP Pin Assignments – SMII Configuration

Figure 3 and Table 3, *SMII PQFP Pin List*, on page 27 provide the LXT9785/LXT9785E SMII PQFP pin assignments.







#### Table 3 SMI I PQFP Pin List

| SMIT     | PQFP Pin      | List               |                                   |          |          |                    |                                   |
|----------|---------------|--------------------|-----------------------------------|----------|----------|--------------------|-----------------------------------|
| Pin      | Symbol        | Type <sup>1</sup>  | Reference for Full<br>Description | Pin      | Symbol   | Type <sup>1</sup>  | Reference for Full<br>Description |
| 1        | NC            | -                  | Table 16                          | 35       | SYNC0    | I, ID              | Table 7                           |
| 2        | NC/           | I, ID,             | Table 16                          | 36       | NC       | -                  | Table 16                          |
|          | LINKHOLD      |                    | Table 13                          | 37       | RxData2  | O, TS              | Table 6                           |
| 3        | NC            | -                  | Table 16                          | 38       | GNDIO    | -                  | Table 15                          |
| 4        | TxData6       | I, ID              | Table 6                           | 39       | NC       | -                  | Table 16                          |
| 5<br>6   | NC<br>REFCLK1 | -                  | Table 16<br>Table 5               | 40       | PREASEL  | I, ID,<br>ST       | Table 13                          |
| 7        | NC            | _                  | Table 16                          | 41       | NC       | -                  | Table 16                          |
| 8        | RxData5       | O, TS              | Table 6                           | 42       | TxData2  | I, ID              | Table 6                           |
| 9        | GNDIO         | -                  | Table 15                          | 43       | NC       | -                  | Table 16                          |
| 10       | NC            | _                  | Table 16                          | 44       | REFCLK0  | I                  | Table 5                           |
| 11       | FIFOSEL1      | I, ID,             | Table 13                          | 45       | NC       | -                  | Table 16                          |
|          |               | ST                 |                                   | 46       | RxData1  | O, TS              | Table 6                           |
| 12       | NC            | -                  | Table 16                          | 47       | VCCIO    | -                  | Table 15                          |
| 13       | TxData5       | I, ID              | Table 6                           | 48       | GNDIO    | -                  | Table 15                          |
| 14       | NC            | -                  | Table 16                          | 49       | NC       | -                  | Table 16                          |
| 15<br>16 | NC<br>RxData4 | –<br>O, TS         | Table 16<br>Table 6               | 50       | PAUSE    | I, ID,<br>ST       | Table 13                          |
| 17       | NC            |                    | Table 16                          | 51       | NC       | -                  | Table 16                          |
| 18       | VCCIO         | _                  | Table 15                          | 52       | TxData1  | I, ID              | Table 6                           |
| 10       | GNDIO         | _                  | Table 15                          | 53       | NC       | I, ID<br>_         | Table 16                          |
| 19       | GNDIO         |                    |                                   |          | NC       |                    |                                   |
| 20       | FIFOSEL0      | I, ID,<br>ST       | Table 13                          | 54<br>55 | RxData0  | -                  | Table 16<br>Table 6               |
| 21       | NC            | I, ID              | Table 16                          | 55       | VCCIO    | O, TS              | Table 15                          |
| 22       | TxData4       | I, ID              | Table 6                           | 57       | GNDIO    | _                  | Table 15                          |
| 23       | NC            | -                  | Table 16                          | 58       | NC       | _                  | Table 16                          |
| 24       | MDC1          | I, ST, ID          | Table 9                           | 50       | NC       | I, ID,             |                                   |
| 25       | MDIO1         | I/O, TS,<br>SL, IP | Table 9                           | 59       | MDIX     | ST                 | Table 13                          |
|          |               | OD,                |                                   | 60       | NC       | -                  | Table 16                          |
| 26       | MDINT1_L      | TS, SL,            | Table 9                           | 61       | TxData0  | I, ID              | Table 6                           |
|          |               | IP                 |                                   | 62       | NC       | -                  | Table 16                          |
| 27       | NC            | -                  | Table 16                          | 63       | MDC0     | I, ST, ID          | Table 9                           |
| 28       | RxData3       | O, TS              | Table 6                           | 64       | MDIO0    | I/O, TS,<br>SL, IP | Table 9                           |
| 29       | VCCIO         | -                  | Table 15                          | 65       | VCCD     | 5L, IP<br>_        | Table 15                          |
| 30       | GNDIO         | -                  | Table 15                          | 66       | GNDD     | _                  |                                   |
| 31       | NC            | -                  | Table 16                          | 00       | עטאט     | -                  | Table 15                          |
| 32       | NC            | -                  | Table 16                          | 67       | MDINT0_L | OD,<br>TS, SL,     | Table 9                           |
| 33       | NC            | -                  | Table 16                          |          |          | IP                 |                                   |
| 34       | TxData3       | I, ID              | Table 6                           |          |          |                    |                                   |



|          |                | [                 |                                   |     |          | 1                 |                                   |
|----------|----------------|-------------------|-----------------------------------|-----|----------|-------------------|-----------------------------------|
| Pin      | Symbol         | Type <sup>1</sup> | Reference for Full<br>Description | Pin | Symbol   | Type <sup>1</sup> | Reference for Full<br>Description |
| <u> </u> |                | OD,               |                                   | 92  | ADD_0    | I, ST, ID         | Table 13                          |
| 68       | LED3_3_L       | TS,<br>SO, IP     | Table 14                          | 93  | TxSLEW_1 | I, ST, ID         | Table 13                          |
|          |                | OD,               |                                   | 94  | TxSLEW_0 | I, ST, ID         | Table 13                          |
| 69       | LED3_2_L       | TS, SL,<br>IP     | Table 14                          | 95  | SD_2P5V  | I, ST, ID         | Table 10                          |
|          |                | OD,               |                                   | 96  | SD0      | I                 | Table 10                          |
| 70       | LED3_1_L       | TS, SL,           | Table 14                          | 97  | SD1      | I                 | Table 10                          |
|          |                | IP                |                                   | 98  | VCCPECL  | -                 | Table 15                          |
| 71       | LED2_3_L       | OD,<br>TS, SL,    | Table 14                          | 99  | GNDPECL  | -                 | Table 15                          |
|          |                | IP                |                                   | 100 | SD2      | I                 | Table 10                          |
| 72       | LED2_2_L       | OD,<br>TS, SL,    | Table 14                          | 101 | SD3      | I                 | Table 10                          |
| 12       |                | IP                |                                   | 102 | NC       | -                 | Table 17                          |
| 70       |                | OD,               | <b>T</b> 11 44                    | 103 | VCCR0    | -                 | Table 15                          |
| 73       | LED2_1_L       | TS, SL,<br>IP     | Table 14                          | 104 | TPFIP0   | AI/AO             | Table 11                          |
| 74       | GNDIO          | _                 | Table 15                          | 105 | TPFIN0   | AI/AO             | Table 11                          |
|          |                | OD,               |                                   | 106 | GNDR0    | -                 | Table 15                          |
| 75       | LED1_3_L       | TS, SL,<br>IP     | Table 14                          | 107 | TPFOP0   | AO/AI             | Table 11                          |
|          |                | OD,               |                                   | 108 | TPFON0   | AO/AI             | Table 11                          |
| 76       | LED1_2_L       | TS, SL,           | Table 14                          | 109 | VCCT0/1  | -                 | Table 15                          |
|          |                | IP                |                                   | 110 | TPFON1   | AO/AI             | Table 11                          |
| 77       | LED1_1_L       | OD,<br>TS, SL,    | Table 14                          | 111 | TPFOP1   | AO/AI             | Table 11                          |
|          |                | IP                |                                   | 112 | GNDR1    | -                 | Table 15                          |
| 78       | VCCD           | -                 | Table 15                          | 113 | GNDT0/1  | -                 | Table 15                          |
| 79       | GNDD           | -                 | Table 15                          | 114 | TPFIN1   | AI/AO             | Table 11                          |
| 80       | LED0_3_L       | OD,<br>TS, SL,    | Table 14                          | 115 | TPFIP1   | AI/AO             | Table 11                          |
| 00       | LLD0_0_L       | IP                |                                   | 116 | VCCR1    | -                 | Table 15                          |
|          | . ===          | OD,               |                                   | 117 | VCCR2    | -                 | Table 15                          |
| 81       | LED0_2_L       | TS, SL,<br>IP     | Table 14                          | 118 | TPFIP2   | AI/AO             | Table 11                          |
|          |                | OD,               |                                   | 119 | TPFIN2   | AI/AO             | Table 11                          |
| 82       | LED0_1_L       | TS, SL,<br>IP     | Table 14                          | 120 | GNDR2    | -                 | Table 15                          |
| 83       | AMDIX_EN       | I, ST, IP         | Table 13                          | 121 | TPFOP2   | AO/AI             | Table 11                          |
| 84       | MDDIS          | I, ST, IP         | Table 8                           | 122 | TPFON2   | AO/AI             | Table 11                          |
| 85       | CFG_3          | I, ST, ID         | Table 13                          | 123 | VCCT2/3  | -                 | Table 15                          |
| 86       | CFG_2          | I, ST, ID         | Table 13                          | 124 | TPFON3   | AO/AI             | Table 11                          |
| 87       | CFG_1          | I, ST, ID         | Table 13                          | 125 | TPFOP3   | AO/AI             | Table 11                          |
| 88       | ADD_4          | I, ST, ID         | Table 13                          | 126 | GNDR3    | -                 | Table 15                          |
| 89       | ADD_4<br>ADD_3 | I, ST, ID         | Table 13                          | 127 | GNDT2/3  | -                 | Table 15                          |
| 90       | ADD_3          | I, ST, ID         | Table 13                          | 128 | TPFIN3   | AI/AO             | Table 11                          |
| 90       | ADD_2<br>ADD_1 | I, ST, ID         | Table 13                          | 129 | TPFIP3   | AI/AO             | Table 11                          |
| 51       |                | 1, 51, 10         |                                   | ·   |          | •                 |                                   |



| 130 V0<br>131 V0 | ymbol  | Type <sup>1</sup> | Reference for Full |      | 1         | 1                 |                                   |
|------------------|--------|-------------------|--------------------|------|-----------|-------------------|-----------------------------------|
| 131 V(           |        | 1900              | Description        | Pin  | Symbol    | Type <sup>1</sup> | Reference for Full<br>Description |
|                  | CCR3   | -                 | Table 15           | 168  | TDO       | O, TS             | Table 12                          |
| 132 TF           | CCR4   | -                 | Table 15           | 169  | TMS       | I, ST, IP         | Table 12                          |
| 1                | PFIP4  | AI/AO             | Table 11           | 170  | ТСК       | I, ST, ID         | Table 12                          |
| 133 TF           | PFIN4  | AI/AO             | Table 11           | 171  | TRST_L    | I, ST, IP         | Table 12                          |
| 134 GI           | NDT4/5 | -                 | Table 15           | 172  | NC        | -                 | Table 17                          |
| 135 GI           | NDR4   | -                 | Table 15           | 173  | G_FX/TP_L | I, ST, ID         | Table 13                          |
| 136 TF           | PFOP4  | AO/AI             | Table 11           | 174  | PWRDWN    | I, ST, ID         | Table 13                          |
| 137 TF           | PFON4  | AO/AI             | Table 11           | 175  | RESET_L   | I, ST, IP         | Table 13                          |
| 138 V0           | CCT4/5 | -                 | Table 15           | 176  | Section   | I, ST, ID         | Table 13                          |
| 139 TF           | PFON5  | AO/AI             | Table 11           | 177  | ModeSel0  | I, ST, ID         | Table 13                          |
| 140 TF           | PFOP5  | AO/AI             | Table 11           | 178  | ModeSel1  | I, ST, ID         | Table 13                          |
| 141 GI           | NDR5   | -                 | Table 15           | 179  | SGND      | -                 | Table 15                          |
| 142 TF           | PFIN5  | AI/AO             | Table 11           |      |           | OD,               | <b>T</b> 11 44                    |
| 143 TF           | PFIP5  | AI/AO             | Table 11           | 180  | LED4_1_L  | TS, SL,<br>IP     | Table 14                          |
| 144 V0           | CCR5   | -                 | Table 15           |      |           | OD,               |                                   |
| 145 V0           | CCR6   | -                 | Table 15           | 181  | LED4_2_L  | TS, SL,<br>IP     | Table 14                          |
| 146 TF           | PFIP6  | AI/AO             | Table 11           |      |           | OD,               |                                   |
| 147 TF           | PFIN6  | AI/AO             | Table 11           | 182  | LED4_3_L  | TS, SL,           | Table 14                          |
| 148 GI           | NDT6/7 | -                 | Table 15           | 400  |           | IP                | Table 45                          |
| 149 GI           | NDR6   | -                 | Table 15           | 183  | GNDD      | -                 | Table 15                          |
| 150 TF           | PFOP6  | AO/AI             | Table 11           | 184  | VCCD      | -                 | Table 15                          |
| 151 TF           | PFON6  | AO/AI             | Table 11           | 185  | LED5_1_L  | OD,<br>TS, SL,    | Table 14                          |
| 152 V0           | CCT6/7 | -                 | Table 15           |      |           | IP                |                                   |
| 153 TF           | PFON7  | AO/AI             | Table 11           | 186  | LED5_2_L  | OD,<br>TS, SL,    | Table 14                          |
| 154 TF           | PFOP7  | AO/AI             | Table 11           | 100  | 2200_2_2  | IP                |                                   |
| 155 GI           | NDR7   | -                 | Table 15           | 4.07 |           | OD,               | Table 44                          |
| 156 TF           | PFIN7  | AI/AO             | Table 11           | 187  | LED5_3_L  | TS, SL,<br>IP     | Table 14                          |
| 157 TF           | PFIP7  | AI/AO             | Table 11           | 188  | GNDIO     | _                 | Table 15                          |
| 158 V0           | CCR7   | -                 | Table 15           |      |           | OD,               |                                   |
| 159 NG           | С      | -                 | Table 17           | 189  | LED6_1_L  | TS, SL,<br>IP     | Table 14                          |
| 160 NG           | С      | -                 | Table 17           |      |           | OD,               |                                   |
| 161 SI           | D4     | Ι                 | Table 10           | 190  | LED6_2_L  | TS, SL,           | Table 14                          |
| 162 SI           | D5     | Ι                 | Table 10           |      |           | IP                |                                   |
| 163 GI           | NDPECL | -                 | Table 15           | 191  | LED6_3_L  | OD,<br>TS, SL,    | Table 14                          |
| 164 V0           | CCPECL | -                 | Table 15           |      |           | IP                |                                   |
| 165 SI           | D6     | Ι                 | Table 10           | 192  | LED7_1_L  | OD,<br>TS, SL,    | Table 14                          |
| 166 SI           | D7     | Ι                 | Table 10           | 152  |           | IP                |                                   |
| 167 T            | DI     | I, ST, IP         | Table 12           |      | •         |                   |                                   |



| Pin | Symbol   | Type <sup>1</sup>    | Reference for Full<br>Description |
|-----|----------|----------------------|-----------------------------------|
| 193 | LED7_2_L | OD,<br>TS, SL,<br>IP | Table 14                          |
| 194 | LED7_3_L | OD,<br>TS, SL,<br>IP | Table 5                           |
| 195 | GNDD     | -                    | Table 15                          |
| 196 | VCCD     | -                    | Table 15                          |
| 197 | NC       | O, TS,<br>ID         | Table 16                          |
| 198 | RxData7  | O, TS                | Table 6                           |
| 199 | GNDIO    | -                    | Table 15                          |
| 200 | NC       | -                    | Table 16                          |
| 201 | NC       | -                    | Table 16                          |
| 202 | NC       | -                    | Table 16                          |
| 203 | TxData7  | I, ID                | Table 6                           |
| 204 | SYNC1    | I, ID                | Table 5                           |
| 205 | NC       | -                    | Table 16                          |
| 206 | RxData6  | O, TS                | Table 6                           |
| 207 | GNDIO    | _                    | Table 15                          |
| 208 | VCCIO    | _                    | Table 15                          |



### 3.1.3 PQFP Pin Assignments – SS-SMII Configuration

Figure 4 and Table 4, *SS-SMII PQFP Pin List*, on page 32 provide the LXT9785/ LXT9785E SS-SMII PQFP pin assignments.







#### Table 4 SS-SMI1 PQFP Pin List

| Pin | Symbol          | Type <sup>1</sup>  | Reference for Full<br>Description | Pin | Symbol   | Type <sup>1</sup>  | Reference for<br>Description |
|-----|-----------------|--------------------|-----------------------------------|-----|----------|--------------------|------------------------------|
| 1   | NC              | -                  | Table 16                          | 34  | TxData3  | I, ID              | Table 6                      |
| 2   | NC/<br>LINKHOLD | _<br>I, ID         | Table 16<br>Table 13              | 35  | TxSYNC0  | I, ID              | Table 8                      |
| 3   | NC              | -                  | Table 16                          | 36  | RxData2  | O, TS,<br>ID       | Table 8                      |
| 4   | TxData6         | I, ID              | Table 6                           | 37  | NC       | -                  | Table 16                     |
| 5   | NC              | I                  | Table 16                          | 38  | GNDIO    | -                  | Table 15                     |
| 6   | REFCLK1         | I                  | Table 6                           | 39  | NC       | -                  | Table 16                     |
| 7   | RxData5         | O, TS,             | Table 8                           | 40  | PREASEL  | I, ST              | Table 13                     |
| 0   | NO              | ID                 |                                   | 41  | NC       | -                  | Table 16                     |
| 8   | NC              | -                  | Table 16                          | 42  | TxData2  | I, ID              | Table 6                      |
| 9   | GNDIO           | -                  | Table 15                          | 43  | NC       | -                  | Table 16                     |
| 10  | NC              | -                  | Table 16                          | 44  | REFCLK0  | I                  | Table 6                      |
| 11  | FIFOSEL1        | I, ID, ST          | Table 13                          | 45  | RxData1  | O, TS,             | Table 8                      |
| 12  | NC              | -                  | Table 16                          | 45  |          | ID                 |                              |
| 13  | TxData5         | I, ID              | Table 6                           | 46  | NC       | -                  | Table 16                     |
| 14  | NC              | -                  | Table 16                          | 47  | VCCIO    | -                  | Table 15                     |
| 15  | RxData4         | O, TS,<br>ID       | Table 8                           | 48  | GNDIO    | -                  | Table 15                     |
| 16  | NC              |                    | Table 16                          | 49  | NC       | -                  | Table 16                     |
| 10  | NC              |                    |                                   | 50  | PAUSE    | I, ID, ST          | Table 13                     |
| 17  | RxSYNC1         | O, TS,<br>ID       | Table 8                           | 51  | NC       | -                  | Table 16                     |
| 18  | VCCIO           | -                  | Table 15                          | 52  | TxData1  | I, ID              | Table 6                      |
| 19  | GNDIO           | -                  | Table 15                          | 53  | NC       | -                  | Table 16                     |
| 20  | FIFOSEL0        | I, ID, ST          | Table 13                          | 54  | RxData0  | O, TS,<br>ID       | Table 8                      |
| 21  | RxCLK1          | O, TS,<br>ID       | Table 8                           | 55  | NC       | -                  | Table 16                     |
| 22  | TxData4         | I, ID              | Table 6                           | 56  | VCCIO    | -                  | Table 15                     |
| 23  | NC              | _                  | Table 16                          | 57  | GNDIO    | -                  | Table 15                     |
| 24  | MDC1            | I, ST, ID          | Table 9                           | 58  | RxSYNC0  | O, TS,<br>ID       | Table 8                      |
| 25  | MDIO1           | I/O, TS,<br>SL, IP | Table 9                           | 59  | MDIX     | I, ID, ST          | Table 13                     |
| 26  |                 | OD, TS,            | Table 0                           | 60  | RxCLK0   | -                  | Table 8                      |
| 26  | MDINT1_L        | SL, IP             | Table 9                           | 61  | TxData0  | I, ID              | Table 6                      |
| 27  | RxData3         | O, TS,<br>ID       | Table 8                           | 62  | NC       |                    | Table 16                     |
| 28  | NC              | -                  | Table 16                          | 63  | MDC0     | I, ST, ID          | Table 9                      |
| 29  | VCCIO           | -                  | Table 15                          | 64  | MDIO0    | I/O, TS,<br>SL, IP | Table 9                      |
| 30  | GNDIO           | _                  | Table 15                          | 65  | VCCD     | _                  | Table 15                     |
| 31  | NC              | -                  | Table 16                          | 66  | GNDD     | -                  | Table 15                     |
| 32  | TxCLK0          | I, ID              | Table 8                           |     |          | OD, TS,            |                              |
| 33  | NC              | _                  | Table 16                          | 67  | MDINT0_L | SL, IP             | Table 9                      |



| r   |          |                   |                                   | <b></b> |         |                   |                                   |
|-----|----------|-------------------|-----------------------------------|---------|---------|-------------------|-----------------------------------|
| Pin | Symbol   | Type <sup>1</sup> | Reference for Full<br>Description | Pin     | Symbol  | Type <sup>1</sup> | Reference for Full<br>Description |
| 68  | LED3_3_L | OD, TS,<br>SO, IP | Table 14                          | 99      | GNDPECL | -                 | Table 15                          |
|     |          |                   |                                   | 100     | SD2     | I                 | Table 10                          |
| 69  | LED3_2_L | OD, TS,<br>SL, IP | Table 14                          | 101     | SD3     | I                 | Table 10                          |
| 70  | LED3_1_L | OD, TS,           | Table 14                          | 102     | NC      | -                 | Table 16                          |
| 10  | LEDJ_1_E | SL, IP            |                                   | 103     | VCCR0   | -                 | Table 15                          |
| 71  | LED2_3_L | OD, TS,<br>SL, IP | Table 14                          | 104     | TPFIP0  | AI/AO             | Table 11                          |
|     |          | OD, TS,           |                                   | 105     | TPFIN0  | AI/AO             | Table 11                          |
| 72  | LED2_2_L | SL, IP            | Table 14                          | 106     | GNDR0   | -                 | Table 15                          |
| 73  | LED2_1_L | OD, TS,           | Table 14                          | 107     | TPFOP0  | AO/AI             | Table 11                          |
| 74  |          | SL, IP            | Table 45                          | 108     | TPFON0  | AO/AI             | Table 11                          |
| 74  | GNDIO    | -                 | Table 15                          | 109     | VCCT0/1 | -                 | Table 15                          |
| 75  | LED1_3_L | OD, TS,<br>SL, IP | Table 14                          | 110     | TPFON1  | AO/AI             | Table 11                          |
| 76  |          | OD, TS,           | Table 14                          | 111     | TPFOP1  | AO/AI             | Table 11                          |
| 76  | LED1_2_L | SL, IP            | Table 14                          | 112     | GNDR1   | -                 | Table 15                          |
| 77  | LED1_1_L | OD, TS,<br>SL, IP | Table 14                          | 113     | GNDT0/1 | -                 | Table 15                          |
| 78  | VCCD     |                   | Table 15                          | 114     | TPFIN1  | AI/AO             | Table 11                          |
| 79  | GNDD     | _                 | Table 15                          | 115     | TPFIP1  | AI/AO             | Table 11                          |
| 15  | ONDE     | OD, TS,           |                                   | 116     | VCCR1   | -                 | Table 15                          |
| 80  | LED0_3_L | SL, IP            | Table 14                          | 117     | VCCR2   | -                 | Table 15                          |
| 81  | LED0_2_L | OD, TS,           | Table 14                          | 118     | TPFIP2  | AI/AO             | Table 11                          |
| 0.  |          | SL, IP            |                                   | 119     | TPFIN2  | AI/AO             | Table 11                          |
| 82  | LED0_1_L | OD, TS,<br>SL, IP | Table 14                          | 120     | GNDR2   | -                 | Table 15                          |
| 83  | AMDIX_EN | I, ST, IP         | Table 13                          | 121     | TPFOP2  | AO/AI             | Table 11                          |
| 84  | MDDIS    | I, ST, ID         | Table 9                           | 122     | TPFON2  | AO/AI             | Table 11                          |
| 85  | CFG_3    | I, ST, ID         | Table 13                          | 123     | VCCT2/3 | -                 | Table 15                          |
| 86  | CFG_2    | I, ST, ID         | Table 13                          | 124     | TPFON3  | AO/AI             | Table 11                          |
| 87  | CFG_1    | I, ST, ID         | Table 13                          | 125     | TPFOP3  | AO/AI             | Table 11                          |
| 88  | ADD_4    | I, ST, ID         | Table 13                          | 126     | GNDR3   | -                 | Table 15                          |
| 89  | ADD_3    | I, ST, ID         | Table 13                          | 127     | GNDT2/3 | -                 | Table 15                          |
| 90  | ADD_2    | I, ST, ID         | Table 13                          | 128     | TPFIN3  | AI/AO             | Table 11                          |
| 91  | ADD_1    | I, ST, ID         | Table 13                          | 129     | TPFIP3  | AI/AO             | Table 11                          |
| 92  | ADD_0    | I, ST, ID         | Table 13                          | 130     | VCCR3   | -                 | Table 15                          |
| 93  | TxSLEW_1 | I, ST, ID         | Table 13                          | 131     | VCCR4   | -                 | Table 15                          |
| 94  | TxSLEW_0 | I, ST, ID         | Table 13                          | 132     | TPFIP4  | AI/AO             | Table 11                          |
| 95  | SD_2P5V  | I, ST, ID         | Table 10                          | 133     | TPFIN4  | AI/AO             | Table 11                          |
| 96  | SD0      | 1                 | Table 10                          | 134     | GNDT4/5 | -                 | Table 15                          |
| 97  | SD1      | I                 | Table 10                          | 135     | GNDR4   | -                 | Table 15                          |
| 98  | VCCPECL  | _                 | Table 15                          | 136     | TPFOP4  | AO/AI             | Table 11                          |
|     | -        | ļ                 | <u> </u>                          | L       | !       | !                 | ļ                                 |



| Pin         Symbol         Type1         Reference for Full<br>Description           137         TPFON4         AO/AI         Table 11         175         RESET_L         I, ST, IP         Table 13           138         VCCT4/5         -         Table 15         176         SECTION         I, ST, ID         Table 13           139         TPFON5         AO/AI         Table 11         176         SECTION         I, ST, ID         Table 13           140         TPFOP5         AO/AI         Table 11         178         ModeSel0         I, ST, ID         Table 13           141         GNDR5         -         Table 15         178         ModeSel0         I, ST, ID         Table 13           144         TPFIN5         AI/AO         Table 11         178         ModeSel0         I, ST, ID         Table 15           144         VCCR6         -         Table 15         181         LED4_1_L         OD, TS, SL, IP         Table 14           144         FPFIN6         AI/AO         Table 15         182         LED5_1_L         OD, TS, SL, IP         Table 14           145         TPFOP6         AO/AI         Table 15         184         VCCD         Table 15           155                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |           | [                 | 1        |     | Γ         | 1                 | 1                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|-------------------|----------|-----|-----------|-------------------|-----------------------------------|
| 138       VCCT4/5       -       Table 15         139       TPFON5       AO/AI       Table 11         140       TPFOP5       AO/AI       Table 11         141       GNDR5       -       Table 15         142       TPFIN5       AJ/AO       Table 15         142       TPFIP5       AJ/AO       Table 15         143       TPFIP5       AJ/AO       Table 15         144       VCCR5       -       Table 15         144       VCCR6       -       Table 15         145       TPFIP6       AJ/AO       Table 11         147       TPFIN6       AJ/AI       Table 11         151       TPFON6       AO/AI       Table 15         152       VCC76/7       -       Table 16         153       TPFON7       AO/AI       Table 11         154       TPFON7       AO/AI       Table 11         155       GNDR7       -       Tab                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Pin | Symbol    | Type <sup>1</sup> |          | Pin | Symbol    | Type <sup>1</sup> | Reference for Full<br>Description |
| 133         TPFON5         AO/AI         Table 11           140         TPFOP5         AO/AI         Table 11           144         TPFOP5         AO/AI         Table 15           142         TPFIN5         AI/AO         Table 15           142         TPFIP5         AI/AO         Table 11           144         TOCR6         -         Table 15           144         TOCR6         -         Table 15           144         TOCR6         -         Table 15           144         TPFIP6         AI/AO         Table 15           145         TORFOR         -         Table 15           153         TPFOP6         AO/AI         Table 11           154         TPFOP7         AO/AI         Table 11           155         GNDR7         -         Table 15           156         TPFIN7         AI/AO         Table 11           158                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 137 | TPFON4    | AO/AI             | Table 11 | 175 | RESET_L   | I, ST, IP         | Table 13                          |
| 140         TPFOP5         AO/AI         Table 11           141         GNDR5         -         Table 15           142         TPFIN5         AUAO         Table 15           143         TPFP5         AUAO         Table 11           144         VCCR5         -         Table 15           145         VCCR6         -         Table 15           146         TPFIP6         AUAO         Table 15           146         TPFIP6         AUAO         Table 16           147         TPFIN6         AUAO         Table 11           148         GNDR6         -         Table 15           149         GNDR6         -         Table 15           150         TPFOR6         AO/AI         Table 11           151         TPFON6         AO/AI         Table 11           152         VCCT6/7         -         Table 15           153         TPFON7         AO/AI         Table 11           154         TPFOP7         AO/AI         Table 11           155         GNDR7         -         Table 15           156         TPFIP7         AI/AO         Table 11           158         NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 138 | VCCT4/5   | -                 | Table 15 | 176 | SECTION   | I, ST, ID         | Table 13                          |
| 144       GNDR5       -       Table 15         142       TPFIN5       AI/AO       Table 11         143       TPFIP5       AI/AO       Table 11         144       VCCR5       -       Table 15         144       VCCR6       -       Table 15         144       VCCR6       -       Table 15         145       VCCR6       -       Table 15         146       TPFIP6       AI/AO       Table 11         147       TPFIN6       AI/AO       Table 15         148       GNDT6/7       -       Table 15         148       GNDT6/7       -       Table 15         150       TPFOP6       AO/AI       Table 15         151       TPFOP6       AO/AI       Table 11         152       VCCT6/7       -       Table 15         153       TPFON7       AO/AI       Table 11         154       TPFOP7       AO/AI       Table 11         155       GNDR7       -       Table 15         156       TPFIN7       AI/AO       Table 11         158       LED5_1_L       OD, TS,<br>SL, IP       Table 14         160       NC       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 139 | TPFON5    | AO/AI             | Table 11 | 177 | ModeSel0  | I, ST, ID         | Table 13                          |
| 142         TPFIN5         AI/AO         Table 11           143         TPFIP5         AI/AO         Table 11           144         VCCR5         -         Table 15           145         VCCR6         -         Table 15           146         TPFIP6         AI/AO         Table 15           146         TPFIP6         AI/AO         Table 15           147         TPFIN6         AI/AO         Table 15           148         GND767         -         Table 15           149         GND76         -         Table 15           149         GND76         -         Table 15           150         TPFOR6         AO/AI         Table 11           151         TPFON7         AO/AI         Table 11           152         VCC767         -         Table 15           154         TPFON7         AO/AI         Table 11           155         GND7         -         Table 15           156         TPFIN7         AI/AO         Table 11           158         LED5_1_L         OD, TS,<br>SL, IP         Table 14           159         NC         -         Table 15           159 <td< td=""><td>140</td><td>TPFOP5</td><td>AO/AI</td><td>Table 11</td><td>178</td><td>ModeSel1</td><td>I, ST, ID</td><td>Table 13</td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 140 | TPFOP5    | AO/AI             | Table 11 | 178 | ModeSel1  | I, ST, ID         | Table 13                          |
| 143         TPFIP5         Al/AO         Table 11           144         VCCR5         -         Table 15           144         VCCR6         -         Table 15           146         TPFIP6         Al/AO         Table 15           146         TPFIP6         Al/AO         Table 11           147         TPFIN6         Al/AO         Table 15           148         GND76/7         -         Table 15           149         GND76         -         Table 15           149         GND76         -         Table 15           150         TPFOP6         AO/AI         Table 11           151         TPFON6         AO/AI         Table 11           152         VCC76/7         -         Table 15           153         TPFON7         AO/AI         Table 11           154         TPFO7         AO/AI         Table 11           155         GNDR7         -         Table 15           156         TPFIN7         Al/AO         Table 11           158         VCCR7         -         Table 15           156         SDR         1         Table 16           161         SD4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 141 | GNDR5     | _                 | Table 15 | 179 | SGND      | -                 | Table 15                          |
| 143       TPFIP5       AI/AO       Table 11         144       VCCR5       -       Table 15         145       VCCR6       -       Table 15         146       TPFIP6       AI/AO       Table 11         147       TPFIN6       AI/AO       Table 11         148       GNDR6       -       Table 15         148       GNDR6       -       Table 15         149       GNDR6       -       Table 15         150       TPFOP6       AO/AI       Table 11         151       TPFON7       AO/AI       Table 11         152       VCCT6/7       -       Table 15         153       TPFON7       AO/AI       Table 11         154       TPFON7       AO/AI       Table 11         155       GNDR7       -       Table 15         156       TPFIN7       AI/AO       Table 11         158       LCD5_3_L       OD, TS,<br>SL, IP       Table 14         164       TPFOP7       AO/AI       Table 11         158       NC       -       Table 15         159       NC       -       Table 16         160       NC       -       Tabl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 142 | TPFIN5    | AI/AO             | Table 11 | 180 | I FD4 1 I |                   | Table 14                          |
| 144       VCCR5       -       Table 15         146       TPFIP6       AI/AO       Table 15         147       TPFIN6       AI/AO       Table 11         148       GNDR67       -       Table 15         149       GNDR6       -       Table 15         150       TPFOP6       AO/AI       Table 15         151       TPFOP6       AO/AI       Table 11         152       VCCT6/7       -       Table 15         153       TPFOP7       AO/AI       Table 11         154       TPFOP7       AO/AI       Table 11         155       GNDR7       -       Table 15         155       GNDR7       -       Table 15         155       GNDR7       -       Table 15         156       TPFIP7       AI/AO       Table 11         158       VCCR7       -       Table 15         158       VCCR7       -       Table 15         159       NC       -       Table 16         161       SD4       I       Table 10         163       GNDPECL       -       Table 10         164       VCCPECL       -       Table 10 <td>143</td> <td>TPFIP5</td> <td>AI/AO</td> <td>Table 11</td> <td>100</td> <td></td> <td>,</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 143 | TPFIP5    | AI/AO             | Table 11 | 100 |           | ,                 |                                   |
| 146         TPFIP6         Al/AO         Table 11           147         TPFIP6         Al/AO         Table 11           148         GNDT6/7         -         Table 15           149         GNDR6         -         Table 15           150         TPFOP6         AO/AI         Table 11           151         TPFOP6         AO/AI         Table 11           152         VCCT6/7         -         Table 15           153         TPFON7         AO/AI         Table 11           154         TPFOP7         AO/AI         Table 11           155         GNDR7         -         Table 15           155         GNDR7         -         Table 15           155         GNDR7         -         Table 16           156         TPFIP7         AI/AO         Table 11           158         VCCR7         -         Table 15           156         NC         -         Table 16           190         LED6_3_L         OD, TS, SL, IP         Table 14           191         LED6_3_L         OD, TS, SL, IP         Table 14           192         LED7_1_L         OD, TS, SL, IP         Table 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 144 | VCCR5     | -                 | Table 15 | 181 | LED4_2_L  |                   | Table 14                          |
| 146       TPFIP6       AI/AO       Table 11         147       TPFIN6       AI/AO       Table 11         144       GNDT6/7       -       Table 15         148       GNDT6/7       -       Table 15         149       GNDR6       -       Table 15         150       TPFOP6       AO/AI       Table 11         151       TPFON6       AO/AI       Table 11         152       VCCT6/7       -       Table 15         153       TPFON7       AO/AI       Table 11         154       TPFOP7       AO/AI       Table 11         155       GNDR7       -       Table 15         156       TPFIN7       AI/AO       Table 11         156       TPFIN7       AI/AO       Table 11         157       TPFI77       AI/AO       Table 11         158       LED6_1_L       OD, TS,<br>SL, IP       Table 14         190       LED6_2_L       OD, TS,<br>SL, IP       Table 14         191       LED6_3_L       OD, TS,<br>SL, IP       Table 14         192       LED7_1_L       OD, TS,<br>SL, IP       Table 14         193       LED7_2_L       OD, TS,<br>SL, IP       Table 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 145 | VCCR6     | -                 | Table 15 | 400 |           | OD, TS,           | <b>T</b> 11 44                    |
| 148       GND76/7       -       Table 15         148       GNDR6       -       Table 15         149       GNDR6       -       Table 15         150       TPFOP6       AO/AI       Table 11         151       TPFON6       AO/AI       Table 11         152       VCC6/7       -       Table 15         153       TPFON7       AO/AI       Table 11         154       TPFOP7       AO/AI       Table 15         155       GNDR7       -       Table 15         156       TPFIN7       AI/AO       Table 11         158       VCCR7       -       Table 15         159       NC       -       Table 16         160       NC       -       Table 16         161       SD4       I       Table 10         162       SD5       I       Table 10         163       GNDPECL       -       Table 12         164       VCCPECL       -       Table 12         165       SD6       I       Table 10         166       SD7       I       Table 12         166       SD7       I       Table 12 <t< td=""><td>146</td><td>TPFIP6</td><td>AI/AO</td><td>Table 11</td><td>182</td><td>LED4_3_L</td><td></td><td>Table 14</td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 146 | TPFIP6    | AI/AO             | Table 11 | 182 | LED4_3_L  |                   | Table 14                          |
| 149       GND10/7       -       Table 13         149       GNDR6       -       Table 15         150       TPFOP6       AO/AI       Table 11         150       TPFON6       AO/AI       Table 11         151       TPFON6       AO/AI       Table 11         152       VCCT6/7       -       Table 15         153       TPFON7       AO/AI       Table 11         154       TPFOP7       AO/AI       Table 11         155       GNDR7       -       Table 15         155       GNDR7       -       Table 15         155       GNDR7       -       Table 15         156       TPFIN7       AI/AO       Table 11         158       VCCR7       -       Table 15         159       NC       -       Table 16         160       NC       -       Table 16         161       SD4       I       Table 10         162       SD5       I       Table 15         166       SD7       I       Table 10         163       GNDPECL       -       Table 12         164       VCCPECL       -       Table 12 <tr< td=""><td>147</td><td>TPFIN6</td><td>AI/AO</td><td>Table 11</td><td>183</td><td>GNDD</td><td>-</td><td>Table 15</td></tr<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 147 | TPFIN6    | AI/AO             | Table 11 | 183 | GNDD      | -                 | Table 15                          |
| 130       TPFOP6       AO/AI       Table 13         150       TPFOP6       AO/AI       Table 11         151       TPFON6       AO/AI       Table 11         152       VCCT6/7       -       Table 15         153       TPFON7       AO/AI       Table 11         154       TPFOP7       AO/AI       Table 11         155       GNDR7       -       Table 15         155       GNDR7       -       Table 15         155       GNDR7       -       Table 15         156       TPFIN7       AI/AO       Table 11         158       VCCR7       -       Table 15         159       NC       -       Table 16         161       SD4       I       Table 10         162       SD5       I       Table 15         163       GNDPECL       -       Table 15         164       VCCPECL       -       Table 10         165       SD6       I       Table 12         166       SD7       I       Table 12         168       TDO       O,TS       Table 12         168       TDO       O,TS       Table 12 <t< td=""><td>148</td><td>GNDT6/7</td><td>-</td><td>Table 15</td><td>184</td><td>VCCD</td><td>-</td><td>Table 15</td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 148 | GNDT6/7   | -                 | Table 15 | 184 | VCCD      | -                 | Table 15                          |
| 150       TPFOP6       AO/AI       Table 11         151       TPFON6       AO/AI       Table 11         152       VCCT6/7       -       Table 15         153       TPFON7       AO/AI       Table 11         154       TPFOP7       AO/AI       Table 11         155       GNDR7       -       Table 15         155       GNDR7       -       Table 15         155       GNDR7       -       Table 16         156       TPFIN7       AI/AO       Table 11         158       VCCR7       -       Table 15         159       NC       -       Table 16         160       NC       -       Table 16         161       SD4       I       Table 10         162       SD5       I       Table 10         163       GNDPECL       -       Table 15         166       SD7       I       Table 10         167       TDI       I, ST, IP       Table 12         168       TDO       O, TS       Table 12         166       SD7       I       Table 12         167       TDI       I, ST, IP       Table 12      <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 149 | GNDR6     | -                 | Table 15 | 185 | LED5_1_L  |                   | Table 14                          |
| 151       TPFON6       AO/AI       Table 11       166       LEDS_2_L       SL, IP       Table 14         152       VCCT6/7       -       Table 15       187       LEDS_3_L       OD, TS, SL, IP       Table 14         154       TPFOP7       AO/AI       Table 11       188       GNDIO       -       Table 15         155       GNDR7       -       Table 15       189       LED6_1_L       OD, TS, SL, IP       Table 14         156       TPFIN7       AI/AO       Table 11       190       LED6_1_L       OD, TS, SL, IP       Table 14         157       TPFIP7       AI/AO       Table 11       190       LED6_3_L       OD, TS, SL, IP       Table 14         158       VCCR7       -       Table 16       191       LED6_3_L       OD, TS, SL, IP       Table 14         160       NC       -       Table 16       192       LED7_1_L       OD, TS, SL, IP       Table 14         161       SD4       I       Table 10       193       LED7_3_L       OD, TS, SL, IP       Table 14         162       SD5       I       Table 15       194       LED7_3_L       OD, TS, SL, IP       Table 14         166       SD7       I <td< td=""><td>150</td><td>TPFOP6</td><td>AO/AI</td><td>Table 11</td><td></td><td></td><td>,</td><td></td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 150 | TPFOP6    | AO/AI             | Table 11 |     |           | ,                 |                                   |
| 153         TPFON7         AO/AI         Table 11           154         TPFOP7         AO/AI         Table 11           155         GNDR7         -         Table 15           156         TPFIN7         AJ/AO         Table 15           156         TPFIN7         AJ/AO         Table 11           157         TPFIP7         AJ/AO         Table 11           158         VCCR7         -         Table 15           159         NC         -         Table 16           160         NC         -         Table 16           161         SD4         I         Table 10           162         SD5         I         Table 15           163         GNDPECL         -         Table 15           164         VCCPECL         -         Table 10           165         SD6         I         Table 10           166         SD7         I         Table 12           168         TDO         O, TS         Table 12           168         TDO         O, TS         Table 12           170         TCK         I, ST, IP         Table 12           170         TCK         I, ST, IP <td>151</td> <td>TPFON6</td> <td>AO/AI</td> <td>Table 11</td> <td>186</td> <td>LED5_2_L</td> <td></td> <td>Table 14</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 151 | TPFON6    | AO/AI             | Table 11 | 186 | LED5_2_L  |                   | Table 14                          |
| 153       TPFON7       AO/AI       Table 11         154       TPFOP7       AO/AI       Table 11         155       GNDR7       -       Table 15         156       TPFIN7       AI/AO       Table 15         156       TPFIN7       AI/AO       Table 11         156       TPFIN7       AI/AO       Table 11         157       TPFIP7       AI/AO       Table 15         158       VCCR7       -       Table 16         160       NC       -       Table 16         161       SD4       I       Table 10         162       SD5       I       Table 15         163       GNDPECL       -       Table 15         164       VCCPECL       -       Table 10         165       SD6       I       Table 10         166       SD7       I       Table 10         167       TDI       I, ST, IP       Table 12         168       TDO       O, TS       Table 12         170       TCK       I, ST, IP       Table 12         170       TCK       I, ST, IP       Table 12         171       TRST_L       I, ST, IP       Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 152 | VCCT6/7   | -                 | Table 15 | 187 | LED5 3 L  |                   | Table 14                          |
| 154       TPFOP7       AO/AI       Table 11         155       GNDR7       -       Table 15         156       TPFIN7       AI/AO       Table 11         156       TPFIP7       AI/AO       Table 11         157       TPFIP7       AI/AO       Table 11         158       VCCR7       -       Table 15         159       NC       -       Table 16         160       NC       -       Table 16         161       SD4       I       Table 10         162       SD5       I       Table 15         163       GNDPECL       -       Table 15         164       VCCPECL       -       Table 15         165       SD6       I       Table 10         166       SD7       I       Table 10         167       TDI       I, ST, IP       Table 12         168       TDO       O, TS       Table 12         170       TCK       I, ST, IP       Table 12         170       TCK       I, ST, IP       Table 12         171       TRST_L       I, ST, IP       Table 12         172       NC       -       Table 16 <td>153</td> <td>TPFON7</td> <td>AO/AI</td> <td>Table 11</td> <td>400</td> <td></td> <td>SL, IP</td> <td>Table 45</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 153 | TPFON7    | AO/AI             | Table 11 | 400 |           | SL, IP            | Table 45                          |
| 155       GNDR7       -       Table 15         156       TPFIN7       Al/AO       Table 11         157       TPFIP7       Al/AO       Table 11         158       VCCR7       -       Table 15         158       VCCR7       -       Table 15         159       NC       -       Table 16         160       NC       -       Table 16         161       SD4       I       Table 10         162       SD5       I       Table 10         163       GNDPECL       -       Table 15         164       VCCPECL       -       Table 10         166       SD6       I       Table 10         167       TDI       I, ST, IP       Table 12         168       TDO       O, TS       Table 12         169       TMS       I, ST, IP       Table 12         170       TCK       I, ST, IP       Table 12         171       TRST_L       I, ST, IP       Table 12         172       NC       -       Table 16         173       G_FX/TP_L       I, ST, ID       Table 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 154 | TPFOP7    | AO/AI             | Table 11 | 188 | GNDIO     | -                 | Table 15                          |
| 157         TPFIP7         Al/AO         Table 11           158         VCCR7         -         Table 15           159         NC         -         Table 16           159         NC         -         Table 16           160         NC         -         Table 16           161         SD4         I         Table 10           162         SD5         I         Table 10           163         GNDPECL         -         Table 15           164         VCCPECL         -         Table 10           165         SD6         I         Table 10           166         SD7         I         Table 10           167         TDI         I, ST, IP         Table 12           168         TDO         O, TS         Table 12           169         TMS         I, ST, IP         Table 12           170         TCK         I, ST, IP         Table 12           171         TRST_L         I, ST, IP         Table 12           172         NC         -         Table 13           172         NC         -         Table 13           172         NC         -         Tabl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 155 | GNDR7     | _                 | Table 15 | 189 | LED6_1_L  |                   | Table 14                          |
| 157       TPFIP7       AI/AO       Table 11       Image: constraint of the second | 156 | TPFIN7    | AI/AO             | Table 11 | 190 |           |                   | Table 14                          |
| 133       VCONY       Image 13       191       LED6_3_L       SL, IP       Table 14         159       NC       -       Table 16       192       LED7_1_L       OD, TS, SL, IP       Table 14         161       SD4       I       Table 10       193       LED7_2_L       OD, TS, SL, IP       Table 14         162       SD5       I       Table 10       193       LED7_2_L       OD, TS, SL, IP       Table 14         163       GNDPECL       -       Table 15       194       LED7_3_L       OD, TS, SL, IP       Table 14         164       VCCPECL       -       Table 15       195       GNDD       -       Table 15         166       SD7       I       Table 10       195       GNDD       -       Table 15         166       SD7       I       Table 12       197       RxData7       O, TS, ID       Table 8         168       TDO       O, TS       Table 12       198       NC       -       Table 16         170       TCK       I, ST, IP       Table 12       199       GNDIO       -       Table 16         171       TRST_L       I, ST, IP       Table 12       200       NC       -       T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 157 | TPFIP7    | AI/AO             | Table 11 | 150 | LLD0_2_L  | ,                 |                                   |
| 159       NC       -       Table 16         160       NC       -       Table 16         161       SD4       I       Table 10         162       SD5       I       Table 10         163       GNDPECL       -       Table 15         164       VCCPECL       -       Table 15         165       SD6       I       Table 10         166       SD7       I       Table 10         168       TDO       O, TS       Table 12         168       TDO       O, TS       Table 12         169       TMS       I, ST, IP       Table 12         170       TCK       I, ST, IP       Table 12         171       TRST_L       I, ST, IP       Table 12         172       NC       -       Table 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 158 | VCCR7     | -                 | Table 15 | 191 | LED6_3_L  |                   | Table 14                          |
| 160       NC       -       Table 16         161       SD4       I       Table 10         162       SD5       I       Table 10         163       GNDPECL       -       Table 15         164       VCCPECL       -       Table 15         165       SD6       I       Table 10         166       SD7       I       Table 10         167       TDI       I, ST, IP       Table 12         168       TDO       O, TS       Table 12         169       TMS       I, ST, IP       Table 12         170       TCK       I, ST, IP       Table 12         171       TRST_L       I, ST, IP       Table 12         172       NC       -       Table 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 159 | NC        | -                 | Table 16 |     | . = = =   | ,                 |                                   |
| 162       SD5       I       Table 10         163       GNDPECL       -       Table 15         164       VCCPECL       -       Table 15         165       SD6       I       Table 10         166       SD7       I       Table 10         167       TDI       I, ST, IP       Table 12         168       TDO       O, TS       Table 12         169       TMS       I, ST, IP       Table 12         170       TCK       I, ST, IP       Table 12         171       TRST_L       I, ST, IP       Table 12         172       NC       -       Table 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 160 | NC        | _                 | Table 16 | 192 | LED7_1_L  |                   | Table 14                          |
| 162       SD5       I       Table 10         163       GNDPECL       -       Table 15         164       VCCPECL       -       Table 15         165       SD6       I       Table 10         166       SD7       I       Table 10         167       TDI       I, ST, IP       Table 12         168       TDO       O, TS       Table 12         169       TMS       I, ST, IP       Table 12         170       TCK       I, ST, IP       Table 12         171       TRST_L       I, ST, IP       Table 12         172       NC       -       Table 13         173       G_FX/TP_L       I, ST, ID       Table 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 161 | SD4       | I                 | Table 10 | 193 | LED7_2_L  |                   | Table 14                          |
| 163       GNDPECL       -       Table 15         164       VCCPECL       -       Table 15         165       SD6       I       Table 10         166       SD7       I       Table 10         166       SD7       I       Table 10         167       TDI       I, ST, IP       Table 12         168       TDO       O, TS       Table 12         169       TMS       I, ST, IP       Table 12         170       TCK       I, ST, IP       Table 12         171       TRST_L       I, ST, IP       Table 12         172       NC       -       Table 13         173       G_FX/TP_L       I, ST, ID       Table 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 162 | SD5       | I                 | Table 10 |     |           | ,                 |                                   |
| 165       SD6       I       Table 10         166       SD7       I       Table 10         166       SD7       I       Table 10         167       TDI       I, ST, IP       Table 12         168       TDO       O, TS       Table 12         169       TMS       I, ST, IP       Table 12         170       TCK       I, ST, IP       Table 12         171       TRST_L       I, ST, IP       Table 12         172       NC       -       Table 13         173       G_FX/TP_L       I, ST, ID       Table 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 163 | GNDPECL   | -                 | Table 15 | 194 | LED7_3_L  |                   | Table 14                          |
| 166       SD7       I       Table 10         167       TDI       I, ST, IP       Table 12         168       TDO       O, TS       Table 12         169       TMS       I, ST, IP       Table 12         170       TCK       I, ST, IP       Table 12         171       TRST_L       I, ST, IP       Table 12         172       NC       -       Table 13         173       G_FX/TP_L       I, ST, ID       Table 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 164 | VCCPECL   | -                 | Table 15 | 195 | GNDD      | -                 | Table 15                          |
| 167       TDI       I, ST, IP       Table 12         168       TDO       O, TS       Table 12         169       TMS       I, ST, IP       Table 12         170       TCK       I, ST, IP       Table 12         171       TRST_L       I, ST, IP       Table 12         172       NC       -       Table 16         173       G_FX/TP_L       I, ST, ID       Table 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 165 | SD6       | I                 | Table 10 | 196 | VCCD      | -                 | Table 15                          |
| 167       TDI       I, ST, IP       Table 12         168       TDO       O, TS       Table 12         169       TMS       I, ST, IP       Table 12         170       TCK       I, ST, IP       Table 12         171       TRST_L       I, ST, IP       Table 12         172       NC       -       Table 16         173       G_FX/TP_L       I, ST, ID       Table 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 166 | SD7       | I                 | Table 10 | 107 | RyData7   | O, TS,            | Table 8                           |
| 168       100       0, 13       1able 12         169       TMS       I, ST, IP       Table 12         170       TCK       I, ST, ID       Table 12         171       TRST_L       I, ST, IP       Table 12         172       NC       -       Table 16         173       G_FX/TP_L       I, ST, ID       Table 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 167 | TDI       | I, ST, IP         | Table 12 |     |           | ID                |                                   |
| 103       11, 51, 11       Table 12         170       TCK       I, ST, ID       Table 12         171       TRST_L       I, ST, IP       Table 12         172       NC       -       Table 16         173       G_FX/TP_L       I, ST, ID       Table 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 168 | TDO       | O, TS             | Table 12 | 198 |           | -                 |                                   |
| 170     TCK     1, S1, ID     Table 12       171     TRST_L     I, ST, IP     Table 12       172     NC     -     Table 16       173     G_FX/TP_L     I, ST, ID     Table 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 169 | TMS       | I, ST, IP         | Table 12 | 199 |           | -                 | Table 15                          |
| 171         INCI_L         I, ST, II         Table 12           172         NC         -         Table 16           173         G_FX/TP_L         I, ST, ID         Table 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 170 | ТСК       | I, ST, ID         | Table 12 | 200 |           | -                 | Table 16                          |
| 172         IC         1able 10           173         G_FX/TP_L         I, ST, ID         Table 13           203         TxData7         I, ID         Table 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 171 | TRST_L    | I, ST, IP         | Table 12 | 201 | TxCLK1    | I, ID             | Table 8                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 172 | NC        | -                 | Table 16 | 202 | NC        | -                 | Table 16                          |
| 174     PWRDWN     I, ST, ID     Table 13     204     TxSYNC1     I, ID     Table 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 173 | G_FX/TP_L | I, ST, ID         | Table 13 | 203 | TxData7   | I, ID             | Table 6                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 174 | PWRDWN    | I, ST, ID         | Table 13 | 204 | TxSYNC1   | I, ID             | Table 8                           |



| Pin | Symbol  | Type <sup>1</sup> | Reference for Full<br>Description |
|-----|---------|-------------------|-----------------------------------|
| 205 | RxData6 | O, TS,<br>ID      | Table 8                           |
| 206 | NC      | -                 | Table 16                          |
| 207 | GNDIO   | -                 | Table 15                          |
| 208 | VCCIO   | -                 | Table 15                          |

LXT9785/LXT9785E Datasheet 249241, Revision 11.0 16 April 2007



# 3.2 PQFP Signal Descriptions

### 3.2.1 Signal Name Conventions

Signal names may contain either a port designation or a serial designation, or a combination of the two designations. Signal naming conventions are as follows:

- **Port Number Only.** Individual signals that apply to a particular port are designated by the Signal Mnemonic, immediately followed by the Port Designation. For example, Transmit Enable signals would be identified as TxEN0, TxEN1, and TxEN2.
- Serial Number Only. A set of signals which are not tied to any specific port are designated by the Signal Mnemonic, followed by an underscore and a serial designation. For example, a set of three Global Configuration signals would be identified as CFG\_1, CFG\_2, and CFG\_3.
- Port and Serial Number. In cases where each port is assigned a set of multiple signals, each signal is designated in the following order: Signal Mnemonic, Port Designation, an underscore, and the serial designation. For example, a set of three Port Configuration signals would be identified as RxData0\_0 and RxData0\_1, RxData1\_0 and RxData1\_1, and RxData2\_0 and RxData2\_1.

#### 3.2.2 PQFP Signal Descriptions – RMII, SMII, and SS-SMII Configurations

Table 5 through Table 17, *Receive FIFO Depth Considerations*, on page 50 provide PQFP signal descriptions. Ball designations are included for cross-reference.

|          | -               |                        |                   |                                                                                                                                                           |
|----------|-----------------|------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | -Ball<br>nation | Symbol                 | Type <sup>1</sup> | Signal Description <sup>2,3</sup>                                                                                                                         |
| PQFP     | PBGA            | PBGA                   |                   |                                                                                                                                                           |
| 4.4      | ГС              |                        |                   | Reference Clock.                                                                                                                                          |
| 44<br>6  | E6,<br>E12      | REFCLK0<br>REFCLK1     | I                 | 50 MHz RMII reference clock is always required. RMII<br>inputs are sampled on the rising edge of REFCLK,<br>RMII outputs are sourced on the falling edge. |
| 61       | E2,             | TxData0 0              |                   | Transmit Data - Port 0.                                                                                                                                   |
| 62       | F4              | TxData0_1              | I, ID             | Inputs containing 2-bit parallel di-bits to be transmitted<br>from port 0 are clocked in synchronously to REFCLK.                                         |
| 52       | C3,             | TxData1 0              |                   | Transmit Data - Port 1.                                                                                                                                   |
| 53       | D4              | TxData1_0              | I, ID             | Inputs containing 2-bit parallel di-bits to be transmitted from port 1 are clocked in synchronously to REFCLK                                             |
| 42       | B5              | TxData2 0              |                   | Transmit Data - Port 2.                                                                                                                                   |
| 42<br>43 | А4              | TxData2_0<br>TxData2_1 | I, ID             | Inputs containing 2-bit parallel di-bits to be transmitted from port 2 are clocked in synchronously to REFCLK.                                            |
| · -      | <u> </u>        |                        | 0 · · OD          |                                                                                                                                                           |

#### Table 5RMII Signal Descriptions – PQFP (Sheet 1 of 3)

 Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down.

2. The IP/ID resistors are disabled during H/W Power-Down mode. If a Pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled.

3. RxData[0:7]\_0, RxData[0:7]\_1, CRS\_DV[0:7] and RxER[0:7] outputs are three-stated in Isolation and H/W Power-Down modes and during H/W reset.


#### RMII Signal Descriptions – PQFP (Sheet 2 of 3) Table 5

| Pin-Ball<br>Designation                      |                                                                                                                                                                                     | Symbol                                                               | Type <sup>1</sup>            | Signal Description <sup>2,3</sup>                                                                                                                                              |  |  |
|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PQFP                                         | PBGA                                                                                                                                                                                | - Oymbol                                                             | 1,100                        |                                                                                                                                                                                |  |  |
| 34<br>35                                     | D8,<br>A6                                                                                                                                                                           | TxData3_0<br>TxData3_1                                               | I, ID                        | Transmit Data - Port 3.<br>Inputs containing 2-bit parallel di-bits to be transmitted<br>from port 3 are clocked in synchronously to REFCLK.                                   |  |  |
| 22<br>23                                     | A11,<br>C10                                                                                                                                                                         | TxData4_0<br>TxData4_1                                               | I, ID                        | Transmit Data - Port 4.<br>Inputs containing 2-bit parallel di-bits to be transmitted<br>from port 4 are clocked in synchronously to REFCLK.                                   |  |  |
| 13<br>14                                     | B13,<br>D11                                                                                                                                                                         | TxData5_0<br>TxData5_1                                               | I, ID                        | Transmit Data - Port 5.<br>Inputs containing 2-bit parallel di-bits to be transmitted<br>from port 5 are clocked in synchronously to REFCLK.                                   |  |  |
| 4<br>5                                       | D13,<br>A16                                                                                                                                                                         | TxData6_0<br>TxData6_1                                               | I, ID                        | Transmit Data - Port 6.<br>Inputs containing 2-bit parallel di-bits to be transmitted<br>from port 6 are clocked in synchronously to REFCLK.                                   |  |  |
| 203<br>204                                   | E14,<br>C16                                                                                                                                                                         | TxData7_0<br>TxData7_1                                               | I, ID                        | Transmit Data - Port 7.<br>Inputs containing 2-bit parallel di-bits to be transmitted<br>from port 7 are clocked in synchronously to REFCLK.                                   |  |  |
| 60<br>51<br>41<br>33<br>21<br>12<br>3<br>202 | E3,<br>B2,<br>C6,<br>A7,<br>B11,<br>A14,<br>C14,<br>D16                                                                                                                             | TxEN0<br>TxEN1<br>TxEN2<br>TxEN3<br>TxEN4<br>TxEN5<br>TxEN6<br>TxEN7 | I, ID                        | <b>Transmit Enable - Ports 0-7.</b><br>Active High input enables respective port transmitter.<br>This signal must be synchronous to the REFCLK.                                |  |  |
| 55<br>54                                     | C2,<br>B1                                                                                                                                                                           | RxData0_0<br>RxData0_1                                               | O, TS<br>O, TS, ID           | Receive Data - Port 0.<br>Receive data signals (2-bit parallel di-bits) are driven<br>synchronously to REFCLK.                                                                 |  |  |
| 46<br>45                                     | A3,<br>B4                                                                                                                                                                           | RxData1_0<br>RxData1_1                                               | O, TS<br>O, TS, ID           | Receive Data - Port 1.<br>Receive data signals (2-bit parallel di-bits) are driven<br>synchronously to REFCLK.                                                                 |  |  |
| 37<br>36                                     | В6,<br>С7                                                                                                                                                                           | RxData2_0<br>RxData2_1                                               | O, TS<br>O, TS, ID           | Receive Data - Port 2.<br>Receive data signals (2-bit parallel di-bits) are driven<br>synchronously to REFCLK.                                                                 |  |  |
| 28<br>27                                     | D9,<br>B9                                                                                                                                                                           | RxData3_0<br>RxData3_1                                               | O, TS<br>O, TS, ID           | Receive Data - Port 3.<br>Receive data signals (2-bit parallel di-bits) are driven<br>synchronously to REFCLK.                                                                 |  |  |
| 16<br>15                                     | A13,<br>C12                                                                                                                                                                         | RxData4_0<br>RxData4_1                                               | O, TS<br>O, TS, ID           | Receive Data - Port 4.<br>Receive data signals (2-bit parallel di-bits) are driven<br>synchronously to REFCLK.                                                                 |  |  |
| 8<br>7                                       | B14,<br>B15     RxData5_0<br>RxData5_1     O, TS<br>O, TS, ID     Receive Data - Port 5.       Receive data signals (2-bit parallel di-bits) are driver<br>synchronously to REFCLK. |                                                                      |                              |                                                                                                                                                                                |  |  |
| Three<br>Down<br>2. The II                   | e-State-able<br>n.<br>P/ID resisto                                                                                                                                                  | output, SL = Slew-                                                   | rate Limited or ing H/W Powe | Open Drain output, ST = Schmitt Triggered input, TS =<br>utput, IP = weak Internal Pull-up, ID = weak Internal pull<br>r-Down mode. If a Pin is an output or an I/O, the IP/ID |  |  |

RxData[0:7]\_0, RxData[0:7]\_1, CRS\_DV[0:7] and RxER[0:7] outputs are three-stated in Isolation and H/W Power-Down modes and during H/W reset.



## Table 5RMII Signal Descriptions – PQFP (Sheet 3 of 3)

| Pin-Ball<br>Designation                      |                                                         | Symbol                                                                               | Type <sup>1</sup>  | Signal Description <sup>2,3</sup>                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PQFP                                         | PBGA                                                    |                                                                                      | 51                 |                                                                                                                                                                                                                                                                                                                                                                                                     |
| 206<br>205                                   | C15,<br>B17                                             | RxData6_0<br>RxData6_1                                                               | O, TS<br>O, TS, ID | Receive Data - Port 6.<br>Receive data signals (2-bit parallel di-bits) are driven<br>synchronously to REFCLK.                                                                                                                                                                                                                                                                                      |
| 198<br>197                                   | E16,<br>F14                                             | RxData7_0<br>RxData7_1                                                               | O, TS<br>O, TS, ID | Receive Data - Port 7.<br>Receive data signals (2-bit parallel di-bits) are driven<br>synchronously to REFCLK.                                                                                                                                                                                                                                                                                      |
| 58<br>49<br>39<br>31<br>17<br>10<br>1<br>200 | E4,<br>C4,<br>A5,<br>B8,<br>B12,<br>D12,<br>B16,<br>E15 | CRS_DV0<br>CRS_DV1<br>CRS_DV2<br>CRS_DV3<br>CRS_DV4<br>CRS_DV5<br>CRS_DV6<br>CRS_DV7 | O, TS, SL,<br>ID   | Carrier Sense/Receive Data Valid - Ports 0-7.<br>On detection of valid carrier, these signals are<br>asserted asynchronously with respect to REFCLK.<br>CRS_DVn is de-asserted on loss of carrier,<br>synchronous to REFCLK.                                                                                                                                                                        |
| 59<br>50<br>40<br>32<br>20<br>11<br>2<br>201 | D2,<br>D5,<br>D7,<br>C8,<br>A12,<br>A15,<br>A17,<br>D17 | RxER0<br>RxER1<br>RxER2<br>RxER3<br>RxER4<br>RxER5<br>RxER6<br>RxER7                 | O, TS, SL,<br>ID   | Receive Error - Ports 0-7.         These signals are synchronous to the respective         REFCLK. Active High indicates that received code         group is invalid, or that PLL is not locked.         The RxER signals have the following additional         function pins:         RxER0 (MDIX)         RxER1 (PAUSE)         RxER2 (PREASEL)         RxER5 (FIFOSEL0)         RxER6 (LINKHOLD) |

The IP/ID resistors are disabled during H/W Power-Down mode. If a Pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled.

3. RxData[0:7]\_0, RxData[0:7]\_1, CRS\_DV[0:7] and RxER[0:7] outputs are three-stated in Isolation and H/W Power-Down modes and during H/W reset.



### Table 6 SMI1/SS-SMI1 Common Signal Descriptions – PQFP

|                                                                                                                                                                                                                                                                                                                            | /Ball<br>nation                                         | Symbol                                                                               | Type <sup>1</sup>                                          | Signal Description <sup>2</sup>                                                                                                                                                       |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PQFP                                                                                                                                                                                                                                                                                                                       | PBGA                                                    |                                                                                      |                                                            |                                                                                                                                                                                       |  |  |
| 61<br>52<br>42<br>34<br>22<br>13<br>4<br>203                                                                                                                                                                                                                                                                               | E2,<br>C3,<br>B5,<br>D8,<br>A11,<br>B13,<br>D13,<br>E14 | TxData0<br>TxData1<br>TxData2<br>TxData3<br>TxData4<br>TxData5<br>TxData6<br>TxData7 | I, ID                                                      | <b>Transmit Data - Ports 0-7.</b><br>These serial input streams provide data to be transmitted to<br>the network. The LXT9785/LXT9785E clocks the data in<br>synchronously to REFCLK. |  |  |
| 44<br>6                                                                                                                                                                                                                                                                                                                    | E6,<br>E12                                              | REFCLK0<br>REFCLK1                                                                   | reference cleak input Defer to Eurotional Departmetion for |                                                                                                                                                                                       |  |  |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-<br/>Down.</li> <li>The IP/ID resistors are disabled during H/W Power-Down mode.</li> </ol> |                                                         |                                                                                      |                                                            |                                                                                                                                                                                       |  |  |

### Table 7 SMI1 Specific Signal Descriptions – PQFP

| Pin/Ball<br>Designation                                                                                                                                                                                                                                                                                                    |                                                         | Symbol                                                                               | Type <sup>1</sup>                                                                                                                                                                   | Signal Description <sup>2,3</sup>                                                                                                                                                                                     |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PQFP                                                                                                                                                                                                                                                                                                                       | PBGA                                                    |                                                                                      |                                                                                                                                                                                     |                                                                                                                                                                                                                       |  |  |
|                                                                                                                                                                                                                                                                                                                            |                                                         |                                                                                      |                                                                                                                                                                                     | SMII Synchronization.                                                                                                                                                                                                 |  |  |
| 35<br>204                                                                                                                                                                                                                                                                                                                  | A6,<br>C16                                              | SYNC0<br>SYNC1                                                                       | I, ID                                                                                                                                                                               | The MAC must generate a SYNC pulse every 10 REFCLK cycles to synchronize the SMII. SYNC0 is used when 1x8 port sectionalization is selected. SYNC0 and SYNC1 are to be used when 2x4 port sectionalization is chosen. |  |  |
| 55<br>46<br>37<br>28<br>16<br>8<br>206<br>198                                                                                                                                                                                                                                                                              | C2,<br>A3,<br>B6,<br>D9,<br>A13,<br>B14,<br>C15,<br>E16 | RxData0<br>RxData1<br>RxData2<br>RxData3<br>RxData4<br>RxData5<br>RxData6<br>RxData7 | O, TS       Receive Data - Ports 0-7.         These serial output streams provide data received from the network. The LXT9785/LXT9785E drives the data out synchronously to REFCLK. |                                                                                                                                                                                                                       |  |  |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-<br/>Down.</li> <li>The IP/ID resistors are disabled during H/W Power-Down mode.</li> </ol> |                                                         |                                                                                      |                                                                                                                                                                                     |                                                                                                                                                                                                                       |  |  |

3. RxData[0:7] outputs are three-stated in Isolation and hardware power-down modes and during hardware reset.



# Table 8 SS-SMI1 Specific Signal Descriptions – PQFP

| Pin/Ball<br>Designation                            | Symbol                                                                                                                                                                                                                                                                                                        | Type <sup>1</sup> | Signal Description <sup>2,3</sup>                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PQFP PBGA                                          |                                                                                                                                                                                                                                                                                                               |                   |                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                                                    |                                                                                                                                                                                                                                                                                                               |                   | SS-SMII Transmit Synchronization.                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 35 A6,<br>204 C16                                  | TxSYNC0<br>TxSYNC1                                                                                                                                                                                                                                                                                            | I, ID             | The MAC must generate a TxSYNC pulse every 10 TxCLK cycles to mark the start of TxData segments. TxSYNC0 is used when 1x8 port sectionalization is selected.                                                                                                                                                                                                                                     |  |  |  |
|                                                    |                                                                                                                                                                                                                                                                                                               |                   | SS-SMII Receive Synchronization.                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 58 E4,<br>17 B12                                   | RxSYNC0<br>RxSYNC1                                                                                                                                                                                                                                                                                            | O, TS,<br>ID      | The LXT9785/LXT9785E generates these pulses every 10<br>RxCLK cycles to mark the start of RxData segments for<br>the MAC. RxSYNC1 is used when 1x8 port<br>sectionalization is selected. RxSYNC0 may not be used.<br>These outputs are only enabled when SS-SMII mode is<br>enabled.                                                                                                             |  |  |  |
|                                                    |                                                                                                                                                                                                                                                                                                               |                   | SS-SMII Transmit Clock.                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 32 C8,<br>201 D17                                  | TxCLK0<br>TxCLK1                                                                                                                                                                                                                                                                                              | I, ID             | The MAC sources this 125 MHz clock as the timing reference for TxData and TxSYNC. Only TxCLK0 is used when 1x8 port sectionalization is selected. See Section 4.4.2, <i>Clock/SYNC Requirements</i> , on page 122 for detailed clock requirements.                                                                                                                                               |  |  |  |
|                                                    |                                                                                                                                                                                                                                                                                                               |                   | SS-SMII Receive Clock.                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 60 E3,<br>21 B11                                   | RxCLK0<br>RxCLK1                                                                                                                                                                                                                                                                                              | O, TS,<br>ID      | The LXT9785/LXT9785E generates these clocks, based<br>on REFCLK, to provide a timing reference for RxData and<br>RxSYNC to the MAC. RxCLK1 is used when 1x8 port<br>sectionalization is selected. RxCLK0 may not be used.<br>See Section 4.4.2, <i>Clock/SYNC Requirements</i> , on<br>page 122 for detailed clock requirements. These outputs<br>are only enabled when SS-SMII mode is enabled. |  |  |  |
| 54 B1,                                             | RxData0                                                                                                                                                                                                                                                                                                       |                   |                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 45 B4,<br>36 C7,                                   | RxData1<br>RxData2                                                                                                                                                                                                                                                                                            |                   | Receive Data - Ports 0-7.                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 27 B9,<br>15 C12,<br>7 B15,<br>205 B17,<br>197 F14 | B9,RxData3O, TS,These serial output streams provide data received from<br>the network. The LXT9785/LXT9785E drives the data out<br>synchronously to REFCLK.B17,RxData6                                                                                                                                        |                   |                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| Three-State-ab                                     |                                                                                                                                                                                                                                                                                                               |                   | DD = Open Drain output, ST = Schmitt Triggered input, TS =<br>ed output, IP = weak Internal Pull-up, ID = weak Internal pull-                                                                                                                                                                                                                                                                    |  |  |  |
| 2. The IP/ID resis resistors are al                | <ol> <li>Down.</li> <li>The IP/ID resistors are disabled during H/W Power-Down mode. If a Pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled.</li> <li>RxData[0:7], RxSYNC[0:1], and RxCLK[0:1] outputs are three-stated in Isolation and H/W Power-Down</li> </ol> |                   |                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |

 RxData[0:7], RxSYNC[0:1], and RxCLK[0:1] outputs are three-stated in Isolation and H/W Powermodes and during H/W reset.



#### Table 9 MDIO Control Interface Signals – PQFP

| Pin/Ball<br>Designation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                     | Symbol                                                                           | Type <sup>1</sup>                                                     | Signal Description <sup>2,3,4</sup>                                                                                                                                                                                                                                                                                                                      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PQFP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PBGA                                                                |                                                                                  | 51                                                                    |                                                                                                                                                                                                                                                                                                                                                          |
| 64<br>25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | F3,<br>A10                                                          | MDIO0<br>MDIO1                                                                   | I/O, TS, SL,<br>IP                                                    | Management Data Input/Output.<br>Bidirectional serial data channel for communication<br>between the PHY and MAC or switch ASIC. Only<br>MDIO0 is used when 1x8 port sectionalization is<br>selected. In 2x4 port sectionalization mode, MDIO0<br>accesses ports 0-3 and MDIO1 accesses ports 4-7.<br>Refer to Figure 21 on page 136.                     |
| 67<br>26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | F1,<br>C9                                                           | MDINT0_L<br>MDINT1_L                                                             | OD,TS, SL,<br>IP                                                      | Management Data Interrupt.<br>When Register bit 18.1 = 1, an active Low output on this<br>Pin indicates status change. Only MDINTO_L is used<br>when 1x8 port sectionalization is selected. In 2x4 port<br>sectionalization mode, MDINTO_L is associated with<br>ports 0-3 and MDINT1_L is associated with ports 4-7.<br>Refer to Figure 21 on page 136. |
| 63<br>24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | E1,<br>B10                                                          | MDC0<br>MDC1                                                                     | I, ST, ID                                                             | Management Data Clock.<br>Clock for the MDIO serial data channel. Maximum<br>frequency is 20 MHz. Only MDC0 is used when 1x8 port<br>sectionalization is selected. In 2x4 port sectionalization<br>mode, MDC0 clocks ports 0-3 register accesses and<br>MDC1 clocks ports 4-7 register accesses. Refer to<br>Figure 21 on page 136.                      |
| 84       L1       MDDIS       I, ST, ID       Management Disable.<br>When MDDIS is tied High, the MDIO port is completely disabled and the Hardware Control Interface pins set their respective bits at power up and reset.         84       L1       MDDIS       I, ST, ID       When MDDIS is pulled Low at power up or reset, via the internal pull-down resistor or by tying it to ground, the Hardware Control Interface Pins control only the initial or "default" values of their respective register bits. After the power-up/reset cycle is complete, bit control reverts to the MDIO serial channel. |                                                                     |                                                                                  |                                                                       |                                                                                                                                                                                                                                                                                                                                                          |
| Three<br>Down<br>2. The II<br>resist<br>3. MDIC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | e-State-able<br>n.<br>P/ID resistor<br>ors are also<br>0[0:1] and M | output, SL = Slev<br>rs are disabled du<br>disabled when the<br>DINT[0:1] output | w-rate Limited<br>uring H/W Pow<br>he output is en<br>s are three-sta | = Open Drain output, ST = Schmitt Triggered input, TS =<br>output, IP = weak Internal Pull-up, ID = weak Internal pull-<br>rer-Down mode. If a Pin is an output or an I/O, the IP/ID<br>abled.<br>ted in H/W Power-Down mode and during H/W reset.<br>its in the registers are referenced using an "X X" potation                                        |

Supports the 802.3 MDIO register set. Specific bits in the registers are referenced using an "X.Y" notation, where X is the register number (0-32) and Y is the bit number (0-15).



#### Table 10 Signal Detect – PQFP

| Pin/Ball<br>Designation                                                                                                                                                                                                                    |                                                         | Symbol                                               | Type <sup>1</sup> | Signal Description2,3                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PQFP                                                                                                                                                                                                                                       | PBGA                                                    |                                                      |                   |                                                                                                                                                                                                                                                                                                                             |
| 95                                                                                                                                                                                                                                         | P1                                                      | SD_2P5V                                              | I, ST, ID         | Signal Detect 2.5 Volt Interface.<br>SD input threshold voltage select.<br>Tie to VCCPECL = Select 2.5 V LVPECL input levels<br>Float or Tie to GNDPECL = Select 3.3 V LVPECL input<br>levels                                                                                                                               |
| 96<br>97<br>100<br>101<br>161<br>162<br>165<br>166                                                                                                                                                                                         | P2,<br>N4,<br>P3,<br>N5,<br>P15,<br>P16,<br>P17,<br>N17 | SD0<br>SD1<br>SD2<br>SD3<br>SD4<br>SD5<br>SD6<br>SD7 | I                 | Signal Detect - Ports 0-7.<br>Signal Detect input from the fiber transceiver (these inputs<br>are only active for ports operating in fiber mode).<br>Logic High = Normal operation (the process of searching<br>for receive idles for the purpose of bringing link up is<br>initiated)<br>Logic Low = Link is declared lost |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-</li> </ol> |                                                         |                                                      |                   |                                                                                                                                                                                                                                                                                                                             |

Down.

2. The IP/ID resistors are disabled during H/W Power-Down mode.

3. Tie SD[0:7] inputs to GNDPECL if unused.

#### Table 11 Network Interface Signal Descriptions – PQFP

| Pin/Ball Designation             |                                    | Symbol                                             | Type <sup>1</sup> | Signal Description                                                                                                          |  |
|----------------------------------|------------------------------------|----------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------|--|
| PQFP                             | PBGA                               | Symbol                                             | туре              |                                                                                                                             |  |
| 107, 108<br>111, 110             | T2, U1,<br>T3, R4,                 | TPFOP0, TPFON0<br>TPFOP1, TPFON1                   |                   | Twisted-Pair/Fiber Outputs <sup>2</sup> , Positive & Negative, Ports 0-7.                                                   |  |
| 121, 122<br>125, 124<br>136, 137 | T6, U5,<br>U7, T7,<br>T10, R10,    | TPFOP2, TPFON2<br>TPFOP3, TPFON3<br>TPFOP4, TPFON4 | AO/AI             | During 100BASE-TX or 10BASE-T operation,<br>TPFO pins drive 802.3 compliant pulses onto<br>the line.                        |  |
| 140, 139<br>150, 151<br>154, 153 | T11, U11,<br>T14,U15,<br>R14, T15  | TPFOP5, TPFON5<br>TPFOP6, TPFON6<br>TPFOP7, TPFON7 |                   | During 100BASE-FX operation, TPFO pins<br>produce differential LVPECL outputs for fiber<br>transceivers.                    |  |
| 104, 105<br>115, 114             | R2, T1,<br>U3, T4,                 | TPFIP0, TPFIN0<br>TPFIP1, TPFIN1                   |                   | Twisted-Pair/Fiber Inputs <sup>3</sup> , Positive & Negative, Ports 0-7.                                                    |  |
| 118, 119<br>129, 128<br>132, 133 | R6, T5,<br>T8, R8,<br>T9, U9,      | TPFIP2, TPFIN2<br>TPFIP3, TPFIN3<br>TPFIP4, TPFIN4 | AI/AO             | During 100BASE-TX or 10BASE-T operation,<br>TPFI pins receive differential 100BASE-TX or<br>10BASE-T signals from the line. |  |
| 143, 142<br>146, 147<br>157, 156 | U13, T12,<br>R12, T13,<br>R16, T16 | TPFIP5, TPFIN5<br>TPFIP6, TPFIN6<br>TPFIP7, TPFIN7 |                   | During 100BASE-FX operation, TPFI pins receive differential LVPECL inputs from fiber transceivers.                          |  |

 Type Column Coding: AI = Analog Input, AO = Analog Output.
 Switched to Inputs (see TPFIP/N description) when not in fiber mode and MDIX is not active [that is, 2. twisted-pair, non-crossover MDI mode].

Switched to Outputs (see TPFOP/N description) when not in fiber mode and MDIX is not active [that is, 3. twisted-pair, non-crossover MDI mode].



### Table 12 JTAG Test Signal Descriptions – PQFP

| Pin/Ball<br>Designation                                                                                                                                                                                                              |      | Symbol | Type <sup>1</sup> | Signal Description <sup>2,3</sup>                                                    |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|-------------------|--------------------------------------------------------------------------------------|--|
| PQFP                                                                                                                                                                                                                                 | PBGA |        |                   |                                                                                      |  |
| 167                                                                                                                                                                                                                                  | N14  | TDI    | I, ST, IP         | <b>Test Data Input.</b><br>Test data sampled with respect to the rising edge of TCK. |  |
| 168                                                                                                                                                                                                                                  | N15  | TDO    | O, TS             | Test Data Output.<br>Test data driven with respect to the falling edge of TCK.       |  |
| 169                                                                                                                                                                                                                                  | N16  | TMS    | I, ST, IP         | Test Mode Select.                                                                    |  |
| 170 M16 TCK I, ST, ID                                                                                                                                                                                                                |      |        | I, ST, ID         | Test Clock.<br>Clock input for JTAG test.                                            |  |
| 171     M17     TRST     I, ST, IP     Test Reset.<br>Reset input for JTAG test.                                                                                                                                                     |      |        |                   |                                                                                      |  |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain, TS = Three-State-able output, SMT =<br/>Schmitt Triggered input, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-</li> </ol> |      |        |                   |                                                                                      |  |

Down.2. The IP/ID resistors are disabled during H/W Power-Down mode. If a pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled.

3. TDO output is three-stated in H/W Power-Down mode and during H/W reset.

# Table 13 Miscellaneous Signal Descriptions – PQFP (Sheet 1 of 4)

| Pin/Ball<br>Designation |                                                                                                         | Symbol    | Type <sup>1</sup> | Signal Desc                 | ription <sup>2</sup>              |                                                                                                             |
|-------------------------|---------------------------------------------------------------------------------------------------------|-----------|-------------------|-----------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------|
| PQFP                    | PBGA                                                                                                    |           |                   |                             |                                   |                                                                                                             |
|                         |                                                                                                         |           |                   | Tx Output S                 | lew Controls                      | 0 and 1 Defaults.                                                                                           |
|                         |                                                                                                         |           |                   | that time is u 27.11:10 for | sed to set the o                  | tup or reset. Their value at<br>default state of Register bits<br>e register bits can be read<br>p / reset. |
| 94                      |                                                                                                         | TxSLEW 0  |                   |                             | elect the TX o time) as follow    | utput slew rate for all ports<br>/s:                                                                        |
| 94 N3,<br>93 M4         | TxSLEW_1                                                                                                | I, ST, ID | TxSLEW_1          | TxSLEW_0                    | Slew Rate (Rise and Fall<br>Time) |                                                                                                             |
|                         |                                                                                                         |           |                   | 0                           | 0                                 | 3.3 ns                                                                                                      |
|                         |                                                                                                         |           |                   | 0                           | 1                                 | 3.6 ns                                                                                                      |
|                         |                                                                                                         |           |                   | 1                           | 0                                 | 3.9 ns                                                                                                      |
|                         |                                                                                                         |           |                   | 1                           | 1                                 | 4.2 ns                                                                                                      |
|                         | 1. Type Column Coding: I = Input, O = Output, O = Open Drain Output, ST = Schmitt Triggered Input, TS = |           |                   |                             |                                   |                                                                                                             |

 Type Column Coding: I = Input, O = Output, OD = Open Drain Output, ST = Schmitt Triggered Input, TS = Three-State-able Output, SL = Slew-rate Limited Output, IP = Weak Internal Pull-Up, ID = Weak Internal Pull-Down.

2. The IP/ID resistors are disabled during hardware power-down mode.

3. The LINKHOLD ability is available only for stepping 4 (Revision D0).



# Table 13 Miscellaneous Signal Descriptions – PQFP (Sheet 2 of 4)

| Pin/Ball<br>Designation      |                                         | Symbol                                    | Type <sup>1</sup> | Signal Description <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------|-----------------------------------------|-------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PQFP                         | PBGA                                    |                                           | 51                |                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                              |                                         |                                           |                   | <b>Pause Default.</b><br>This pin is read at startup or reset. Its value at that time<br>is used to set the default state of Register bit 4.10 for<br>all ports. This register bit can be read and overwritten<br>after startup / reset.                                                                                                                                                                          |
| 50                           | D5                                      | PAUSE                                     | I, ID, ST         | When High, the LXT9785/LXT9785E advertises Pause<br>capabilities on all ports during auto-negotiation.<br>This pin is shared with RMII-RxER1. An external pull-<br>up resistor (see applications section for value) can be<br>used to set Pause active while RxER1 is three-stated<br>during H/W reset. If no pull-up is used, the default<br>Pause state is set inactive via the internal pull-down<br>resistor. |
|                              |                                         |                                           |                   | Power-Down.                                                                                                                                                                                                                                                                                                                                                                                                       |
| 174                          | L14                                     | PWRDWN                                    | I, ST, ID         | When High, forces the LXT9785/LXT9785E into globa power-down mode.                                                                                                                                                                                                                                                                                                                                                |
|                              |                                         |                                           |                   | Pin is not on JTAG chain.                                                                                                                                                                                                                                                                                                                                                                                         |
| 175                          | M15                                     | RESET_L                                   | I, ST, IP         | <b>Reset.</b><br>This active low input is ORed with the control register<br>Reset Register bit 0.15. When held Low, all outputs are<br>forced to inactive state.<br>Pin is not on JTAG chain.                                                                                                                                                                                                                     |
| 88<br>89<br>90<br>91<br>92   | L4,<br>M2,<br>M3,<br>N1,<br>N2          | ADD_4<br>ADD_3<br>ADD_2<br>ADD_1<br>ADD_0 | I, ST, ID         | Address <4:0>.<br>Sets base address. Each port adds its port number<br>(starting with 0) to this address to determine its PHY<br>address.<br>Port 0 Address = Base<br>Port 1 Address = Base + 1<br>Port 2 Address = Base + 2<br>Port 3 Address = Base + 2<br>Port 3 Address = Base + 3<br>Port 4 Address = Base + 4<br>Port 5 Address = Base + 5<br>Port 6 Address = Base + 6<br>Port 7 Address = Base + 7        |
| 178<br>177                   | L17,<br>L16                             | MODESEL_1<br>MODESEL_0                    | I, ST, ID         | Mode Select[1:0].<br>00 = RMII<br>01 = SMII<br>10 = SS-SMII<br>11 = Reserved<br>All ports are configured the same. Interfaces cannot be<br>mixed and must be all RMII, SMII, or SS-SMII.                                                                                                                                                                                                                          |
| 176                          | L15                                     | SECTION                                   | I, ST, ID         | Sectionalization Select.<br>This pin selects sectionalization into separate ports.<br>0 = 1x8 ports,<br>1 = 2x4 ports                                                                                                                                                                                                                                                                                             |
| Three<br>Pull-D<br>2. The IF | -State-able (<br>own.<br>P/ID resistor: | Output, SL = Slew-r                       | ate Limited       | I                                                                                                                                                                                                                                                                                                                                                                                                                 |



# Table 13Miscellaneous Signal Descriptions – PQFP (Sheet 3 of 4)

| Pin/Ball<br>Designation |                  | Symbol                  | Type <sup>1</sup> | Signal Description <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------------|------------------|-------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PQFP                    | PBGA             |                         | 51                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 83                      | K1               | AMDIX_EN                | I, ST, IP         | Auto MDIX Enable Default.<br>This pin is read at startup or reset. Its value at that time<br>is used to set the default state of Register bit 27.9 for<br>all ports. These register bits can be read and<br>overwritten after startup / reset. Refer to Table 40 on<br>page 116.<br>When active (High), automatic MDI crossover (MDIX)<br>(regardless of segmentation) is selected for all ports.<br>When inactive (Low) MDIX is selected according to the<br>MDIX pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 59                      | D2               | MDIX                    | I, ID, ST         | MDIX Select Default.<br>This pin is read at startup or reset. Its value at that time<br>is used to set the default state of Register bit 27.8 for<br>all ports. These register bits can be read and<br>overwritten after startup / reset. Refer to Table 40,<br><i>MDIX Selection</i> , on page 116.<br>When AMDIX_EN is active this pin is ignored.<br>When AMDIX_EN is inactive, all ports are forced to the<br>MDI or the MDIX function regardless of segmentation<br>If this pin is active (high), MDI crossover (MDIX) is<br>selected. If this pin is inactive, non-crossover MDI<br>mode is set.<br>This pin is shared with RMII-RxER0. An external pull-<br>up resistor (see applications section for value) can be<br>used to set MDIX active while RxER0 is three-stated<br>during H/W reset. If no pull-up is used, the default<br>MDIX state is set inactive via the internal pull-down<br>resistor. Do not tie this pin directly to VCCIO (vs. using<br>a pull-up) in non-RMII modes. |
| 85<br>86<br>87          | L2,<br>L3,<br>M1 | CFG_3<br>CFG_2<br>CFG_1 | I, ST, ID         | Global Port Configuration Defaults 1-3.<br>These pins are read at startup or reset. Their value at<br>that time is used to set the default state of register bits<br>shown in Table 42, <i>Global Hardware Configuration</i><br><i>Settings</i> , on page 126 for all ports. These register bits<br>can be read and overwritten after startup / reset.<br>When operating in Hardware Control Mode, these pins<br>provide configuration control options for all the ports<br>(refer to page 126 for details).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 173                     | M14              | G_FX/TP_L               | I, ST, ID         | Global FX/TP_L Enable Default.<br>This pin is read at startup or reset. Its value at that time<br>is used to set the default state of Register bit 16.0 for<br>all ports. These register bits can be read and<br>overwritten after startup / reset. Refer to Table 93, Poil<br>Configuration Register (Address 16, Hex 10), on<br>page 199.<br>This input selects whether all the ports are defaulted to<br>TP vs. FX mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

3. The LINKHOLD ability is available only for stepping 4 (Revision D0).



# Table 13Miscellaneous Signal Descriptions – PQFP (Sheet 4 of 4)

|                                                                                                                                                                                                                                                                                                                                                                                                              | 'Ball<br>nation | Symbol                | Type <sup>1</sup> | Signal Description <sup>2</sup>                                                                                                                                                                                                                                                                                             |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PQFP                                                                                                                                                                                                                                                                                                                                                                                                         | PBGA            |                       |                   |                                                                                                                                                                                                                                                                                                                             |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                              |                 |                       |                   | FIFO Select <1:0>.                                                                                                                                                                                                                                                                                                          |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                              |                 |                       |                   | These pins are read at startup or reset. Their value at that time is used to set the default state of Register bits 18.15:14 for all ports. These register bits can be read and overwritten after startup/reset.                                                                                                            |  |  |  |
| 11<br>20                                                                                                                                                                                                                                                                                                                                                                                                     | A15<br>A12      | FIFOSEL1<br>FIFOSEL0  | I, ID, ST         | These pins are shared with RMII-RxER<5:4>. An external pull-up resistor (see applications section for value) can be used to set FIFO Select<1:0> to active while RxER<5:4> are three-stated during hardware reset. If no pull-up is used, the default FIFO select state is set via the internal pull-down resistors.        |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                              |                 |                       |                   | See Table 17, <i>Receive FIFO Depth Considerations</i> , on page 50.                                                                                                                                                                                                                                                        |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                              |                 |                       |                   | Preamble Select.                                                                                                                                                                                                                                                                                                            |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                              |                 | PREASEL               | I, ID, ST         | This pin is read at startup or reset. Its value at that time<br>is used to set the default state of Register bit 16.5 for<br>all ports. This register bit can be read and overwritten<br>after startup/reset.                                                                                                               |  |  |  |
| 40                                                                                                                                                                                                                                                                                                                                                                                                           | D7              |                       |                   | This pin is shared with RMII-RxER2. An external pull-<br>up resistor (see applications section for value) can be<br>used to set Preamble Select to active while RxER2 is<br>three-stated during hardware reset. If no pull-up is<br>used, the default Preamble Select state is set via the<br>internal pull-down resistors. |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                              |                 |                       |                   | <b>Note:</b> Preamble select has no effect in 100 Mbps operation.                                                                                                                                                                                                                                                           |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                              |                 |                       |                   | <b>LINKHOLD Default.</b> This pin is read at startup or reset. Its value at that time is used to set the default state of Register bit 0.11 for all ports. This register bit can be read and overwritten after startup / reset. When High, the LXT9785/LXT9785E powers down all ports.                                      |  |  |  |
| 2                                                                                                                                                                                                                                                                                                                                                                                                            | A17             | LINKHOLD <sup>3</sup> | ID                | This pin is shared with RMII-RxER6. An external pull-<br>up resistor (see applications section for value) can be<br>used to set LINKHOLD active while RxER6 is tri-stated<br>during H/W reset. If no pull-up is used, the default<br>LINKHOLD state is set inactive via the internal pull-<br>down resistor.                |  |  |  |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain Output, ST = Schmitt Triggered Input, TS =<br/>Three-State-able Output, SL = Slew-rate Limited Output, IP = Weak Internal Pull-Up, ID = Weak Internal<br/>Pull-Down.</li> <li>The IP/ID resistors are disabled during hardware power-down mode.</li> <li>The LINKHOLD ability is available only for stepping 4 (Revision D0).</li> </ol> |                 |                       |                   |                                                                                                                                                                                                                                                                                                                             |  |  |  |



#### Table 14 LED Signal Descriptions – PQFP (Sheet 1 of 2)

|                                        | /Ball<br>nation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Symbol                           | Type <sup>1</sup> | Signal Description <sup>2,3</sup>                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PQFP                                   | PBGA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                  | - 31              |                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 82<br>81<br>80                         | K3,<br>K2,<br>J1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | LED0_1_L<br>LED0_2_L<br>LED0_3_L | OD, TS, SL,<br>IP | <b>Port 0 LED Drivers 1-3.</b><br>These pins drive LED indicators for Port 0. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details). |  |  |  |  |  |
| 77<br>76<br>75                         | J4,<br>J3,<br>H1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | LED1_1_L<br>LED1_2_L<br>LED1_3_L | OD, TS, SL,<br>IP | <b>Port 1 LED Drivers 1-3.</b><br>These pins drive LED indicators for Port 1. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details). |  |  |  |  |  |
| 73<br>72<br>71                         | H2,<br>H3,<br>G1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | LED2_1_L<br>LED2_2_L<br>LED2_3_L | OD, TS, SL,<br>IP | <b>Port 2 LED Drivers 1-3.</b><br>These pins drive LED indicators for Port 2. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details). |  |  |  |  |  |
| 70<br>69<br>68                         | 70     F2,     LED3_1_L       69     G3,     LED3_2_L   OD, TS, SL, IP OD, T |                                  |                   |                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 180<br>181<br>182                      | K16,<br>K17,<br>J17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | LED4_1_L<br>LED4_2_L<br>LED4_3_L | OD, TS, SL,<br>IP | <b>Port 4 LED Drivers 1-3.</b><br>These pins drive LED indicators for Port 4. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details). |  |  |  |  |  |
| Three<br>Down.<br>2. The IF<br>resisto | <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-<br/>Down.</li> <li>The IP/ID resistors are disabled during H/W Power-Down mode. If a pin is an output or an I/O, the IP/ID<br/>resistors are also disabled when the output is enabled.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                  |                   |                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |

3. The LED outputs are three-stated in H/W Power-Down mode and during H/W reset.



# Table 14LED Signal Descriptions – PQFP (Sheet 2 of 2)

|                   | /Ball<br>nation     | Symbol                           | Type <sup>1</sup> | Signal Description <sup>2,3</sup>                                                                                                                                                                                                                                                                           |  |  |  |
|-------------------|---------------------|----------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PQFP              | PBGA                |                                  |                   |                                                                                                                                                                                                                                                                                                             |  |  |  |
| 185<br>186<br>187 | J15,<br>J16,<br>H17 | LED5_1_L<br>LED5_2_L<br>LED5_3_L | OD, TS, SL,<br>IP | Port 5 LED Drivers 1-3.<br>These pins drive LED indicators for Port 5. Each LED<br>can display one of several available status condition<br>as selected by the LED Configuration Register (refe<br>to Table 97, <i>LED Configuration Register (Address 20</i><br><i>Hex 14)</i> , on page 204 for details). |  |  |  |
| 189<br>190<br>191 | H15,<br>H16,<br>G17 | LED6_1_L<br>LED6_2_L<br>LED6_3_L | OD, TS, SL,<br>IP | <b>Port 6 LED Drivers 1-3.</b><br>These pins drive LED indicators for Port 6. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details).          |  |  |  |
| 192<br>193<br>194 | G15,<br>F17,<br>F16 | LED7_1_L<br>LED7_2_L<br>LED7_3_L | OD, TS, SL,<br>IP | <b>Port 7 LED Drivers 1-3.</b><br>These pins drive LED indicators for Port 7. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details).          |  |  |  |

 Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down.

2. The IP/ID resistors are disabled during H/W Power-Down mode. If a pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled.

3. The LED outputs are three-stated in H/W Power-Down mode and during H/W reset.

#### Table 15 Power Supply Signal Descriptions – PQFP (Sheet 1 of 2)

| Pin/Ball D                                                                                                                                                                                                                                           | Pin/Ball Designation                        |        | -    |                                                                                                                                                                                                                                                                                                                |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PQFP                                                                                                                                                                                                                                                 | PBGA                                        | Symbol | Туре | Signal Description                                                                                                                                                                                                                                                                                             |  |  |  |
| 65, 78, 184,<br>196                                                                                                                                                                                                                                  | G13, J14,<br>F5, J5                         | VCCD   | -    | <b>Digital Power Supply - Core.</b><br>+2.5 V supply for core digital circuits.                                                                                                                                                                                                                                |  |  |  |
| 18, 29, 47,<br>56, 208                                                                                                                                                                                                                               | A2, A8,<br>C1, C11,<br>D14                  | VCCIO  | -    | <b>Digital Power Supply - I/O Ring.</b><br>+2.5/3.3 V supply for digital I/O circuits. The digital<br>input circuits running off of this rail, having a TTL-level<br>threshold and over-voltage protection, may be<br>interfaced with 3.3/5.0 V, when the IO supply is 3.3 V,<br>and 2.5/3.3/5.0 V when 2.5 V. |  |  |  |
| 98, 164                                                                                                                                                                                                                                              | 98, 164 L13, L5                             |        | -    | <b>Digital Power Supply - PECL Signal Detect Inputs.</b><br>+2.5/3.3 V supply for PECL Signal Detect input<br>circuits. If Fiber Mode is not used (that is, G_FX/TP_L<br>is pulled Low), the VCCPECL pins may be tied to<br>GNDPECL to save power.                                                             |  |  |  |
| 103, 116,<br>117, 130,<br>131, 144,<br>145, 158                                                                                                                                                                                                      | N13, P4,<br>P7, P8,<br>P9, P10,<br>P11, P12 | VCCR   | -    | Analog Power Supply - Receive.<br>+2.5 V supply for all analog receive circuits.                                                                                                                                                                                                                               |  |  |  |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-<br/>Down.</li> </ol> |                                             |        |      |                                                                                                                                                                                                                                                                                                                |  |  |  |



# Table 15Power Supply Signal Descriptions – PQFP (Sheet 2 of 2)

| Pin/Ball D                                                                                                                                                                                                                                           | esignation                                                                                                                                                       |             |   |                                                                                                                                                   |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| PQFP                                                                                                                                                                                                                                                 | PBGA                                                                                                                                                             | Symbol Type |   | Signal Description                                                                                                                                |  |  |  |  |
| 109, 123,<br>138, 152                                                                                                                                                                                                                                | N6, N7,<br>N9, N11,<br>N12                                                                                                                                       | VCCT        | - | Analog Power Supply - Transmit.<br>+2.5 V supply for all analog transmit circuits.                                                                |  |  |  |  |
| 66, 79,<br>183, 195                                                                                                                                                                                                                                  | A1, A9,<br>B3, B7,<br>C5, C13,<br>C17, D1,<br>D3, D6,<br>D10, D15,<br>E5, E7,<br>E9, E11,<br>E13, E17,<br>F13, H8,<br>H9, H10,<br>J8, J9,<br>J10, K8,<br>K9, K10 | GNDD        | - | <b>Digital Ground.</b><br>Ground return for core digital supplies (VCCD). All<br>ground pins can be tied together using a single ground<br>plane. |  |  |  |  |
| 9, 19, 30,<br>38, 48, 57,<br>74, 188,<br>199, 207                                                                                                                                                                                                    | -                                                                                                                                                                | GNDIO       | - | <b>Digital GND - I/O Ring.</b><br>Ground return for digital I/O circuits (VCCIO).                                                                 |  |  |  |  |
| 99, 163                                                                                                                                                                                                                                              | M5, M13                                                                                                                                                          | GNDPECL     | - | Digital GND - PECL Signal Detect Inputs.<br>Ground return for PECL Signal Detect input circuits.                                                  |  |  |  |  |
| 106, 112,<br>120, 126,<br>135, 141,<br>149, 155                                                                                                                                                                                                      | P5, P6,<br>P13, R7,<br>R9, R11,<br>R13, U8                                                                                                                       | GNDR        | - | Analog Ground - Receive.<br>Ground return for receive analog supply. All ground<br>pins can be tied together using a single ground plane.         |  |  |  |  |
| 113, 127,<br>134, 148                                                                                                                                                                                                                                | P14, R1,<br>R3, R5,<br>R15, R17,<br>T17, U2,<br>U4, U6,<br>U10, U12,<br>U14, U16,<br>U17                                                                         | GNDT        | - | Analog Ground - Transmit.<br>Ground return for transmit analog supply. All ground<br>pins can be tied together using a single ground plane.       |  |  |  |  |
| 179                                                                                                                                                                                                                                                  | K14                                                                                                                                                              | SGND        | - | Substrate Ground.<br>Ground for chip substrate. All ground pins can be tied<br>together using a single ground plane.                              |  |  |  |  |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-<br/>Down.</li> </ol> |                                                                                                                                                                  |             |   |                                                                                                                                                   |  |  |  |  |



### Table 16 Unused/Reserved Pins – PQFP

| PQFP         PBGA           NC         F15, G2,<br>G5, G14,<br>G16, H4,<br>H14, J2,<br>J13, K4,<br>K15         NC         -         No Connection. |      | n/Ball<br>gnation                            | Symbol | Type <sup>1</sup> | Signal Description |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------------|--------|-------------------|--------------------|--|--|
| NC G5, G14,<br>G16, H4,<br>H14, J2,<br>J13, K4,                                                                                                    | PQFP | PBGA                                         | -      |                   |                    |  |  |
|                                                                                                                                                    | NC   | G5, G14,<br>G16, H4,<br>H14, J2,<br>J13, K4, | NC     | _                 | No Connection.     |  |  |

 Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down.

## Table 17 Receive FIFO Depth Considerations

| FIFOSEL1 | FIFOSELO | Register 18.15<br>Value | Register 18.14<br>Value |
|----------|----------|-------------------------|-------------------------|
| 0        | 0        | 1                       | 0                       |
| 0        | 1        | 1                       | 1                       |
| 1        | 0        | 0                       | 0                       |
| 1        | 1        | 0                       | 1                       |



# 3.3 BGA23 Ball Assignments

The following sections provide BGA23 ball location and signal description information for RMII, SMII, and SS-SMII:

- 3.3.1, RMII BGA23 Ball List, on page 52
- 3.3.2, SMII BGA23 Ball List, on page 61
- 3.3.3, SS-SMII BGA23 Ball List, on page 70
- 3.4, BGA23 Signal Descriptions, on page 79

Figure 5 illustrates the LXT9785/LXT9785E 241-ball BGA23 ball locations for RMII, SMII, and SS-SMII.

### Figure 5 241-Ball BGA23 Assignments (Top View)

|   | 1  | 2   | 3     | 4  | 5  | 6  | 7  | 8          | 9              | 10  | 11  | 12  | 13  | 14  | 15  | 16  | 17  |        |
|---|----|-----|-------|----|----|----|----|------------|----------------|-----|-----|-----|-----|-----|-----|-----|-----|--------|
| Α | A1 | A2  | A3    |    | A5 | A6 | A7 | A8         | <b>3</b><br>A9 | A10 | A11 | A12 | A13 | A14 | A15 | A16 | A17 | A      |
|   | B1 | B2  | B3    | B4 | B5 | B6 | B7 | B8         | B9             | B10 | B11 | B12 | B13 | B14 | B15 | B16 | B17 |        |
| В |    |     | -     |    | _  |    |    | _          |                | -   |     |     | _   |     | _   | -   |     | В      |
| С | C1 | C2  | C3    | C4 | C5 | C6 | C7 | C8         | C9             | C10 | C11 | C12 | C13 | C14 | C15 | C16 | C17 | С      |
| D | D1 | D2  | D3    | D4 | D5 | D6 | D7 | D8         | D9             | D10 | D11 | D12 | D13 | D14 | D15 | D16 | D17 | D      |
| Е | E1 | E2  | E3    | E4 | E5 | E6 | E7 | E8         | E9             | E10 | E11 | E12 | E13 | E14 | E15 | E16 | E17 | Е      |
| F | F1 | F2  | F3    | F4 | F5 | F6 | F7 | <b>F</b> 8 | F9             | F10 | F11 | F12 | F13 | F14 | F15 | F16 | F17 | F      |
| G | G1 | G2  | G3    | G4 | G5 | G6 | G7 | G8         | G9             | G10 | G11 | G12 | G13 | G14 | G15 | G16 | G17 | G      |
| н | H1 | H2  | H3    | H4 | H5 | H6 | H7 | H8         | H9             | H10 | H11 | H12 | H13 | H14 | H15 | H16 | H17 | Н      |
| J | J1 | J2  | J3    | J4 | J5 | J6 | J7 | J8         | J9             | J10 | J11 | J12 | J13 | J14 | J15 | J16 | J17 | J      |
| к | K1 | K2  | K3    | K4 | K5 | K6 | K7 | K8         | K9             | K10 | K11 | K12 | K13 | K14 | K15 | K16 | K17 | к      |
| L | L1 | L2  | L3    | L4 | L5 | L6 | L7 | L8         | L9             | L10 | L11 | L12 | L13 | L14 | L15 | L16 | L17 | L      |
| м | M1 | M2  | M3    | M4 | M5 | M6 | M7 | M8         | M9             | M10 | M11 | M12 | M13 | M14 | M15 | M16 | M17 | м      |
| N | N1 | N2  | N3    | N4 | N5 | N6 | N7 | N8         | N9             | N10 | N11 | N12 | N13 | N14 | N15 | N16 | N17 | N      |
| Р | P1 | P2  | P3    | P4 | P5 | P6 | P7 | P8         | P9             |     | P11 | P12 | P13 | P14 | P15 | P16 | P17 | P      |
| R |    |     |       |    | -  | -  |    |            |                | P10 |     |     | -   | -   | _   | -   |     | '<br>R |
|   | R1 | R2  | R3    | R4 | R5 | R6 | R7 | R8         | R9             | R10 | R11 | R12 | R13 |     | R15 | R16 | R17 |        |
| Т | T1 | T2  | Т3    | T4 | T5 | T6 | T7 | T8         | Т9             | T10 | T11 | T12 | T13 | T14 | T15 | T16 | T17 | Т      |
| U | U1 | U2  | U3    | U4 | U5 | U6 | U7 | U8         | U9             | U10 | U11 | U12 | U13 | U14 | U15 | U16 | U17 | U      |
|   | 1  | 2   | 3     | 4  | 5  | 6  | 7  | 8          | 9              | 10  | 11  | 12  | 13  | 14  | 15  | 16  | 17  |        |
|   |    | = N | o Bal | I  |    |    |    |            |                |     |     |     |     |     |     |     |     | B1498- |



# 3.3.1 RMII BGA23 Ball List

The following tables provide the RMII BGA23 ball locations and signal names arranged in alphanumeric order as follows:

- Table 18, RMII BGA23 Ball List in Alphanumeric Order by Signal Name
- Table 19, RMII BGA23 Ball List in Alphanumeric Order by Ball Location, on page 57

# Table 18 RMII BGA23 Ball List in Alphanumeric Order by Signal Name

| Signal    | Ball    | Type <sup>1</sup> | Reference<br>for Full<br>Description |
|-----------|---------|-------------------|--------------------------------------|
| ADD_0     | N2      | I, ST, ID         | Table 32                             |
| ADD_1     | N1      | I, ST, ID         | Table 32                             |
| ADD_2     | M3      | I, ST, ID         | Table 32                             |
| ADD_3     | M2      | I, ST, ID         | Table 32                             |
| ADD_4     | L4      | I, ST, ID         | Table 32                             |
| AMDIX_EN  | K1      | I, ST, IP         | Table 32                             |
| CFG_1     | M1      | I, ST, ID         | Table 32                             |
| CFG_2     | L3      | I, ST, ID         | Table 32                             |
| CFG_3     | L2      | I, ST, ID         | Table 32                             |
| CRS_DV0   | E4      | O, TS, SL,<br>ID  | Table 24                             |
| CRS_DV1   | C4      | O, TS, SL,<br>ID  | Table 24                             |
| CRS_DV2   | A5      | O, TS, SL,<br>ID  | Table 24                             |
| CRS_DV3   | B8      | O, TS, SL,<br>ID  | Table 24                             |
| CRS_DV4   | B12     | O, TS, SL,<br>ID  | Table 24                             |
| CRS_DV5   | D12     | O, TS, SL,<br>ID  | Table 24                             |
| CRS_DV6   | B16     | O, TS, SL,<br>ID  | Table 24                             |
| CRS_DV7   | E15     | O, TS, SL,<br>ID  | Table 24                             |
| G_FX/TP_L | M1<br>4 | I, ST, ID         | Table 32                             |
| GNDD      | A1      | _                 | Table 34                             |
| GNDD      | A9      | -                 | Table 34                             |
| GNDD      | B3      | _                 | Table 34                             |
| GNDD      | B7      | -                 | Table 34                             |
| GNDD      | C5      | -                 | Table 34                             |
| GNDD      | C13     | -                 | Table 34                             |
| GNDD      | C17     | -                 | Table 34                             |
| GNDD      | D1      | -                 | Table 34                             |

| rder by Signal Name |         |                   |                                      |  |  |  |  |  |
|---------------------|---------|-------------------|--------------------------------------|--|--|--|--|--|
| Signal              | Ball    | Type <sup>1</sup> | Reference<br>for Full<br>Description |  |  |  |  |  |
| GNDD                | D3      | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | D6      | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | D10     | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | D15     | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | E5      | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | E7      | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | E9      | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | E11     | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | E13     | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | E17     | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | F13     | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | H8      | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | H9      | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | H10     | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | J8      | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | J9      | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | J10     | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | K8      | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | K9      | -                 | Table 34                             |  |  |  |  |  |
| GNDD                | K10     | -                 | Table 34                             |  |  |  |  |  |
| GNDPECL             | M5      | -                 | Table 34                             |  |  |  |  |  |
| GNDPECL             | M1<br>3 | _                 | Table 34                             |  |  |  |  |  |
| GNDR                | P5      | -                 | Table 34                             |  |  |  |  |  |
| GNDR                | P6      | -                 | Table 34                             |  |  |  |  |  |
| GNDR                | P13     | -                 | Table 34                             |  |  |  |  |  |
| GNDR                | R7      | -                 | Table 34                             |  |  |  |  |  |
| GNDR                | R9      | -                 | Table 34                             |  |  |  |  |  |
| GNDR                | R11     | -                 | Table 34                             |  |  |  |  |  |
| GNDR                | R13     | _                 | Table 34                             |  |  |  |  |  |
| GNDR                | U8      | _                 | Table 34                             |  |  |  |  |  |
| GNDT                | P14     | _                 | Table 34                             |  |  |  |  |  |
|                     |         |                   |                                      |  |  |  |  |  |



| Signal   | Ball | Type <sup>1</sup> | Reference<br>for Full<br>Description |
|----------|------|-------------------|--------------------------------------|
| GNDT     | R1   | -                 | Table 34                             |
| GNDT     | R3   | -                 | Table 34                             |
| GNDT     | R5   | -                 | Table 34                             |
| GNDT     | R15  | -                 | Table 34                             |
| GNDT     | R17  | -                 | Table 34                             |
| GNDT     | T17  | -                 | Table 34                             |
| GNDT     | U2   | -                 | Table 34                             |
| GNDT     | U4   | -                 | Table 34                             |
| GNDT     | U6   | -                 | Table 34                             |
| GNDT     | U10  | -                 | Table 34                             |
| GNDT     | U12  | _                 | Table 34                             |
| GNDT     | U14  | -                 | Table 34                             |
| GNDT     | U16  | -                 | Table 34                             |
| GNDT     | U17  | 1                 | Table 34                             |
| LED0_1_L | K3   | OD, TS,<br>SL, IP | Table 33                             |
| LED0_2_L | K2   | OD, TS,<br>SL, IP | Table 33                             |
| LED0_3_L | J1   | OD, TS,<br>SL, IP | Table 33                             |
| LED1_1_L | J4   | OD, TS,<br>SL, IP | Table 33                             |
| LED1_2_L | J3   | OD, TS,<br>SL, IP | Table 33                             |
| LED1_3_L | H1   | OD, TS,<br>SL, IP | Table 33                             |
| LED2_1_L | H2   | OD, TS,<br>SL, IP | Table 33                             |
| LED2_2_L | H3   | OD, TS,<br>SL, IP | Table 33                             |
| LED2_3_L | G1   | OD, TS,<br>SL, IP | Table 33                             |
| LED3_1_L | F2   | OD, TS,<br>SL, IP | Table 33                             |
| LED3_2_L | G3   | OD, TS,<br>SL, IP | Table 33                             |
| LED3_3_L | G4   | OD, TS,<br>SO, IP | Table 33                             |
| LED4_1_L | K16  | OD, TS,<br>SL, IP | Table 33                             |
| LED4_2_L | K17  | OD, TS,<br>SL, IP | Table 33                             |
| LED4_3_L | J17  | OD, TS,<br>SL, IP | Table 33                             |

| Signal   | Ball | Type <sup>1</sup>  | Reference<br>for Full<br>Description |
|----------|------|--------------------|--------------------------------------|
| LED5_1_L | J15  | OD, TS,<br>SL, IP  | Table 33                             |
| LED5_2_L | J16  | OD, TS,<br>SL, IP  | Table 33                             |
| LED5_3_L | H17  | OD, TS,<br>SL, IP  | Table 33                             |
| LED6_1_L | H15  | OD, TS,<br>SL, IP  | Table 33                             |
| LED6_2_L | H16  | OD, TS,<br>SL, IP  | Table 33                             |
| LED6_3_L | G17  | OD, TS,<br>SL, IP  | Table 33                             |
| LED7_1_L | G15  | OD, TS,<br>SL, IP  | Table 33                             |
| LED7_2_L | F17  | OD, TS,<br>SL, IP  | Table 33                             |
| LED7_3_L | F16  | OD, TS,<br>SL, IP  | Table 33                             |
| MDC0     | E1   | I, ST, ID          | Table 28                             |
| MDC1     | B10  | I, ST, ID          | Table 28                             |
| MDDIS    | L1   | I, ST, ID          | Table 28                             |
| MDINT0_L | F1   | OD, TS,<br>SL, IP  | Table 28                             |
| MDINT1_L | C9   | OD, TS,<br>SL, IP  | Table 28                             |
| MDIO0    | F3   | I/O, TS,<br>SL, IP | Table 28                             |
| MDIO1    | A10  | I/O, TS,<br>SL, IP | Table 28                             |
| ModeSel0 | L16  | I, ST, ID          | Table 32                             |
| ModeSel1 | L17  | I, ST, ID          | Table 32                             |
| NC       | F15  | -                  | Table 35                             |
| NC       | G2   | -                  | Table 35                             |
| NC       | G5   | -                  | Table 35                             |
| NC       | G14  | -                  | Table 35                             |
| NC       | G16  | -                  | Table 35                             |
| NC       | H4   | _                  | Table 35                             |
| NC       | H14  | _                  | Table 35                             |
| NC       | J2   | _                  | Table 35                             |
| NC       | J13  | _                  | Table 35                             |
| NC       | K4   | _                  | Table 35                             |
| NC       | K15  | _                  | Table 35                             |
| No ball  | F6   | -                  | -                                    |
|          | •    | •                  |                                      |



| Signal  | Ball | Type <sup>1</sup> | Reference<br>for Full<br>Description |   |
|---------|------|-------------------|--------------------------------------|---|
| No ball | F7   | -                 | -                                    |   |
| No ball | F8   | -                 | -                                    |   |
| No Ball | E8   | -                 | -                                    |   |
| No Ball | E10  |                   |                                      | - |
| No Ball | F9   | -                 | -                                    |   |
| No Ball | F10  | -                 | -                                    |   |
| No Ball | F11  | -                 | -                                    |   |
| No Ball | F12  | -                 | -                                    |   |
| No Ball | G6   | -                 | -                                    |   |
| No Ball | G7   | -                 | -                                    |   |
| No Ball | G8   | -                 | -                                    |   |
| No Ball | G9   | -                 | -                                    |   |
| No Ball | G10  | -                 | -                                    |   |
| No Ball | G11  | -                 | -                                    |   |
| No Ball | G12  | -                 | -                                    |   |
| No Ball | H5   | -                 | -                                    |   |
| No Ball | H6   | -                 | -                                    |   |
| No Ball | H7   | -                 | -                                    |   |
| No Ball | H11  | -                 | -                                    |   |
| No Ball | H12  | -                 | -                                    |   |
| No Ball | H13  | -                 | -                                    |   |
| No Ball | J6   | -                 | -                                    |   |
| No Ball | J7   | -                 | -                                    |   |
| No Ball | J11  | -                 | -                                    |   |
| No Ball | J12  | -                 | -                                    |   |
| No Ball | K5   | -                 | -                                    |   |
| No Ball | K6   | -                 | -                                    |   |
| No Ball | K7   | -                 | -                                    |   |
| No Ball | K11  | -                 | -                                    |   |
| No Ball | K12  | -                 | -                                    |   |
| No Ball | K13  | -                 | -                                    |   |
| No Ball | L6   | -                 | -                                    |   |
| No Ball | L7   | -                 | -                                    |   |
| No Ball | L8   | -                 | -                                    |   |
| No Ball | L9   | -                 | -                                    |   |
| No Ball | L10  | -                 | -                                    |   |
| No Ball | L11  | -                 | -                                    |   |
| No Ball | L11  | -                 | -                                    |   |
|         |      |                   |                                      | - |

|                    | 1       | [                       | ,ı                                   |
|--------------------|---------|-------------------------|--------------------------------------|
| Signal             | Ball    | Type <sup>1</sup>       | Reference<br>for Full<br>Description |
| No Ball            | M6      | -                       | -                                    |
| No Ball            | M7      | -                       | -                                    |
| No Ball            | M8      | -                       | -                                    |
| No Ball            | M9      | -                       | -                                    |
| No Ball            | M1<br>0 | _                       | -                                    |
| No Ball            | M11     | -                       | -                                    |
| No Ball            | M1<br>2 | _                       | -                                    |
| No Ball            | N8      | 1                       | -                                    |
| No Ball            | N10     | _                       | -                                    |
| PWRDWN             | L14     | I, ST, ID               | Table 32                             |
| REFCLK0            | E6      | Ι                       | Table 24                             |
| REFCLK1            | E12     | Ι                       | Table 24                             |
| RESET_L            | M1<br>5 | I, ST, IP               | Table 32                             |
| RxData0_0          | C2      | O, TS                   | Table 24                             |
| RxData0_1          | B1      | O, TS, ID               | Table 24                             |
| RxData1_0          | A3      | O, TS                   | Table 24                             |
| RxData1_1          | B4      | O, TS, ID               | Table 24                             |
| RxData2_0          | B6      | O, TS                   | Table 24                             |
| RxData2_1          | C7      | O, TS, ID               | Table 24                             |
| RxData3_0          | D9      | O, TS                   | Table 24                             |
| RxData3_1          | B9      | O, TS, ID               | Table 24                             |
| RxData4_0          | A13     | O, TS                   | Table 24                             |
| RxData4_1          | C12     | O, TS,ID                | Table 24                             |
| RxData5_0          | B14     | O, TS                   | Table 24                             |
| RxData5_1          | B15     | O, TS, ID               | Table 24                             |
| RxData6_0          | C15     | O, TS                   | Table 24                             |
| RxData6_1          | B17     | O, TS, ID               | Table 24                             |
| RxData7_0          | E16     | O, TS                   | Table 24                             |
| RxData7_1          | F14     | O, TS, ID               | Table 24                             |
| RxER0<br>(MDIX)    | D2      | O, TS, SL,<br>ID, I, ST | Table 24<br>Table 32                 |
| RxER1<br>(PAUSE)   | D5      | O, TS, SL,<br>ID, I, ST | Table 24<br>Table 32                 |
| RxER2<br>(PREASEL) | D7      | O, TS, SL,<br>ID, I, ST | Table 24<br>Table 32                 |
| RxER3              | C8      | O, TS, SL,<br>ID        | Table 24                             |



| Signal     | Ball    | Type <sup>1</sup> | Reference<br>for Full<br>Description |
|------------|---------|-------------------|--------------------------------------|
| RxER4      | 440     | O, TS, SL,        | Table 24                             |
| (FIFOSEL0) | A12     | ID, I, ST         | Table 32                             |
| RxER5      | A15     | O, TS, SL,        | Table 24                             |
| (FIFOSEL1) | 713     | ID, I, ST         | Table 32                             |
| RxER6      | A17     | O, TS, SL,        | Table 24                             |
| LINKHOLD   |         | I, ID, ST         | Table 32                             |
| RxER7      | D17     | O, TS, SL,<br>ID  | Table 24                             |
| SD_2P5V    | P1      | I, ST, ID         | Table 29                             |
| SD0        | P2      | I                 | Table 29                             |
| SD1        | N4      | I                 | Table 29                             |
| SD2        | P3      | Ι                 | Table 29                             |
| SD3        | N5      | Ι                 | Table 29                             |
| SD4        | P15     | Ι                 | Table 29                             |
| SD5        | P16     | Ι                 | Table 29                             |
| SD6        | P17     | Ι                 | Table 29                             |
| SD7        | N17     | Ι                 | Table 29                             |
| SECTION    | L15     | I, ST, ID         | Table 32                             |
| SGND       | K14     | -                 | Table 34                             |
| ТСК        | M1<br>6 | I, ST, ID         | Table 31                             |
| TDI        | N14     | I, ST, IP         | Table 31                             |
| TDO        | N15     | O, TS             | Table 31                             |
| TMS        | N16     | I, ST, IP         | Table 31                             |
| TPFIN0     | T1      | AO/AI             | Table 30                             |
| TPFIN1     | T4      | AO/AI             | Table 30                             |
| TPFIN2     | T5      | AO/AI             | Table 30                             |
| TPFIN3     | R8      | AO/AI             | Table 30                             |
| TPFIN4     | U9      | AO/AI             | Table 30                             |
| TPFIN5     | T12     | AO/AI             | Table 30                             |
| TPFIN6     | T13     | AO/AI             | Table 30                             |
| TPFIN7     | T16     | AO/AI             | Table 30                             |
| TPFIP0     | R2      | AO/AI             | Table 30                             |
| TPFIP1     | U3      | AO/AI             | Table 30                             |
| TPFIP2     | R6      | AO/AI             | Table 30                             |
| TPFIP3     | T8      | AO/AI             | Table 30                             |
| TPFIP4     | Т9      | AO/AI             | Table 30                             |
| TPFIP5     | U13     | AO/AI             | Table 30                             |
| TPFIP6     | R12     | AO/AI             | Table 30                             |

| -         |         |                   | 1                                    |
|-----------|---------|-------------------|--------------------------------------|
| Signal    | Ball    | Type <sup>1</sup> | Reference<br>for Full<br>Description |
| TPFIP7    | R16     | AO/AI             | Table 30                             |
| TPFON0    | U1      | AO/AI             | Table 30                             |
| TPFON1    | R4      | AO/AI             | Table 30                             |
| TPFON2    | U5      | AO/AI             | Table 30                             |
| TPFON3    | T7      | AO/AI             | Table 30                             |
| TPFON4    | R10     | AO/AI             | Table 30                             |
| TPFON5    | U11     | AO/AI             | Table 30                             |
| TPFON6    | U15     | AO/AI             | Table 30                             |
| TPFON7    | T15     | AO/AI             | Table 30                             |
| TPFOP0    | T2      | AO/AI             | Table 30                             |
| TPFOP1    | Т3      | AO/AI             | Table 30                             |
| TPFOP2    | T6      | AO/AI             | Table 30                             |
| TPFOP3    | U7      | AO/AI             | Table 30                             |
| TPFOP4    | T10     | AO/AI             | Table 30                             |
| TPFOP5    | T11     | AO/AI             | Table 30                             |
| TPFOP6    | T14     | AO/AI             | Table 30                             |
| TPFOP7    | R14     | AO/AI             | Table 30                             |
| TRST_L    | M1<br>7 | I, ST, IP         | Table 31                             |
| TxData0_0 | E2      | I, ID             | Table 24                             |
| TxData0_1 | F4      | I, ID             | Table 24                             |
| TxData1_0 | C3      | I, ID             | Table 24                             |
| TxData1_1 | D4      | I, ID             | Table 24                             |
| TxData2_0 | B5      | I, ID             | Table 24                             |
| TxData2_1 | A4      | I, ID             | Table 24                             |
| TxData3_0 | D8      | I, ID             | Table 24                             |
| TxData3_1 | A6      | I, ID             | Table 24                             |
| TxData4_0 | A11     | I, ID             | Table 24                             |
| TxData4_1 | C10     | I, ID             | Table 24                             |
| TxData5_0 | B13     | I, ID             | Table 24                             |
| TxData5_1 | D11     | I, ID             | Table 24                             |
| TxData6_0 | D13     | I, ID             | Table 24                             |
| TxData6_1 | A16     | I, ID             | Table 24                             |
| TxData7_0 | E14     | I, ID             | Table 24                             |
| TxData7_1 | C16     | I, ID             | Table 24                             |
| TxEN0     | E3      | I, ID             | Table 24                             |
| TxEN1     | B2      | I, ID             | Table 24                             |
| TxEN2     | C6      | I, ID             | Table 24                             |



| Signal   | Ball | Type <sup>1</sup> | Reference<br>for Full<br>Description |
|----------|------|-------------------|--------------------------------------|
| TxEN3    | A7   | I, ID             | Table 24                             |
| TxEN4    | B11  | I, ID             | Table 24                             |
| TxEN5    | A14  | I, ID             | Table 24                             |
| TxEN6    | C14  | I, ID             | Table 24                             |
| TxEN7    | D16  | I, ID             | Table 24                             |
| TxSLEW_0 | N3   | I, ST, ID         | Table 32                             |
| TxSLEW_1 | M4   | I, ST, ID         | Table 32                             |
| VCCD     | F5   | -                 | Table 34                             |
| VCCD     | G13  | -                 | Table 34                             |
| VCCD     | J5   | -                 | Table 34                             |
| VCCD     | J14  | -                 | Table 34                             |
| VCCIO    | A2   | -                 | Table 34                             |
| VCCIO    | A8   | -                 | Table 34                             |
| VCCIO    | C1   | -                 | Table 34                             |
| VCCIO    | C11  | -                 | Table 34                             |
| VCCIO    | D14  | -                 | Table 34                             |
| VCCPECL  | L5   | -                 | Table 34                             |
| VCCPECL  | L13  | -                 | Table 34                             |
| VCCR     | N13  | -                 | Table 34                             |
| VCCR     | P4   | -                 | Table 34                             |
| VCCR     | P7   | -                 | Table 34                             |
| VCCR     | P8   | -                 | Table 34                             |
| VCCR     | P9   | -                 | Table 34                             |
| VCCR     | P10  | -                 | Table 34                             |
| VCCR     | P11  | _                 | Table 34                             |
| VCCR     | P12  | _                 | Table 34                             |
| VCCT     | N6   | _                 | Table 34                             |
| VCCT     | N7   | _                 | Table 34                             |
| VCCT     | N9   | _                 | Table 34                             |
| VCCT     | N11  | -                 | Table 34                             |
| VCCT     | N12  | -                 | Table 34                             |



# Table 19 RMII BGA23 Ball List in Alphanumeric Order by Ball Location

| Ball  | Signal              | Type <sup>1</sup>          | Reference for<br>Full Description | Ball     | Signal                 | Type <sup>1</sup>    | Reference for<br>Full Description |
|-------|---------------------|----------------------------|-----------------------------------|----------|------------------------|----------------------|-----------------------------------|
| A1    | GNDD                | -                          | Table 34                          | B15      | RxData5_1              | O, TS, ID            | Table 24                          |
| A2    | VCCIO               | -                          | Table 34                          | B16      | CRS_DV6                | O, TS,<br>SL, ID     | Table 24                          |
| A3    | RxData1_0           | O, TS                      | Table 24                          | B17      | RxData6_1              | O, TS, ID            | Table 24                          |
| A4    | TxData2_1           | I, ID                      | Table 24                          | C1       | VCCIO                  | -                    | Table 34                          |
| A5    | CRS_DV2             | O, TS,<br>SL, ID           | Table 24                          | C2       | RxData0_0              | O, TS                | Table 24                          |
| A6    | TxData3_1           | I, ID                      | Table 24                          | C3       | TxData1_0              | I, ID                | Table 24                          |
| A7    | TxEN3               | I, ID                      | Table 24                          | C4       | CRS_DV1                | O, TS,               | Table 24                          |
| A8    | VCCIO               | -                          | Table 34                          |          | _                      | SL, ID               |                                   |
| A9    | GNDD                | -                          | Table 34                          | C5       | GNDD                   | -                    | Table 34                          |
| A 1 0 | MDIO1               | I/O, TS,                   | Table 20                          | C6       | TxEN2                  | I, ID                | Table 24                          |
| A10   |                     | SL, IP                     | Table 28                          | C7       | RxData2_1              | O, TS, ID            | Table 24                          |
| A11   | TxData4_0           | I, ID                      | Table 24                          | C8       | RxER3                  | O, TS,<br>SL, ID     | Table 24                          |
| A12   | RxER4<br>(FIFOSEL0) | O, TS,<br>SL, ID, I,<br>ST | Table 24<br>Table 32              | C9       | MDINT1_L               | OD, TS,<br>SL, IP    | Table 28                          |
| A13   | RxData4_0           | O, TS                      | Table 24                          | C10      | TxData4_1              | I, ID                | Table 24                          |
| A14   | TxEN5               | I, ID                      | Table 24                          | C11      | VCCIO                  | -                    | Table 34                          |
|       | RxER5               | O, TS,                     | Table 24                          | C12      | RxData4_1              | O, TS,ID             | Table 24                          |
| A15   | (FIFOSEL1)          | SL, ID, I,<br>ST           | Table 32                          | C13      | GNDD                   | -                    | Table 34                          |
| A16   | TxData6_1           | I, ID                      | Table 24                          | C14      | TxEN6                  | I, ID                | Table 24                          |
|       | RxER6LINK           | O, TS,                     | Table 24                          | C15      | RxData6_0              | O, TS                | Table 24                          |
| A17   | HOLD                | SL,<br>I, ID, ST           | Table 32                          | C16      | TxData7_1              | I, ID                | Table 24                          |
| B1    | RxData0_1           | O, TS, ID                  | Table 24                          | C17      | GNDD                   | -                    | Table 34                          |
| B2    | TxEN1               | I, ID                      | Table 24                          | D1       | GNDD                   | -                    | Table 34                          |
| B3    | GNDD                | -                          | Table 34                          | D2       | RxER0<br>(MDIX)        | O, TS,<br>SL, I, ID, | Table 24<br>Table 32              |
| B4    | RxData1_1           | O, TS, ID                  | Table 24                          |          |                        | ST                   | Table 32                          |
| B5    | TxData2_0           | I, ID                      | Table 24                          | D3       | GNDD                   | -                    | Table 34                          |
| B6    | RxData2_0           | O, TS                      | Table 24                          | D4       | TxData1_1              | I, ID                | Table 24                          |
| B7    | GNDD                | -                          | Table 34                          | D5       | RxER1                  | O, TS,<br>SL, ID, I, | Table 24                          |
| B8    | CRS_DV3             | O, TS,<br>SL, ID           | Table 24                          |          | (PAUSE)                | ST                   | Table 32                          |
| B9    | RxData3_1           | O, TS, ID                  | Table 24                          | D6       | GNDD                   | -                    | Table 34                          |
| B10   | MDC1                | I, ST, ID                  | Table 28                          | D7       | RxER2<br>(PREASEL)     | O, TS,<br>SL, I, ID, | Table 24<br>Table 32              |
| B11   | TxEN4               | I, ID                      | Table 24                          | D.       |                        | ST                   |                                   |
| B12   | CRS_DV4             | O, TS,<br>SL, ID           | Table 24                          | D8<br>D9 | TxData3_0<br>RxData3_0 | I, ID<br>O, TS       | Table 24<br>Table 24              |
| B13   | TxData5_0           | I, ID                      | Table 24                          | D10      | GNDD                   | _                    | Table 34                          |
| B14   | <br>RxData5_0       | O, TS                      | Table 24                          | D11      | TxData5_1              | I, ID                | Table 24                          |



|            | 1             | 1                  | 1                                            |          | 1         | 1                 |                                   |
|------------|---------------|--------------------|----------------------------------------------|----------|-----------|-------------------|-----------------------------------|
| Ball       | Signal        | Type <sup>1</sup>  | Reference for<br>Full Description            | Ball     | Signal    | Type <sup>1</sup> | Reference for<br>Full Description |
| D12        | CRS DV5       | O, TS,             | Table 24                                     | F12      | No Ball   | -                 | -                                 |
|            | _             | SL, ID             |                                              | F13      | GNDD      | -                 | Table 34                          |
| D13        | TxData6_0     | I, ID              | Table 24                                     | F14      | RxData7_1 | O, TS, ID         | Table 24                          |
| D14        | VCCIO         | -                  | Table 34                                     | F15      | NC        | -                 | Table 35                          |
| D15<br>D16 | GNDD<br>TxEN7 | –<br>I, ID         | Table 34<br>Table 24                         | F16      | LED7_3_L  | OD, TS,<br>SL, IP | Table 33                          |
| 010        |               | 0, TS,             |                                              |          |           | OD, TS,           |                                   |
| D17        | RxER7         | SL, ID             | Table 24                                     | F17      | LED7_2_L  | SL, IP            | Table 33                          |
| E1         | MDC0          | I, ST, ID          | Table 28                                     | G1       | LED2_3_L  | OD, TS,<br>SL, IP | Table 33                          |
| E2         | TxData0_0     | I, ID              | Table 24                                     | <u> </u> | NC        | SL, IF            | Table 25                          |
| E3         | TxEN0         | I, ID              | Table 24                                     | G2       | NC        |                   | Table 35                          |
| E4         | CRS_DV0       | O, TS,<br>SL, ID   | Table 24                                     | G3       | LED3_2_L  | OD, TS,<br>SL, IP | Table 33                          |
| E5         | GNDD          | -                  | Table 34                                     | G4       | LED3_3_L  | OD, TS,<br>SO, IP | Table 33                          |
| E6         | REFCLK0       | 1                  | Table 24                                     | G5       | NC        | _                 | Table 35                          |
| E7         | GNDD          | -                  | Table 34                                     | G6       | No Ball   | _                 | _                                 |
| E8         | No Ball       | -                  | -                                            | G7       | No Ball   | _                 | _                                 |
| E9         | GNDD          | -                  | Table 34                                     | G8       | No Ball   | _                 | _                                 |
| E10        | No Ball       |                    |                                              | G9       | No Ball   | _                 | _                                 |
| E11        | GNDD          | -                  | Table 34                                     | G10      | No Ball   | _                 | _                                 |
| E12        | REFCLK1       | 1                  | Table 24                                     | G11      | No Ball   | _                 | _                                 |
| E13        | GNDD          | -                  | Table 34                                     | G12      | No Ball   | _                 | _                                 |
| E14        | TxData7_0     | I, ID              | Table 24                                     | G13      | VCCD      | _                 | Table 34                          |
| E15        | CRS_DV7       | O, TS,<br>SL, ID'  | Table 24                                     | G14      | NC        | -                 | Table 35                          |
| E16        | RxData7_0     | O, TS              | Table 24                                     | G15      | LED7_1_L  | OD, TS,<br>SL, IP | Table 33                          |
| E17        | GNDD          | -                  | Table 34                                     | G16      | NC        | _                 | Table 35                          |
| F1         | MDINT0_L      | OD, TS,<br>SL, IP  | Table 28                                     | G17      | LED6_3_L  | OD, TS,<br>SL, IP | Table 33                          |
| F2         | LED3_1_L      | OD, TS,<br>SL, IP  | Table 33                                     | H1       | LED1_3_L  | OD, TS,<br>SL, IP | Table 33                          |
| F3         | MDIO0         | I/O, TS,<br>SL, IP | Table 28                                     | H2       | LED2_1_L  | OD, TS,<br>SL, IP | Table 33                          |
| F4         | TxData0_1     | I, ID              | Table 24                                     | L12      |           | OD, TS,           | Table 33                          |
| F5         | VCCD          | -                  | Table 34                                     | H3       | LED2_2_L  | SL, IP            | Table 55                          |
| F6         | No ball       | -                  | -                                            | H4       | NC        | -                 | Table 35                          |
| F7         | No ball       | -                  | -                                            | H5       | No Ball   | -                 | -                                 |
| F8         | No ball       | -                  | -                                            | H6       | No Ball   | -                 | -                                 |
| F9         | No Ball       | -                  | -                                            | H7       | No Ball   | -                 | -                                 |
| F10        | No Ball       | -                  | -                                            | H8       | GNDD      | -                 | Table 34                          |
| F11        | No Ball       | -                  | -                                            | H9       | GNDD      | -                 | Table 34                          |
| L          |               | ı                  | <u>.                                    </u> |          |           |                   |                                   |



| ·    | Γ        | 1                 |                                   |           | T                 | 1                      | 1                                 |
|------|----------|-------------------|-----------------------------------|-----------|-------------------|------------------------|-----------------------------------|
| Ball | Signal   | Type <sup>1</sup> | Reference for<br>Full Description | Ball      | Signal            | Type <sup>1</sup>      | Reference for<br>Full Description |
| H10  | GNDD     | -                 | Table 34                          | K7        | No Ball           | -                      | -                                 |
| H11  | No Ball  | -                 | -                                 | K8        | GNDD              | -                      | Table 34                          |
| H12  | No Ball  | -                 | -                                 | K9        | GNDD              | -                      | Table 34                          |
| H13  | No Ball  | -                 | -                                 | K10       | GNDD              | -                      | Table 34                          |
| H14  | NC       | -                 | Table 35                          | K11       | No Ball           | -                      | -                                 |
| H15  | LED6_1_L | OD, TS,<br>SL, IP | Table 33                          | K12       | No Ball           | -                      | -                                 |
|      |          | ,                 |                                   | K13       | No Ball           | -                      | -                                 |
| H16  | LED6_2_L | OD, TS,<br>SL, IP | Table 33                          | K14       | SGND              | -                      | Table 34                          |
| H17  | LED5_3_L | OD, TS,<br>SL, IP | Table 33                          | K15       | NC                |                        | Table 35                          |
| J1   | LED0_3_L | OD, TS,           | Table 33                          | K16       | LED4_1_L          | OD, TS,<br>SL, IP      | Table 33                          |
| J2   | NC       | SL, IP<br>-       | Table 35                          | K17       | LED4_2_L          | OD, TS,<br>SL, IP      | Table 33                          |
|      | -        | OD, TS,           |                                   | L1        | MDDIS             | I, ST, ID              | Table 28                          |
| J3   | LED1_2_L | SL, IP            | Table 33                          | L2        | CFG_3             | I, ST, ID              | Table 32                          |
| J4   | LED1_1_L | OD, TS,           | Table 33                          | L3        | CFG_2             | I, ST, ID              | Table 32                          |
|      |          | SL, IP            |                                   | L4        | ADD_4             | I, ST, ID              | Table 32                          |
| J5   | VCCD     | -                 | Table 34                          | L5        | VCCPECL           | -                      | Table 34                          |
| J6   | No Ball  | -                 | -                                 | L6        | No Ball           | _                      | _                                 |
| J7   | No Ball  | -                 | -                                 | L7        | No Ball           | _                      | _                                 |
| J8   | GNDD     | -                 | Table 34                          | L8        | No Ball           | _                      | _                                 |
| J9   | GNDD     | -                 | Table 34                          | L9        | No Ball           | _                      | _                                 |
| J10  | GNDD     | -                 | Table 34                          | L10       | No Ball           | _                      | _                                 |
| J11  | No Ball  | -                 | -                                 | L11       | No Ball           | _                      | _                                 |
| J12  | No Ball  | -                 | -                                 | L11       | No Ball           | _                      |                                   |
| J13  | NC       | -                 | Table 35                          |           |                   | _                      | Table 24                          |
| J14  | VCCD     | -                 | Table 34                          | L13       | VCCPECL           |                        | Table 34                          |
| J15  | LED5_1_L | OD, TS,           | Table 33                          | L14       | PWRDWN            | I, ST, ID              | Table 32                          |
|      |          | SL, IP            |                                   | L15       | SECTION           | I, ST, ID              | Table 32                          |
| J16  | LED5_2_L | OD, TS,<br>SL, IP | Table 33                          | L16       | ModeSel0          | I, ST, ID              | Table 32                          |
| J17  | LED4_3_L | OD, TS,<br>SL, IP | Table 33                          | L17<br>M1 | ModeSel1<br>CFG_1 | I, ST, ID<br>I, ST, ID | Table 32<br>Table 32              |
| 1/1  |          |                   | Table 22                          | M2        | ADD_3             | I, ST, ID              | Table 32                          |
| K1   | AMDIX_EN | I, ST, IP         | Table 32                          | M3        | ADD_2             | I, ST, ID              | Table 32                          |
| K2   | LED0_2_L | OD, TS,<br>SL, IP | Table 33                          | M4        | TxSLEW_1          | I, ST, ID              | Table 32                          |
| К3   | LED0_1_L | OD, TS,<br>SL, IP | Table 33                          | M5        | GNDPECL           | -                      | Table 34                          |
|      |          |                   |                                   | M6        | No Ball           | -                      | -                                 |
| K4   | NC       | -                 | Table 35                          | M7        | No Ball           | -                      | -                                 |
| K5   | No Ball  | -                 | -                                 | M8        | No Ball           | -                      | -                                 |
| K6   | No Ball  | -                 | -                                 | M9        | No Ball           | -                      | -                                 |
|      |          |                   |                                   |           | ļ                 | Į                      | L                                 |



|      | I         |                   | 1                                 |      |        | 1                 | T                                 |
|------|-----------|-------------------|-----------------------------------|------|--------|-------------------|-----------------------------------|
| Ball | Signal    | Type <sup>1</sup> | Reference for<br>Full Description | Ball | Signal | Type <sup>1</sup> | Reference for<br>Full Description |
| M10  | No Ball   | -                 | -                                 | P14  | GNDT   | -                 | Table 34                          |
| M11  | No Ball   | -                 | -                                 | P15  | SD4    | I                 | Table 29                          |
| M12  | No Ball   | -                 | -                                 | P16  | SD5    | I                 | Table 29                          |
| M13  | GNDPECL   | -                 | Table 34                          | P17  | SD6    | I                 | Table 29                          |
| M14  | G_FX/TP_L | I, ST, ID         | Table 32                          | R1   | GNDT   | -                 | Table 34                          |
| M15  | RESET_L   | I, ST, IP         | Table 32                          | R2   | TPFIP0 | AO/AI             | Table 30                          |
| M16  | тск       | I, ST, ID         | Table 31                          | R3   | GNDT   | -                 | Table 34                          |
| M17  | TRST_L    | I, ST, IP         | Table 31                          | R4   | TPFON1 | AO/AI             | Table 30                          |
| N1   | ADD_1     | I, ST, ID         | Table 32                          | R5   | GNDT   | -                 | Table 34                          |
| N2   | ADD_0     | I, ST, ID         | Table 32                          | R6   | TPFIP2 | AO/AI             | Table 30                          |
| N3   | TxSLEW_0  | I, ST, ID         | Table 32                          | R7   | GNDR   | -                 | Table 34                          |
| N4   | SD1       | 1                 | Table 29                          | R8   | TPFIN3 | AO/AI             | Table 30                          |
| N5   | SD3       | 1                 | Table 29                          | R9   | GNDR   | -                 | Table 34                          |
| N6   | VCCT      | -                 | Table 34                          | R10  | TPFON4 | AO/AI             | Table 30                          |
| N7   | VCCT      | -                 | Table 34                          | R11  | GNDR   | -                 | Table 34                          |
| N8   | No Ball   | -                 | -                                 | R12  | TPFIP6 | AO/AI             | Table 30                          |
| N9   | VCCT      | -                 | Table 34                          | R13  | GNDR   | -                 | Table 34                          |
| N10  | No Ball   | -                 | -                                 | R14  | TPFOP7 | AO/AI             | Table 30                          |
| N11  | VCCT      | -                 | Table 34                          | R15  | GNDT   | -                 | Table 34                          |
| N12  | VCCT      | -                 | Table 34                          | R16  | TPFIP7 | AO/AI             | Table 30                          |
| N13  | VCCR      | -                 | Table 34                          | R17  | GNDT   | -                 | Table 34                          |
| N14  | TDI       | I, ST, IP         | Table 31                          | T1   | TPFIN0 | AO/AI             | Table 30                          |
| N15  | TDO       | O, TS             | Table 31                          | T2   | TPFOP0 | AO/AI             | Table 30                          |
| N16  | TMS       | I, ST, IP         | Table 31                          | Т3   | TPFOP1 | AO/AI             | Table 30                          |
| N17  | SD7       | I                 | Table 29                          | T4   | TPFIN1 | AO/AI             | Table 30                          |
| P1   | SD_2P5V   | I, ST, ID         | Table 29                          | T5   | TPFIN2 | AO/AI             | Table 30                          |
| P2   | SD0       | 1                 | Table 29                          | Т6   | TPFOP2 | AO/AI             | Table 30                          |
| P3   | SD2       | I                 | Table 29                          | T7   | TPFON3 | AO/AI             | Table 30                          |
| P4   | VCCR      | -                 | Table 34                          | Т8   | TPFIP3 | AO/AI             | Table 30                          |
| P5   | GNDR      | -                 | Table 34                          | Т9   | TPFIP4 | AO/AI             | Table 30                          |
| P6   | GNDR      | -                 | Table 34                          | T10  | TPFOP4 | AO/AI             | Table 30                          |
| P7   | VCCR      | -                 | Table 34                          | T11  | TPFOP5 | AO/AI             | Table 30                          |
| P8   | VCCR      | -                 | Table 34                          | T12  | TPFIN5 | AO/AI             | Table 30                          |
| P9   | VCCR      | -                 | Table 34                          | T13  | TPFIN6 | AO/AI             | Table 30                          |
| P10  | VCCR      | -                 | Table 34                          | T14  | TPFOP6 | AO/AI             | Table 30                          |
| P11  | VCCR      | -                 | Table 34                          | T15  | TPFON7 | AO/AI             | Table 30                          |
| P12  | VCCR      | -                 | Table 34                          | T16  | TPFIN7 | AO/AI             | Table 30                          |
| P13  | GNDR      | -                 | Table 34                          | T17  | GNDT   | -                 | Table 34                          |
|      |           |                   |                                   |      |        |                   |                                   |



| Ball | Signal | Type <sup>1</sup> | Reference for<br>Full Description |
|------|--------|-------------------|-----------------------------------|
| U1   | TPFON0 | AO/AI             | Table 30                          |
| U2   | GNDT   | -                 | Table 34                          |
| U3   | TPFIP1 | AO/AI             | Table 30                          |
| U4   | GNDT   | -                 | Table 34                          |
| U5   | TPFON2 | AO/AI             | Table 30                          |
| U6   | GNDT   | -                 | Table 34                          |
| U7   | TPFOP3 | AO/AI             | Table 30                          |
| U8   | GNDR   | -                 | Table 34                          |
| U9   | TPFIN4 | AO/AI             | Table 30                          |
| U10  | GNDT   | -                 | Table 34                          |
| U11  | TPFON5 | AO/AI             | Table 30                          |
| U12  | GNDT   | -                 | Table 34                          |
| U13  | TPFIP5 | AO/AI             | Table 30                          |
| U14  | GNDT   | -                 | Table 34                          |
| U15  | TPFON6 | AO/AI             | Table 30                          |
| U16  | GNDT   | -                 | Table 34                          |
| U17  | GNDT   | -                 | Table 34                          |

# 3.3.2 SMI1 BGA23 Ball List

The following tables provide the SMII ball locations and signal names arranged in alphanumeric order as follows:

- Table 20, SMII BGA23 Ball List in Alphanumeric Order by Signal Name
- Table 21, SMII BGA23 Ball List in Alphanumeric Order by Ball Location, on page 66

# Table 20 SMI1 BGA23 Ball List in Alphanumeric Order by Signal Name

| Signal   | Ball | Type <sup>1</sup> | Reference for<br>Full Description |      | Signal       | Ball | Type <sup>1</sup> | Reference for<br>Full Description |
|----------|------|-------------------|-----------------------------------|------|--------------|------|-------------------|-----------------------------------|
| ADD_0    | N2   | I, ST, ID         | Table 32                          |      |              |      | O, TS,            | Table 00                          |
| ADD_1    | N1   | I, ST, ID         | Table 32                          |      | FIFOSEL1     | A15  | SL, ID, I,<br>ST  | Table 32                          |
| ADD_2    | М3   | I, ST, ID         | Table 32                          |      | G FX/TP L    | M1   | I, ST, ID         | Table 32                          |
| ADD_3    | M2   | I, ST, ID         | Table 32                          |      | 0_1 // 11 _L | 4    | 1, 51, 10         |                                   |
| ADD_4    | L4   | I, ST, ID         | Table 32                          |      | GNDD         | A1   | -                 | Table 34                          |
| AMDIX_EN | K1   | I, ST, IP         | Table 32                          |      | GNDD         | A9   | -                 | Table 34                          |
| CFG_1    | M1   | I, ST, ID         | Table 32                          |      | GNDD         | B3   | -                 | Table 34                          |
| CFG_2    | L3   | I, ST, ID         | Table 32                          |      | GNDD         | B7   | -                 | Table 34                          |
| CFG_3    | L2   | I, ST, ID         | Table 32                          |      | GNDD         | C5   | -                 | Table 34                          |
|          |      | O, TS,            |                                   | GNDD | C13          | -    | Table 34          |                                   |
| FIFOSEL0 | A12  | SL, ID, I,<br>ST  | Table 32                          |      | GNDD         | C17  | -                 | Table 34                          |
|          |      | 0.                |                                   |      | GNDD         | D1   | -                 | Table 34                          |



| Signal  | Ball    | Type <sup>1</sup> | Reference for<br>Full Description | Signal   | Ball | Type <sup>1</sup> | Reference for<br>Full Description |
|---------|---------|-------------------|-----------------------------------|----------|------|-------------------|-----------------------------------|
| GNDD    | D3      | _                 | Table 34                          | GNDT     | U2   | _                 | Table 34                          |
| GNDD    | D6      | -                 | Table 34                          | GNDT     | U4   | -                 | Table 34                          |
| GNDD    | D10     | -                 | Table 34                          | GNDT     | U6   | -                 | Table 34                          |
| GNDD    | D15     | -                 | Table 34                          | GNDT     | U10  | -                 | Table 34                          |
| GNDD    | E5      | -                 | Table 34                          | GNDT     | U12  | -                 | Table 34                          |
| GNDD    | E7      | -                 | Table 34                          | GNDT     | U14  | -                 | Table 34                          |
| GNDD    | E9      | -                 | Table 34                          | GNDT     | U16  | -                 | Table 34                          |
| GNDD    | E11     | -                 | Table 34                          | GNDT     | U17  | -                 | Table 34                          |
| GNDD    | E13     | -                 | Table 34                          | LED0_1_L | КЗ   | OD, TS,           | Table 33                          |
| GNDD    | E17     | -                 | Table 34                          |          | 113  | SL, IP            |                                   |
| GNDD    | F13     | -                 | Table 34                          | LED0_2_L | K2   | OD, TS,<br>SL, IP | Table 33                          |
| GNDD    | H8      | _                 | Table 34                          |          |      | OD, TS,           | Table 00                          |
| GNDD    | H9      | _                 | Table 34                          | LED0_3_L | J1   | SL, IP            | Table 33                          |
| GNDD    | H10     | -                 | Table 34                          | LED1_1_L | J4   | OD, TS,<br>SL, IP | Table 33                          |
| GNDD    | J8      | -                 | Table 34                          |          |      | OD, TS,           |                                   |
| GNDD    | J9      | -                 | Table 34                          | LED1_2_L | J3   | SL, IP            | Table 33                          |
| GNDD    | J10     | -                 | Table 34                          | LED1_3_L | H1   | OD, TS,           | Table 33                          |
| GNDD    | K8      | -                 | Table 34                          |          |      | SL, IP            |                                   |
| GNDD    | K9      | -                 | Table 34                          | LED2_1_L | H2   | OD, TS,<br>SL, IP | Table 33                          |
| GNDD    | K10     | -                 | Table 34                          |          | 112  | OD, TS,           | Table 22                          |
| GNDPECL | M5      | -                 | Table 34                          | LED2_2_L | H3   | SL, IP            | Table 33                          |
| GNDPECL | M1<br>3 | -                 | Table 34                          | LED2_3_L | G1   | OD, TS,<br>SL, IP | Table 33                          |
| GNDR    | P5      | -                 | Table 34                          | LED3_1_L | F2   | OD, TS,<br>SL, IP | Table 33                          |
| GNDR    | P6      | -                 | Table 34                          |          |      | OD, TS,           |                                   |
| GNDR    | P13     | -                 | Table 34                          | LED3_2_L | G3   | SL, IP            | Table 33                          |
| GNDR    | R7      | -                 | Table 34                          | LED3_3_L | G4   | OD, TS,           | Table 33                          |
| GNDR    | R9      | -                 | Table 34                          |          |      | SO, IP            |                                   |
| GNDR    | R11     | _                 | Table 34                          | LED4_1_L | K16  | OD, TS,<br>SL, IP | Table 33                          |
| GNDR    | R13     | _                 | Table 34                          | LED4_2_L | K17  | OD, TS,           | Table 33                          |
| GNDR    | U8      | _                 | Table 34                          | LCD4_2_L |      | SL, IP            |                                   |
| GNDT    | P14     | _                 | Table 34                          | LED4_3_L | J17  | OD, TS,<br>SL, IP | Table 33                          |
| GNDT    | R1      | _                 | Table 34                          |          |      | OD, TS,           |                                   |
| GNDT    | R3      | _                 | Table 34                          | LED5_1_L | J15  | SL, IP            | Table 33                          |
| GNDT    | R5      | _                 | Table 34                          | LED5_2_L | J16  | OD, TS,           | Table 33                          |
| GNDT    | R15     | _                 | Table 34                          |          |      | SL, IP            |                                   |
| GNDT    | R17     | _                 | Table 34                          | LED5_3_L | H17  | OD, TS,<br>SL, IP | Table 33                          |
| GNDT    | T17     | -                 | Table 34                          | LED6_1_L | H15  | OD, TS,<br>SL, IP | Table 33                          |



|          | 1      |                    | Ţ]                                | <b></b>  | <u> </u> |                   | 1                                 |
|----------|--------|--------------------|-----------------------------------|----------|----------|-------------------|-----------------------------------|
| Signal   | Ball   | Type <sup>1</sup>  | Reference for<br>Full Description | Signal   | Ball     | Type <sup>1</sup> | Reference for<br>Full Description |
| LED6_2_L | H16    | OD, TS,            | Table 33                          | NC       | C8       | -                 | Table 35                          |
|          |        | SL, IP             |                                   | NC       | C10      | _                 | Table 35                          |
| LED6_3_L | G17    | OD, TS,<br>SL, IP  | Table 33                          | NC       | C12      | _                 | Table 35                          |
| LED7_1_L | G15    | OD, TS,            | Table 33                          | NC       | C14      | -                 | Table 35                          |
|          | 015    | SL, IP             | Table 33                          | NC       | D4       | -                 | Table 35                          |
| LED7_2_L | F17    | OD, TS,<br>SL, IP  | Table 33                          | NC       | D11      | -                 | Table 35                          |
|          | E16    | OD, TS,            | Table 22                          | NC       | D12      | -                 | Table 35                          |
| LED7_3_L | F16    | SL, IP             | Table 33                          | NC       | D16      | -                 | Table 35                          |
| MDC0     | E1     | I, ST, ID          | Table 28                          | NC       | D17      | -                 | Table 35                          |
| MDC1     | B10    | I, ST, ID          | Table 28                          | NC       | E3       | -                 | Table 35                          |
| MDDIS    | L1     | I, ST, ID          | Table 28                          | NC       | E4       | -                 | Table 35                          |
| MDINT0_L | F1     | OD, TS,<br>SL, IP  | Table 28                          | NC       | E15      | -                 | Table 35                          |
|          |        |                    |                                   | NC       | F4       | -                 | Table 35                          |
| MDINT1_L | C9     | OD, TS,<br>SL, IP  | Table 28                          | NC       | F14      | -                 | Table 35                          |
|          | F3     | I/O, TS,           | Table 28                          | NC       | F15      | -                 | Table 35                          |
| MDIO0    | гэ     | SL, IP             | Table 28                          | NC       | G2       | -                 | Table 35                          |
| MDIO1    | A10    | I/O, TS,<br>SL, IP | Table 28                          | NC       | G5       | -                 | Table 35                          |
| MDIX     | D2     | I, ID, ST          | Table 32                          | NC       | G14      | -                 | Table 35                          |
| ModeSel0 | L16    | I, ST, ID          | Table 32                          | NC       | G16      | -                 | Table 35                          |
| ModeSel1 | L17    | I, ST, ID          | Table 32                          | NC       | H4       | -                 | Table 35                          |
| NC       | <br>A4 | _                  | Table 35                          | NC       | H14      | -                 | Table 35                          |
| NC       | A5     | _                  | Table 35                          | NC       | J2       | -                 | Table 35                          |
| NC       | A7     | _                  | Table 35                          | NC       | J13      | -                 | Table 35                          |
| NC       | A14    | _                  | Table 35                          | NC       | K4       | -                 | Table 35                          |
| NC       | A16    | _                  | Table 35                          | NC       | K15      | -                 | Table 35                          |
| NC       | B1     | _                  | Table 35                          | NC/      | A17      | I, ID, ST         | Table 35                          |
| NC       | B2     | _                  | Table 35                          | LINKHOLD | 50       | _                 | Table 32                          |
| NC       | B4     | _                  | Table 35                          | No ball  | F6       |                   | -                                 |
| NC       | B8     | _                  | Table 35                          | No ball  | F7       | -                 | -                                 |
| NC       | B9     | _                  | Table 35                          | No ball  | F8       | -                 | -                                 |
| NC       | B11    | _                  | Table 35                          | No Ball  | E8       | -                 | -                                 |
| NC       | B12    | _                  | Table 35                          | No Ball  | E10      |                   | -                                 |
| NC       | B12    | _                  | Table 35                          | No Ball  | F9       | -                 | -                                 |
| NC       | B15    | _                  | Table 35                          | No Ball  | F10      | -                 | -                                 |
| NC       | B10    | _                  | Table 35                          | No Ball  | F11      | -                 | -                                 |
| NC       | C4     | _                  | Table 35                          | No Ball  | F12      | -                 | -                                 |
| NC       | -      | _                  |                                   | No Ball  | G6       | -                 | -                                 |
|          | C6     | -                  | Table 35                          | No Ball  | G7       | -                 | -                                 |
| NC       | C7     |                    | Table 35                          |          |          |                   |                                   |



| Signal   | Ball    | Type <sup>1</sup> | Reference for    | Signal  | Ball | Type <sup>1</sup>    | Reference for    |
|----------|---------|-------------------|------------------|---------|------|----------------------|------------------|
| Jigha    | Dan     | туре              | Full Description | Jighai  | Dan  | туре                 | Full Description |
| No Ball  | G8      | -                 | -                | No Ball | N10  | -                    | -                |
| No Ball  | G9      | -                 | -                | PAUSE   | D5   | O, TS,<br>SL, ID, I, | Table 32         |
| No Ball  | G10     | -                 | -                | TROOL   | 20   | ST                   | 10010-02         |
| No Ball  | G11     | -                 | -                | PREASEL | D7   | I, ID, ST            | Table 32         |
| No Ball  | G12     | -                 | -                | PWRDWN  | L14  | I, ID, ST            | Table 32         |
| No Ball  | H5      | -                 | -                | REFCLK0 | E6   | I                    | Table 25         |
| No Ball  | H6      | -                 | -                | REFCLK1 | E12  | I                    | Table 25         |
| No Ball  | H7      | -                 | -                | RESET_L | M1   | I, ST, IP            | Table 32         |
| No Ball  | H11     | -                 | -                | RESET_E | 5    | I, 3I, IF            |                  |
| No Ball  | H12     | -                 | -                | RxData0 | C2   | O, TS, ID            | Table 26         |
| No Ball  | H13     | -                 | -                | RxData1 | A3   | O, TS, ID            | Table 26         |
| No Ball  | J6      | -                 | -                | RxData2 | B6   | O, TS, ID            | Table 26         |
| No Ball  | J7      | -                 | -                | RxData3 | D9   | O, TS, ID            | Table 26         |
| No Ball  | J11     | -                 | -                | RxData4 | A13  | O, TS, ID            | Table 26         |
| No Ball  | J12     | -                 | -                | RxData5 | B14  | O, TS, ID            | Table 26         |
| No Ball  | K5      | _                 | -                | RxData6 | C15  | O, TS, ID            | Table 26         |
| No Ball  | K6      | _                 | -                | RxData7 | E16  | O, TS, ID            | Table 26         |
| No Ball  | K7      | _                 | -                | SD_2P5V | P1   | I, ST, ID            | Table 29         |
| No Ball  | K11     | _                 | -                | SD0     | P2   | I                    | Table 29         |
| No Ball  | K12     | _                 | -                | SD1     | N4   | I                    | Table 29         |
| No Ball  | K13     | _                 | -                | SD2     | P3   | I                    | Table 29         |
| No Ball  | L6      | _                 | _                | SD3     | N5   | I                    | Table 29         |
| No Ball  | L7      | _                 | _                | SD4     | P15  | 1                    | Table 29         |
| No Ball  | L8      | _                 | _                | SD5     | P16  | 1                    | Table 29         |
| No Ball  | L9      | _                 | _                | SD6     | P17  | I                    | Table 29         |
| No Ball  | L10     | _                 | _                | SD7     | N17  | I                    | Table 29         |
| No Ball  | L11     | _                 | _                | SECTION | L15  | I, ST, ID            | Table 32         |
| No Ball  | L11     | _                 |                  | SGND    | K14  | -                    | Table 34         |
| No Ball  | M6      | _                 | _                | SYNC0   | A6   | I, ID                | Table 26         |
| No Ball  | M7      | _                 | _                | SYNC1   | C16  | I, ID                | Table 26         |
| No Ball  | M8      | _                 |                  | тск     | M1   | I, ST, ID            | Table 31         |
| No Ball  | M9      | _                 | _                |         | 6    |                      |                  |
|          | M1      |                   |                  | TDI     | N14  | I, ST, IP            | Table 31         |
| No Ball  | 0       |                   | -                | TDO     | N15  | O, TS                | Table 31         |
| No Ball  | M1      | _                 | _                | TMS     | N16  | I, ST, IP            | Table 31         |
|          | 1       |                   |                  | TPFIN0  | T1   | AO/AI                | Table 30         |
| No Ball  | M1<br>2 | -                 | -                | TPFIN1  | T4   | AO/AI                | Table 30         |
| No Ball  | N8      | _                 | _                | TPFIN2  | T5   | AO/AI                | Table 30         |
| <u> </u> |         | ļ                 |                  | TPFIN3  | R8   | AO/AI                | Table 30         |



| Signal  | Ball    | Type <sup>1</sup> | Reference for<br>Full Description | Signal   | Ball | Type <sup>1</sup> | Reference for<br>Full Description |
|---------|---------|-------------------|-----------------------------------|----------|------|-------------------|-----------------------------------|
| TPFIN4  | U9      | AO/AI             | Table 30                          | TxSLEW_0 | N3   | I, ST, ID         | Table 32                          |
| TPFIN5  | T12     | AO/AI             | Table 30                          | TxSLEW_1 | M4   | I, ST, ID         | Table 32                          |
| TPFIN6  | T13     | AO/AI             | Table 30                          | VCCD     | F5   | -                 | Table 34                          |
| TPFIN7  | T16     | AO/AI             | Table 30                          | VCCD     | G13  | -                 | Table 34                          |
| TPFIP0  | R2      | AO/AI             | Table 30                          | VCCD     | J5   | -                 | Table 34                          |
| TPFIP1  | U3      | AO/AI             | Table 30                          | VCCD     | J14  | -                 | Table 34                          |
| TPFIP2  | R6      | AO/AI             | Table 30                          | VCCIO    | A2   | -                 | Table 34                          |
| TPFIP3  | Т8      | AO/AI             | Table 30                          | VCCIO    | A8   | -                 | Table 34                          |
| TPFIP4  | Т9      | AO/AI             | Table 30                          | VCCIO    | C1   | -                 | Table 34                          |
| TPFIP5  | U13     | AO/AI             | Table 30                          | VCCIO    | C11  | -                 | Table 34                          |
| TPFIP6  | R12     | AO/AI             | Table 30                          | VCCIO    | D14  | -                 | Table 34                          |
| TPFIP7  | R16     | AO/AI             | Table 30                          | VCCPECL  | L5   | -                 | Table 34                          |
| TPFON0  | U1      | AO/AI             | Table 30                          | VCCPECL  | L13  | -                 | Table 34                          |
| TPFON1  | R4      | AO/AI             | Table 30                          | VCCR     | N13  | -                 | Table 34                          |
| TPFON2  | U5      | AO/AI             | Table 30                          | VCCR     | P4   | -                 | Table 34                          |
| TPFON3  | T7      | AO/AI             | Table 30                          | VCCR     | P7   | -                 | Table 34                          |
| TPFON4  | R10     | AO/AI             | Table 30                          | VCCR     | P8   | -                 | Table 34                          |
| TPFON5  | U11     | AO/AI             | Table 30                          | VCCR     | P9   | -                 | Table 34                          |
| TPFON6  | U15     | AO/AI             | Table 30                          | VCCR     | P10  | -                 | Table 34                          |
| TPFON7  | T15     | AO/AI             | Table 30                          | VCCR     | P11  | -                 | Table 34                          |
| TPFOP0  | T2      | AO/AI             | Table 30                          | VCCR     | P12  | -                 | Table 34                          |
| TPFOP1  | Т3      | AO/AI             | Table 30                          | VCCT     | N6   | -                 | Table 34                          |
| TPFOP2  | Т6      | AO/AI             | Table 30                          | VCCT     | N7   | -                 | Table 34                          |
| TPFOP3  | U7      | AO/AI             | Table 30                          | VCCT     | N9   | -                 | Table 34                          |
| TPFOP4  | T10     | AO/AI             | Table 30                          | VCCT     | N11  | -                 | Table 34                          |
| TPFOP5  | T11     | AO/AI             | Table 30                          | VCCT     | N12  | -                 | Table 34                          |
| TPFOP6  | T14     | AO/AI             | Table 30                          |          |      | 1                 | 1                                 |
| TPFOP7  | R14     | AO/AI             | Table 30                          |          |      |                   |                                   |
| TRST_L  | M1<br>7 | I, ST, IP         | Table 31                          |          |      |                   |                                   |
| TxData0 | E2      | I, ID             | Table 25                          |          |      |                   |                                   |
| TxData1 | C3      | I, ID             | Table 25                          |          |      |                   |                                   |
| TxData2 | B5      | I, ID             | Table 25                          |          |      |                   |                                   |
| TxData3 | D8      | I, ID             | Table 25                          |          |      |                   |                                   |
| TxData4 | A11     | I, ID             | Table 25                          |          |      |                   |                                   |
| TxData5 | B13     | I, ID             | Table 25                          |          |      |                   |                                   |
| TxData6 | D13     | I, ID             | Table 25                          |          |      |                   |                                   |
| TxData7 | E14     | I, ID             | Table 25                          |          |      |                   |                                   |



# Table 21 SMI1 BGA23 Ball List in Alphanumeric Order by Ball Location

| Ball | Signal          | Type <sup>1</sup>    | Reference for<br>Full Description |            |            | all Signal |                  |
|------|-----------------|----------------------|-----------------------------------|------------|------------|------------|------------------|
| 1    | GNDD            | _                    | Table 34                          | C,         | 1          |            | 1 VCCIO –        |
|      | VCCIO           | -                    | Table 34                          | C          |            |            |                  |
|      | RxData1         | O, TS, ID            | Table 26                          | C3         | ;          | 3 TxData1  |                  |
|      | NC              | -                    | Table 35                          | C          | 4          | 4 NC       | 4 NC –           |
|      | NC              | _                    | Table 35                          | C5         |            | GNDD       | GNDD –           |
| 6    | SYNC0           | I, ID                | Table 26                          | C6         |            | NC         | NC –             |
| 7    | NC              | -                    | Table 35                          | C7         |            | NC         | NC –             |
| 48   | VCCIO           | -                    | Table 34                          | C8         |            | NC         | NC –             |
| 49   | GNDD            | -                    | Table 34                          | C9         | T          | MDINT1_L   | MDINT1 L OD, TS, |
| 10   | MDIO1           | I/O, TS,             | Table 28                          |            |            |            | - 5L, IP         |
|      |                 | SL, IP<br>I, ID      |                                   | C10        | _          |            | -                |
| \11  | TxData4         | ,                    | Table 25                          | C11<br>C12 | NC         | JU         | - 01             |
| 412  | FIFOSEL0        | O, TS,<br>SL, ID, I, | Table 32                          | C12        |            |            |                  |
|      |                 | ST                   |                                   | C13        | GNDD<br>NC |            |                  |
| 413  | RxData4         | O, TS, ID            | Table 26                          |            | -          |            |                  |
| A14  | NC              | -                    | Table 35                          | C15        | RxData6    |            | O, TS, ID        |
| A15  | FIFOSEL1        | O, TS,<br>SL, ID, I, | Table 32                          | C16<br>C17 | _          |            | I, ID<br>_       |
| -    |                 | ST ST                | -                                 | D1         | GNDD       |            | _                |
| A16  | NC              | -                    | Table 35                          |            | MDIX       |            | I, ID, ST        |
| A17  | NC/<br>LINKHOLD | I, ID, ST            | Table 35<br>Table 32              | D2<br>D3   | GNDD       |            | I, ID, ST        |
| B1   | NC              | _                    | Table 35                          | D4         | NC         |            |                  |
| B2   | NC              | -                    | Table 35                          |            |            |            | O, TS,           |
| B3   | GNDD            | -                    | Table 34                          | D5         | PAUSE      |            | SL, ID, I,<br>ST |
| B4   | NC              | -                    | Table 35                          | D6         | GNDD       |            | _                |
| B5   | TxData2         | I, ID                | Table 25                          | D7         | PREASEL    |            | I, ID, ST        |
| B6   | RxData2         | O, TS, ID            | Table 26                          | D8         | TxData3    |            | I, ID            |
| B7   | GNDD            | -                    | Table 34                          | D9         | RxData3    |            | O, TS, ID        |
| B8   | NC              | _                    | Table 35                          | D10        | GNDD       |            | -                |
| B9   | NC              | _                    | Table 35                          | D11        | NC         |            | -                |
| B10  | MDC1            | I, ST, ID            | Table 28                          | D12        | NC         |            | -                |
| B11  | NC              | _                    | Table 35                          | D13        | TxData6    |            | I, ID            |
| B12  | NC              | -                    | Table 35                          | D14        | VCCIO      |            | -                |
| B13  | TxData5         | I, ID                | Table 25                          | D15        | GNDD       |            | -                |
| B14  | RxData5         | O, TS, ID            | Table 26                          | D16        | NC         |            | -                |
| B15  | NC              | -                    | Table 35                          | D17        | NC         |            | -                |
| B16  | NC              | -                    | Table 35                          | E1         | MDC0       |            | I, ST, ID        |
| B17  | NC              | -                    | Table 35                          | E2         | TxData0    |            | I, ID            |



|      |          | 1                  | ,                                 |      | 1        | r                 | 1                                 |
|------|----------|--------------------|-----------------------------------|------|----------|-------------------|-----------------------------------|
| Ball | Signal   | Type <sup>1</sup>  | Reference for<br>Full Description | Ball | Signal   | Type <sup>1</sup> | Reference for<br>Full Description |
| E3   | NC       | -                  | Table 35                          | G3   | LED3_2_L | OD, TS,<br>SL, IP | Table 33                          |
| E4   | NC       | -                  | Table 35                          |      |          | OD, TS,           |                                   |
| E5   | GNDD     | -                  | Table 34                          | G4   | LED3_3_L | SO, IP            | Table 33                          |
| E6   | REFCLK0  | 1                  | Table 25                          | G5   | NC       | -                 | Table 35                          |
| E7   | GNDD     | -                  | Table 34                          | G6   | No Ball  | -                 | -                                 |
| E8   | No Ball  | -                  | -                                 | G7   | No Ball  | -                 | -                                 |
| E9   | GNDD     | -                  | Table 34                          | G8   | No Ball  | -                 | -                                 |
| E10  | No Ball  |                    | -                                 | G9   | No Ball  | -                 | -                                 |
| E11  | GNDD     | -                  | Table 34                          | G10  | No Ball  | -                 | -                                 |
| E12  | REFCLK1  | 1                  | Table 25                          | G11  | No Ball  | -                 | -                                 |
| E13  | GNDD     | -                  | Table 34                          | G12  | No Ball  | -                 | -                                 |
| E14  | TxData7  | I, ID              | Table 25                          | G13  | VCCD     | -                 | Table 34                          |
| E15  | NC       | -                  | Table 35                          | G14  | NC       | -                 | Table 35                          |
| E16  | RxData7  | O, TS, ID          | Table 26                          | G15  | LED7_1_L | OD, TS,           | Table 33                          |
| E17  | GNDD     | -                  | Table 34                          |      |          | SL, IP            |                                   |
| F1   | MDINT0_L | OD, TS,<br>SL, IP  | Table 28                          | G16  | NC       | -                 | Table 35                          |
|      |          | OD, TS,            |                                   | G17  | LED6_3_L | OD, TS,<br>SL, IP | Table 33                          |
| F2   | LED3_1_L | SL, IP             | Table 33                          | H1   | LED1_3_L | OD, TS,<br>SL, IP | Table 33                          |
| F3   | MDIO0    | I/O, TS,<br>SL, IP | Table 28                          | H2   | LED2_1_L | OD, TS,           | Table 33                          |
| F4   | NC       | -                  | Table 35                          |      |          | SL, IP            |                                   |
| F5   | VCCD     | -                  | Table 34                          | H3   | LED2_2_L | OD, TS,<br>SL, IP | Table 33                          |
| F6   | No ball  | -                  | -                                 | H4   | NC       | _                 | Table 35                          |
| F7   | No ball  | -                  | -                                 | H5   | No Ball  | _                 | _                                 |
| F8   | No ball  | -                  | -                                 | H6   | No Ball  | _                 | _                                 |
| F9   | No Ball  | -                  | -                                 | H7   | No Ball  | _                 | _                                 |
| F10  | No Ball  | -                  | -                                 | H8   | GNDD     | _                 | Table 34                          |
| F11  | No Ball  | -                  | -                                 | H9   | GNDD     | _                 | Table 34                          |
| F12  | No Ball  | -                  | -                                 | H10  | GNDD     | _                 | Table 34                          |
| F13  | GNDD     | -                  | Table 34                          | H11  | No Ball  |                   | _                                 |
| F14  | NC       | -                  | Table 35                          | H12  | No Ball  | _                 | _                                 |
| F15  | NC       | -                  | Table 35                          | H13  | No Ball  | _                 | _                                 |
| F16  | LED7_3_L | OD, TS,<br>SL, IP  | Table 33                          | H14  | NC NC    | -                 | Table 35                          |
| F17  | LED7_2_L | OD, TS,<br>SL, IP  | Table 33                          | H15  | LED6_1_L | OD, TS,<br>SL, IP | Table 33                          |
| G1   | LED2_3_L | OD, TS,<br>SL, IP  | Table 33                          | H16  | LED6_2_L | OD, TS,<br>SL, IP | Table 33                          |
| G2   | NC       | -                  | Table 35                          | H17  | LED5_3_L | OD, TS,<br>SL, IP | Table 33                          |



|      |          | I                 |                                   |      |           | I                 | •                                 |
|------|----------|-------------------|-----------------------------------|------|-----------|-------------------|-----------------------------------|
| Ball | Signal   | Type <sup>1</sup> | Reference for<br>Full Description | Ball | Signal    | Type <sup>1</sup> | Reference for<br>Full Description |
| J1   | LED0_3_L | OD, TS,<br>SL, IP | Table 33                          | K17  | LED4_2_L  | OD, TS,<br>SL, IP | Table 33                          |
| J2   | NC       | -                 | Table 35                          | L1   | MDDIS     | I, ST, ID         | Table 28                          |
| J3   | LED1_2_L | OD, TS,           | Table 33                          | L2   | CFG_3     | I, ST, ID         | Table 32                          |
|      |          | SL, IP            |                                   | L3   | CFG_2     | I, ST, ID         | Table 32                          |
| J4   | LED1_1_L | OD, TS,<br>SL, IP | Table 33                          | L4   | ADD_4     | I, ST, ID         | Table 32                          |
| J5   | VCCD     | _                 | Table 34                          | L5   | VCCPECL   | -                 | Table 34                          |
| J6   | No Ball  | _                 | _                                 | L6   | No Ball   | -                 | -                                 |
| J7   | No Ball  | _                 | _                                 | L7   | No Ball   | -                 | -                                 |
| J8   | GNDD     | -                 | Table 34                          | L8   | No Ball   | -                 | -                                 |
| J9   | GNDD     | _                 | Table 34                          | L9   | No Ball   | -                 | -                                 |
| J10  | GNDD     | -                 | Table 34                          | L10  | No Ball   | -                 | -                                 |
| J11  | No Ball  | -                 | _                                 | L11  | No Ball   | -                 | -                                 |
| J12  | No Ball  | _                 | -                                 | L11  | No Ball   | -                 | -                                 |
| J13  | NC       | _                 | Table 35                          | L13  | VCCPECL   | -                 | Table 34                          |
| J14  | VCCD     | _                 | Table 34                          | L14  | PWRDWN    | I, ID, ST         | Table 32                          |
| 115  | LED5_1_L | OD, TS,           | Table 33                          | L15  | SECTION   | I, ST, ID         | Table 32                          |
| J15  | LED5_1_L | SL, IP            | Table 55                          | L16  | ModeSel0  | I, ST, ID         | Table 32                          |
| J16  | LED5_2_L | OD, TS,<br>SL, IP | Table 33                          | L17  | ModeSel1  | I, ST, ID         | Table 32                          |
|      |          | OD, TS,           |                                   | M1   | CFG_1     | I, ST, ID         | Table 32                          |
| J17  | LED4_3_L | SL, IP            | Table 33                          | M2   | ADD_3     | I, ST, ID         | Table 32                          |
| K1   | AMDIX_EN | I, ST, IP         | Table 32                          | М3   | ADD_2     | I, ST, ID         | Table 32                          |
| K2   | LED0_2_L | OD, TS,           | Table 33                          | M4   | TxSLEW_1  | I, ST, ID         | Table 32                          |
|      |          | SL, IP            |                                   | M5   | GNDPECL   | -                 | Table 34                          |
| K3   | LED0_1_L | OD, TS,<br>SL, IP | Table 33                          | M6   | No Ball   | -                 | -                                 |
| K4   | NC       | -                 | Table 35                          | M7   | No Ball   | -                 | -                                 |
| K5   | No Ball  | -                 | -                                 | M8   | No Ball   | -                 | _                                 |
| K6   | No Ball  | -                 | -                                 | M9   | No Ball   | -                 | _                                 |
| K7   | No Ball  | -                 | -                                 | M10  | No Ball   | -                 | _                                 |
| K8   | GNDD     | -                 | Table 34                          | M11  | No Ball   | -                 | -                                 |
| K9   | GNDD     | -                 | Table 34                          | M12  | No Ball   | -                 | -                                 |
| K10  | GNDD     | -                 | Table 34                          | M13  | GNDPECL   | -                 | Table 34                          |
| K11  | No Ball  | -                 | -                                 | M14  | G_FX/TP_L | I, ST, ID         | Table 32                          |
| K12  | No Ball  | -                 | -                                 | M15  | RESET_L   | I, ST, IP         | Table 32                          |
| K13  | No Ball  | -                 | -                                 | M16  | тск       | I, ST, ID         | Table 31                          |
| K14  | SGND     | -                 | Table 34                          | M17  | TRST_L    | I, ST, IP         | Table 31                          |
| K15  | NC       | -                 | Table 35                          | N1   | ADD_1     | I, ST, ID         | Table 32                          |
| K16  | LED4_1_L | OD, TS,<br>SL, IP | Table 33                          | N2   | ADD_0     | I, ST, ID         | Table 32                          |
| L    | Į        | ļ                 | ļ                                 |      |           |                   |                                   |



| Ball         Signal         Type <sup>1</sup> Reference for<br>Full Description           N3         TxSLEW_0         I, ST, ID         Table 32           N4         SD1         I         Table 32           N4         SD3         I         Table 32           N5         SD3         I         Table 32           N6         VCCT         -         Table 34           N7         VCCT         -         Table 34           N8         No Ball         -         -           N9         VCCT         -         Table 34           N10         No Ball         -         -           N11         VCCT         -         Table 34           N12         VCCT         -         Table 34           N14         VCCT         -         Table 34           N14         VCCR         -         Table 34           N14         VCCR         -         Table 31           N15         TDO         0, TS         Table 34           N15         SD2         I         Table 34           P3         SD2         I         Table 34           P4         VCCR         -         Table 34 <th></th> <th></th> <th>1</th> <th><u>,                                    </u></th> <th></th> <th></th> <th></th> <th><del></del></th> |      |          | 1                 | <u>,                                    </u> |      |        |                   | <del></del>                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|-------------------|----------------------------------------------|------|--------|-------------------|-----------------------------------|
| N4         SD1         I         Table 29         R8         TPFIN3         AO/AI         Table 30           N5         SD3         I         Table 34         R1         Table 34         R1         Table 34           N6         VCCT         -         Table 34         R10         TPFON4         AO/AI         Table 34           N7         VCCT         -         Table 34         R10         TPFON4         AO/AI         Table 30           N8         No Ball         -         -         Table 34         R11         GNDR         -         Table 34           N10         No Ball         -         -         Table 34         R14         TPFOP7         AO/AI         Table 30           N11         VCCT         -         Table 34         R16         TPFIP7         AO/AI         Table 30           N13         VCCR         -         Table 31         T1         TPFIN0         AO/AI         Table 30           N17         SD7         I         Table 29         T5         TPFOP1         AO/AI         Table 30           P1         SD_2P5V         I, ST, ID         Table 34         T1         TPFOP2         AO/AI         Table 30                                                       | Ball | Signal   | Type <sup>1</sup> |                                              | Ball | Signal | Type <sup>1</sup> | Reference for<br>Full Description |
| NS         SD3         I         Table 29           N6         VCCT         -         Table 34           N6         VCCT         -         Table 34           N8         No Ball         -         -           N9         VCCT         -         Table 34           N8         No Ball         -         -           N9         VCCT         -         Table 34           N10         No Ball         -         -           N11         VCCT         -         Table 34           N11         VCCT         -         Table 34           N11         VCCT         -         Table 34           N12         VCCT         -         Table 34           N14         TDI         I, ST, IP         Table 31           N15         TDO         O, TS         Table 31           N14         TDI         I, ST, IP         Table 31           N15         TDO         O, TS         Table 29           P1         SD2PV         I, ST, ID         Table 29           P3         SD2         I         Table 34           P4         VCCR         -         Table 34 <t< td=""><td>N3</td><td>TxSLEW_0</td><td>I, ST, ID</td><td>Table 32</td><td>R7</td><td>GNDR</td><td>-</td><td>Table 34</td></t<>                              | N3   | TxSLEW_0 | I, ST, ID         | Table 32                                     | R7   | GNDR   | -                 | Table 34                          |
| N6         VCCT         -         Table 34           N7         VCCT         -         Table 34           N8         No Ball         -         -           N9         VCCT         -         Table 34           N10         No Ball         -         -           N11         VCCT         -         Table 34           N10         No Ball         -         -           N11         VCCT         -         Table 34           N11         VCCT         -         Table 34           N11         VCCT         -         Table 34           N12         VCCT         -         Table 34           N12         VCCR         -         Table 34           N14         TDI         I, ST, IP         Table 31           N15         TDO         O, TS         Table 31           N17         SD7         I         Table 29           P1         SD_2P5V         I, ST, ID         Table 29           P3         SD2         I         Table 34           P4         VCCR         -         Table 34           P5         GNDR         -         Table 34                                                                                                                                                                      | N4   | SD1      | I                 | Table 29                                     | R8   | TPFIN3 | AO/AI             | Table 30                          |
| N7         VCCT         -         Table 34           N8         No Ball         -         -         Table 34           N9         VCCT         -         Table 34           N10         No Ball         -         -           N11         VCCT         -         Table 34           N10         No Ball         -         -           N11         VCCT         -         Table 34           N12         VCCT         -         Table 34           N11         VCCT         -         Table 34           N13         VCCR         -         Table 34           N14         TDI         I, ST, IP         Table 31           N15         TDO         O, TS         Table 31           N17         SD7         I         Table 31           N17         SD7         I         Table 29           P1         SD_2P5V         I, ST, ID         Table 34           P2         SD0         I         Table 34           P4         VCCR         -         Table 34           P5         GNDR         -         Table 34           P6         GNDR         -         Table 34 <td>N5</td> <td>SD3</td> <td>T</td> <td>Table 29</td> <td>R9</td> <td>GNDR</td> <td>-</td> <td>Table 34</td>                                         | N5   | SD3      | T                 | Table 29                                     | R9   | GNDR   | -                 | Table 34                          |
| N8         No Ball         -         -           N9         VCCT         -         Table 34           N10         No Ball         -         -           N11         VCCT         -         Table 34           N11         VCCT         -         Table 34           N11         VCCT         -         Table 34           N12         VCCT         -         Table 34           N13         VCCR         -         Table 34           N14         TDI         I, ST, IP         Table 31           N15         TDO         O, TS         Table 31           N16         TMS         I, ST, IP         Table 29           P1         SD_2P5V         I, ST, ID         Table 29           P2         SD0         I         Table 29           P3         SD2         I         Table 29           P4         VCCR         -         Table 34           P1         VCCR         -         Table 34                                                                                                                                                             | N6   | VCCT     | -                 | Table 34                                     | R10  | TPFON4 | AO/AI             | Table 30                          |
| N9         VCCT         -         Table 34           N10         No Ball         -         -         Table 34           N11         VCCT         -         Table 34         R13         GNDR         -         Table 34           N11         VCCT         -         Table 34         R14         TPPOP7         AO/AI         Table 34           N12         VCCT         -         Table 34         R15         GNDR         -         Table 34           N13         VCCR         -         Table 34         R16         TPFIP7         AO/AI         Table 30           N14         TDI         I, ST, IP         Table 31         T1         TPFIN0         AO/AI         Table 30           N16         TMS         I, ST, IP         Table 29         T4         TPFIN1         AO/AI         Table 30           P1         SD_2P5V         I, ST, ID         Table 29         T7         TPFOP1         AO/AI         Table 30           P2         SD0         I         Table 34         T9         TPFIN2         AO/AI         Table 30           P4         VCCR         -         Table 34         T11         TPFOP2         AO/AI         Table 30     <                                                    | N7   | VCCT     | -                 | Table 34                                     | R11  | GNDR   | -                 | Table 34                          |
| N10         No Ball         -         -           N11         VCCT         -         Table 34           N12         VCCT         -         Table 34           N13         VCCR         -         Table 34           N14         TDI         I, ST, IP         Table 31           N15         TDO         O, TS         Table 31           N16         TMS         I, ST, IP         Table 31           N17         SD7         I         Table 31           N17         SD7         I         Table 29           P1         SD_2P5V         I, ST, ID         Table 29           P2         SD0         I         Table 29           P3         SD2         I         Table 34           P4         VCCR         -         Table 34           P5         GNDR         -         Table 34           P6         GNDR         -         Table 34           P7         VCCR         -         Table 34           P8         VCCR         -         Table 34           P9         VCCR         -         Table 34           P11         VCCR         -         Table 34                                                                                                                                                          | N8   | No Ball  | -                 | -                                            | R12  | TPFIP6 | AO/AI             | Table 30                          |
| N11         VCCT         -         Table 34           N12         VCCT         -         Table 34           N13         VCCR         -         Table 34           N14         TDI         I, ST, IP         Table 31           N15         TDO         O, TS         Table 31           N16         TMS         I, ST, IP         Table 31           N17         SD7         I         Table 29           P1         SD_2P5V         I, ST, ID         Table 29           P2         SD0         I         Table 34           P3         SD2         I         Table 34           P4         VCCR         -         Table 34           P5         GNDR         -         Table 34           P6         GNDR         -         Table 34           P7         VCCR         -         Table 34           P8         VCCR         -         Table 34           P1         VCCR         -         Table 34           P1         VCCR         -         Table 34           P7         VCCR         -         Table 34           P10         VCCR         -         Table 34 <td>N9</td> <td>VCCT</td> <td>-</td> <td>Table 34</td> <td>R13</td> <td>GNDR</td> <td>-</td> <td>Table 34</td>                                        | N9   | VCCT     | -                 | Table 34                                     | R13  | GNDR   | -                 | Table 34                          |
| N12       VCCT       -       Table 34         N13       VCCR       -       Table 34         N14       TDI       I, ST, IP       Table 31         N15       TDO       O, TS       Table 31         N16       TMS       I, ST, IP       Table 31         N16       TMS       I, ST, IP       Table 31         N16       TMS       I, ST, IP       Table 31         N17       SD7       I       Table 29         P1       SD_2P5V       I, ST, ID       Table 29         P2       SD0       I       Table 29         P3       SD2       I       Table 34         P4       VCCR       -       Table 34         P5       GNDR       -       Table 34         P6       GNDR       -       Table 34         P7       VCCR       -       Table 34         P1       VCCR       -       Table 34         P1       VCCR       -       Table 34         P6       GNDR       -       Table 34         P10       VCCR       -       Table 34         P11       VCCR       -       Table 34         P12 <td>N10</td> <td>No Ball</td> <td>-</td> <td>-</td> <td>R14</td> <td>TPFOP7</td> <td>AO/AI</td> <td>Table 30</td>                                                                                                                  | N10  | No Ball  | -                 | -                                            | R14  | TPFOP7 | AO/AI             | Table 30                          |
| N13         VCCR         -         Table 34           N14         TDI         I, ST, IP         Table 31         T1         TPIN0         AO/AI         Table 30           N15         TDO         O, TS         Table 31         T2         TPFOP0         AO/AI         Table 30           N16         TMS         I, ST, IP         Table 31         T3         TPFOP0         AO/AI         Table 30           N17         SD7         I         Table 29         T4         TPFIN1         AO/AI         Table 30           P1         SD_2P5V         I, ST, ID         Table 29         T5         TPFIN2         AO/AI         Table 30           P2         SD0         I         Table 34         T6         TPFOP2         AO/AI         Table 30           P3         SD2         I         Table 34         T9         TPFIN2         AO/AI         Table 30           P4         VCCR         -         Table 34         T1         TPFON3         AO/AI         Table 30           P5         GNDR         -         Table 34         T11         TPFOP4         AO/AI         Table 30           P4         VCCR         -         Table 34         T12                                                     | N11  | VCCT     | -                 | Table 34                                     | R15  | GNDT   | -                 | Table 34                          |
| N14       TDI       I, ST, IP       Table 31         N15       TDO       O, TS       Table 31         N16       TMS       I, ST, IP       Table 31         N16       TMS       I, ST, IP       Table 31         N17       SD7       I       Table 29         P1       SD_2P5V       I, ST, ID       Table 29         P2       SD0       I       Table 29         P3       SD2       I       Table 29         P4       VCCR       -       Table 34         P5       GNDR       -       Table 34         P5       GNDR       -       Table 34         P6       GVCR       -       Table 34         P7       VCCR       -       Table 34         P6       GNDR       -       Table 34         P7       VCCR       -       Table 34         P8       VCCR       -       Table 34         P1       VCCR       -       Table 34         P11 <td< td=""><td>N12</td><td>VCCT</td><td>-</td><td>Table 34</td><td>R16</td><td>TPFIP7</td><td>AO/AI</td><td>Table 30</td></td<>                                                                                                                | N12  | VCCT     | -                 | Table 34                                     | R16  | TPFIP7 | AO/AI             | Table 30                          |
| N15       TDO       O, TS       Table 31         N16       TMS       I, ST, IP       Table 31         N16       TMS       I, ST, IP       Table 31         N17       SD7       I       Table 29         P1       SD_2P5V       I, ST, ID       Table 29         P2       SD0       I       Table 29         P3       SD2       I       Table 29         P4       VCCR       -       Table 34         P5       GNDR       -       Table 34         P6       GNDR       -       Table 34         P7       VCCR       -       Table 34         P8       VCCR       -       Table 34         P9       VCCR       -       Table 34         P10       VCCR       -       Table 34         P11       VCCR       -       Table 34         P11       VCCR       -       Table 34         P12       VCCR       -       Table 34         P13       GNDR       -       Table 34         P14       GNDT       -       Table 34         P14       GNDT       -       Table 34         P15                                                                                                                                                                                                                                                 | N13  | VCCR     | -                 | Table 34                                     | R17  | GNDT   | -                 | Table 34                          |
| N16       TMS       I, ST, IP       Table 31         N17       SD7       I       Table 29         P1       SD_2P5V       I, ST, ID       Table 29         P2       SD0       I       Table 29         P3       SD2       I       Table 34         P5       GNDR       -       Table 34         P6       GNDR       -       Table 34         P7       VCCR       -       Table 34         P7       VCCR       -       Table 34         P7       VCCR       -       Table 34         P8       VCCR       -       Table 34         P9       VCCR       -       Table 34         P10       VCCR       -       Table 34         P11       VCCR       -       Table 34         P12       VCCR       -       Table 34         P13       GNDR       -       Table 34         P14       GNDT       -       Table 34         P13       GNDR       -       Table 34         P14       GNDT       -       Table 34         P14       GNDT       -       Table 34         P15       SD4                                                                                                                                                                                                                                                  | N14  | TDI      | I, ST, IP         | Table 31                                     | T1   | TPFIN0 | AO/AI             | Table 30                          |
| N17       SD7       I       Table 29         P1       SD_2P5V       I, ST, ID       Table 29         P2       SD0       I       Table 29         P3       SD2       I       Table 29         P4       VCCR       -       Table 34         P5       GNDR       -       Table 34         P6       GNDR       -       Table 34         P7       VCCR       -       Table 34         P8       VCCR       -       Table 34         P7       VCCR       -       Table 34         P8       VCCR       -       Table 34         P9       VCCR       -       Table 34         P10       VCCR       -       Table 34         P11       VCCR       -       Table 34         P12       VCCR       -       Table 34         P13       GNDR       -       Table 34         P14       GNDT       -       Table 34         P13       GNDR       -       Table 34         P14       GNDT       -       Table 34         P15       SD4       I       Table 29         P17       SD6       I                                                                                                                                                                                                                                                   | N15  | TDO      | O, TS             | Table 31                                     | T2   | TPFOP0 | AO/AI             | Table 30                          |
| P1       SD_2P5V       I, ST, ID       Table 29         P2       SD0       I       Table 29         P3       SD2       I       Table 29         P4       VCCR       -       Table 34         P5       GNDR       -       Table 34         P6       GNDR       -       Table 34         P7       VCCR       -       Table 34         P7       VCCR       -       Table 34         P8       VCCR       -       Table 34         P9       VCCR       -       Table 34         P10       VCCR       -       Table 34         P11       VCCR       -       Table 34         P11       VCCR       -       Table 34         P12       VCCR       -       Table 34         P13       GNDR       -       Table 34         P14       GNDT       -       Table 34         P15       SD4       I       Table 34         P16       SD5       I       Table 34         P16       SD5       I       Table 34         P16       SD5       I       Table 34         P17       SD6       I<                                                                                                                                                                                                                                                   | N16  | TMS      | I, ST, IP         | Table 31                                     | Т3   | TPFOP1 | AO/AI             | Table 30                          |
| P2       SD0       I       Table 29         P3       SD2       I       Table 29         P4       VCCR       -       Table 34         P5       GNDR       -       Table 34         P6       GNDR       -       Table 34         P7       VCCR       -       Table 34         P7       VCCR       -       Table 34         P8       VCCR       -       Table 34         P9       VCCR       -       Table 34         P10       VCCR       -       Table 34         P11       VCCR       -       Table 34         P13       GNDR       -       Table 34         P14       GNDT       -       Table 34         P13       GNDR       -       Table 34         P14       GNDT       -       Table 34         P14       GNDT       -       Table 34         P15       SD4       I       Table 29         P17       SD6       I       Table 34         P16       SD5       I       Table 34         P16       SD5       I       Table 34         P17       SD6       I                                                                                                                                                                                                                                                              | N17  | SD7      | 1                 | Table 29                                     | T4   | TPFIN1 | AO/AI             | Table 30                          |
| P3       SD2       I       Table 29         P4       VCCR       -       Table 34         P5       GNDR       -       Table 34         P6       GNDR       -       Table 34         P6       GNDR       -       Table 34         P7       VCCR       -       Table 34         P8       VCCR       -       Table 34         P9       VCCR       -       Table 34         P9       VCCR       -       Table 34         P10       VCCR       -       Table 34         P11       VCCR       -       Table 34         P12       VCCR       -       Table 34         P13       GNDR       -       Table 34         P14       GNDT       -       Table 34         P13       GNDR       -       Table 34         P14       GNDT       -       Table 34         P15       SD4       I       Table 29         P14       GNDT       -       Table 34         P15       SD5       I       Table 34         P15       SD6       I       Table 34         R1       GNDT       -                                                                                                                                                                                                                                                            | P1   | SD_2P5V  | I, ST, ID         | Table 29                                     | T5   | TPFIN2 | AO/AI             | Table 30                          |
| P4       VCCR       -       Table 34         P5       GNDR       -       Table 34         P6       GNDR       -       Table 34         P6       GNDR       -       Table 34         P7       VCCR       -       Table 34         P8       VCCR       -       Table 34         P9       VCCR       -       Table 34         P9       VCCR       -       Table 34         P10       VCCR       -       Table 34         P11       VCCR       -       Table 34         P12       VCCR       -       Table 34         P13       GNDR       -       Table 34         P14       GNDT       -       Table 34         P14       GNDT       -       Table 34         P14       GNDT       -       Table 34         P15       SD4       I       Table 29         P17       SD6       I       Table 30         P17       SD6       I       Table 34         P17       SD6       I       Table 34         P17       SD6       I       Table 34         P17       SD6       I                                                                                                                                                                                                                                                            | P2   | SD0      | 1                 | Table 29                                     | Т6   | TPFOP2 | AO/AI             | Table 30                          |
| P5       GNDR       -       Table 34         P6       GNDR       -       Table 34         P6       GNDR       -       Table 34         P7       VCCR       -       Table 34         P8       VCCR       -       Table 34         P9       VCCR       -       Table 34         P10       VCCR       -       Table 34         P11       VCCR       -       Table 34         P12       VCCR       -       Table 34         P13       GNDR       -       Table 34         P14       GNDT       -       Table 34         P15       SD4       I       Table 29         P17       SD6       I       Table 29         P17       SD6       I       Table 30         R2       TPFIP0       AO/AI       Table 30         R2       TPFIP0       AO/AI       Table 30         R4       TPFON1 <t< td=""><td>P3</td><td>SD2</td><td>1</td><td>Table 29</td><td>Τ7</td><td>TPFON3</td><td>AO/AI</td><td>Table 30</td></t<>                                                                                                                             | P3   | SD2      | 1                 | Table 29                                     | Τ7   | TPFON3 | AO/AI             | Table 30                          |
| P6       GNDR       -       Table 34         P7       VCCR       -       Table 34         P8       VCCR       -       Table 34         P9       VCCR       -       Table 34         P10       VCCR       -       Table 34         P11       VCCR       -       Table 34         P12       VCCR       -       Table 34         P13       GNDR       -       Table 34         P14       GNDT       -       Table 34         P14       GNDT       -       Table 34         P15       SD4       I       Table 29       U2       GNDT       -       Table 34         P17       SD6       I       Table 30       U3       TPFIP1       AO/AI       Table 30         P17       SD6       I       Table 34       U3       TPFIP1       AO/AI       Table 30         R1       GNDT       -       Table 34       U3                                                                                                                                                                                                                           | P4   | VCCR     | -                 | Table 34                                     | Т8   | TPFIP3 | AO/AI             | Table 30                          |
| P7       VCCR       -       Table 34         P8       VCCR       -       Table 34         P9       VCCR       -       Table 34         P10       VCCR       -       Table 34         P10       VCCR       -       Table 34         P11       VCCR       -       Table 34         P12       VCCR       -       Table 34         P13       GNDR       -       Table 34         P14       GNDR       -       Table 34         P14       GNDT       -       Table 34         P15       SD4       I       Table 29         P17       SD6       I       Table 29         P17       SD6       I       Table 34         P17       SD6       I       Table 30         R1       GNDT       -       Table 34         Q17       SD6       I       Table 30         Q2       GNDT       -       Table 34         Q3       TPFIP1       AO/AI       Table 30         Q4       GNDT       -       Table 34         Q5       TPFON2       AO/AI       Table 30         Q4       GNDT <t< td=""><td>P5</td><td>GNDR</td><td>-</td><td>Table 34</td><td>Т9</td><td>TPFIP4</td><td>AO/AI</td><td>Table 30</td></t<>                                                                                                                            | P5   | GNDR     | -                 | Table 34                                     | Т9   | TPFIP4 | AO/AI             | Table 30                          |
| P8       VCCR       -       Table 34         P9       VCCR       -       Table 34         P10       VCCR       -       Table 34         P11       VCCR       -       Table 34         P12       VCCR       -       Table 34         P13       GNDR       -       Table 34         P14       GNDR       -       Table 34         P13       GNDR       -       Table 34         P14       GNDT       -       Table 34         P15       SD4       I       Table 29         P17       SD6       I       Table 30         P17       SD6       I       Table 30         P17       SD6       I       Table 34         P17       SD6       I       Table 30         P17       SD6       I       Table 30         P17       SD6       I       Table 30         R1       GNDT       -       Table 34         R2       TPFIP0       AO/AI <td>P6</td> <td>GNDR</td> <td>-</td> <td>Table 34</td> <td>T10</td> <td>TPFOP4</td> <td>AO/AI</td> <td>Table 30</td>                                                                                                                                 | P6   | GNDR     | -                 | Table 34                                     | T10  | TPFOP4 | AO/AI             | Table 30                          |
| P9VCCR-Table 34P10VCCR-Table 34P11VCCR-Table 34P12VCCR-Table 34P13GNDR-Table 34P14GNDT-Table 34P15SD4ITable 29P17SD6ITable 29P17SD6ITable 34P17SD6ITable 34R1GNDT-Table 34R2TPFIP0AO/AITable 30R4TPFON1AO/AITable 30U3GNDT-Table 34U3TPFIP1AO/AITable 30U4GNDT-Table 34U5TPFON2AO/AITable 30U6GNDT-Table 34U7TPFOP3AO/AITable 30U8GNDR-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | P7   | VCCR     | -                 | Table 34                                     | T11  | TPFOP5 | AO/AI             | Table 30                          |
| P10VCCR-Table 34T14TPFOP6AO/AITable 30P11VCCR-Table 34T15TPFON7AO/AITable 30P12VCCR-Table 34T16TPFIN7AO/AITable 30P13GNDR-Table 34T16TPFIN7AO/AITable 30P14GNDT-Table 34T17GNDT-Table 34P14GNDT-Table 29U2GNDT-Table 34P16SD5ITable 29U3TPFIP1AO/AITable 30P17SD6ITable 34U5TPFON2AO/AITable 30R1GNDT-Table 34U5TPFON2AO/AITable 30R2TPFIP0AO/AITable 30U6GNDT-Table 34R3GNDT-Table 34U7TPFOP3AO/AITable 30R4TPFON1AO/AITable 30U8GNDR-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | P8   | VCCR     | -                 | Table 34                                     | T12  | TPFIN5 | AO/AI             | Table 30                          |
| P11VCCR-Table 34P12VCCR-Table 34P13GNDR-Table 34P14GNDT-Table 34P15SD4ITable 29P16SD5ITable 29P17SD6ITable 34R1GNDT-Table 34R2TPFIP0AO/AITable 30R4TPFON1AO/AITable 30U1TPFOP3AO/AITable 30U2GNDT-Table 34U3TPFIP1AO/AITable 30U4GNDT-Table 34U5TPFON2AO/AITable 30U6GNDT-Table 34U7TPFOP3AO/AITable 30U8GNDR-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P9   | VCCR     | -                 | Table 34                                     | T13  | TPFIN6 | AO/AI             | Table 30                          |
| P12VCCR-Table 34T16TPFIN7AO/AITable 30P13GNDR-Table 34T17GNDT-Table 34P14GNDT-Table 34U1TPFON0AO/AITable 30P15SD4ITable 29U2GNDT-Table 34P16SD5ITable 29U3TPFIP1AO/AITable 30P17SD6ITable 29U4GNDT-Table 34R1GNDT-Table 34U5TPFON2AO/AITable 30R2TPFIP0AO/AITable 30U6GNDT-Table 34R3GNDT-Table 34U7TPFOP3AO/AITable 30R4TPFON1AO/AITable 30U8GNDR-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | P10  | VCCR     | -                 | Table 34                                     | T14  | TPFOP6 | AO/AI             | Table 30                          |
| P13GNDR-Table 34P14GNDT-Table 34P14GNDT-Table 34P15SD4ITable 29P16SD5ITable 29P17SD6ITable 29R1GNDT-Table 34R2TPFIP0AO/AITable 30R4TPFON1AO/AITable 30U3TPFOP3AO/AITable 30U4GNDT-Table 34U5TPFON2AO/AITable 30U6GNDT-Table 34U7TPFOP3AO/AITable 30U8GNDR-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | P11  | VCCR     | -                 | Table 34                                     | T15  | TPFON7 | AO/AI             | Table 30                          |
| P14GNDT-Table 34P15SD4ITable 29P16SD5ITable 29P17SD6ITable 29P17SD6ITable 29R1GNDT-Table 34R2TPFIP0AO/AITable 30R3GNDT-Table 34R4TPFON1AO/AITable 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | P12  | VCCR     | -                 | Table 34                                     | T16  | TPFIN7 | AO/AI             | Table 30                          |
| P15SD4ITable 29U2GNDT-Table 34P16SD5ITable 29U3TPFIP1AO/AITable 30P17SD6ITable 29U4GNDT-Table 34R1GNDT-Table 34U5TPFON2AO/AITable 30R2TPFIP0AO/AITable 30U6GNDT-Table 34R3GNDT-Table 34U7TPFOP3AO/AITable 30R4TPFON1AO/AITable 30U8GNDR-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | P13  | GNDR     | -                 | Table 34                                     | T17  | GNDT   | -                 | Table 34                          |
| P16SD5ITable 29U3TPFIP1AO/AITable 30P17SD6ITable 29U4GNDT-Table 34R1GNDT-Table 34U5TPFON2AO/AITable 30R2TPFIP0AO/AITable 30U6GNDT-Table 34R3GNDT-Table 34U7TPFOP3AO/AITable 30R4TPFON1AO/AITable 30U8GNDR-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | P14  | GNDT     | -                 | Table 34                                     | U1   | TPFON0 | AO/AI             | Table 30                          |
| P17SD6ITable 29U4GNDT-Table 34R1GNDT-Table 34U5TPFON2AO/AITable 30R2TPFIP0AO/AITable 30U6GNDT-Table 34R3GNDT-Table 34U7TPFOP3AO/AITable 30R4TPFON1AO/AITable 30U8GNDR-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | P15  | SD4      | I                 | Table 29                                     | U2   | GNDT   | _                 | Table 34                          |
| R1GNDT-Table 34R2TPFIP0AO/AITable 30R3GNDT-Table 34R4TPFON1AO/AITable 30U5TPFOP3AO/AITable 30U6GNDT-Table 34U7TPFOP3AO/AITable 30U8GNDR-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | P16  | SD5      | I                 | Table 29                                     | U3   | TPFIP1 | AO/AI             | Table 30                          |
| R2TPFIP0AO/AITable 30U6GNDT-Table 34R3GNDT-Table 34U7TPFOP3AO/AITable 30R4TPFON1AO/AITable 30U8GNDR-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P17  | SD6      | I                 | Table 29                                     | U4   | GNDT   | _                 | Table 34                          |
| R3GNDT-Table 34U7TPFOP3AO/AITable 30R4TPFON1AO/AITable 30U8GNDR-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R1   | GNDT     | -                 | Table 34                                     | U5   | TPFON2 | AO/AI             | Table 30                          |
| R4     TPFON1     AO/AI     Table 30     U8     GNDR     -     Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | R2   | TPFIP0   | AO/AI             | Table 30                                     | U6   | GNDT   | -                 | Table 34                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R3   | GNDT     | -                 | Table 34                                     | U7   | TPFOP3 | AO/AI             | Table 30                          |
| R5 GNDT – Table 34 U9 TPFIN4 AO/AI Table 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R4   | TPFON1   | AO/AI             | Table 30                                     | U8   | GNDR   | -                 | Table 34                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R5   | GNDT     | -                 | Table 34                                     | U9   | TPFIN4 | AO/AI             | Table 30                          |
| R6     TPFIP2     AO/AI     Table 30     U10     GNDT     -     Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R6   | TPFIP2   | AO/AI             | Table 30                                     | U10  | GNDT   | -                 | Table 34                          |



| Ball | Signal | Type <sup>1</sup> | Reference for<br>Full Description |
|------|--------|-------------------|-----------------------------------|
| U11  | TPFON5 | AO/AI             | Table 30                          |
| U12  | GNDT   | -                 | Table 34                          |
| U13  | TPFIP5 | AO/AI             | Table 30                          |
| U14  | GNDT   | -                 | Table 34                          |
| U15  | TPFON6 | AO/AI             | Table 30                          |
| U16  | GNDT   | -                 | Table 34                          |
| U17  | GNDT   | -                 | Table 34                          |

# 3.3.3 SS-SMI1 BGA23 Ball List

The following tables provide the SS-SMII ball locations and signal names arranged in alphanumeric order as follows:

- Table 22, SS-SMII BGA23 Ball List in Alphanumeric Order by Signal Name
- Table 23, SS-SMII BGA23 Ball List in Alphanumeric Order by Ball Location, on page 75

# Table 22 SS-SMI1 BGA23 Ball List in Alphanumeric Order by Signal Name

| Signal    | Ball | Type <sup>1</sup> | Reference for<br>Full Description | Signal | Ball | Type <sup>1</sup> | Reference for<br>Full Description |
|-----------|------|-------------------|-----------------------------------|--------|------|-------------------|-----------------------------------|
| ADD_0     | N2   | I, ST, ID         | Table 32                          | GNDD   | D3   | -                 | Table 34                          |
| ADD_1     | N1   | I, ST, ID         | Table 32                          | GNDD   | D6   | -                 | Table 34                          |
| ADD_2     | M3   | I, ST, ID         | Table 32                          | GNDD   | D10  | -                 | Table 34                          |
| ADD_3     | M2   | I, ST, ID         | Table 32                          | GNDD   | D15  | -                 | Table 34                          |
| ADD_4     | L4   | I, ST, ID         | Table 32                          | GNDD   | E5   | -                 | Table 34                          |
| AMDIX_EN  | K1   | I, ST, IP         | Table 32                          | GNDD   | E7   | -                 | Table 34                          |
| CFG_1     | M1   | I, ST, ID         | Table 32                          | GNDD   | E9   | -                 | Table 34                          |
| CFG_2     | L3   | I, ST, ID         | Table 32                          | GNDD   | E11  | -                 | Table 34                          |
| CFG_3     | L2   | I, ST, ID         | Table 32                          | GNDD   | E13  | -                 | Table 34                          |
| FIFOSEL0  | A12  | I, ID, ST         | Table 32                          | GNDD   | E17  | -                 | Table 34                          |
| FIFOSEL1  | A15  | I, ID, ST         | Table 32                          | GNDD   | F13  | -                 | Table 34                          |
| G FX/TP L | M1   | I, ID, ST         | Table 32                          | GNDD   | H8   | -                 | Table 34                          |
|           | 4    |                   |                                   | GNDD   | H9   | _                 | Table 34                          |
| GNDD      | A1   | -                 | Table 34                          | GNDD   | H10  | -                 | Table 34                          |
| GNDD      | A9   | -                 | Table 34                          | GNDD   | J8   | -                 | Table 34                          |
| GNDD      | B3   | -                 | Table 34                          | GNDD   | J9   | -                 | Table 34                          |
| GNDD      | B7   | -                 | Table 34                          | GNDD   | J10  | -                 | Table 34                          |
| GNDD      | C5   | -                 | Table 34                          | GNDD   | K8   | -                 | Table 34                          |
| GNDD      | C13  | -                 | Table 34                          | GNDD   | K9   | _                 | Table 34                          |
| GNDD      | C17  | -                 | Table 34                          | GNDD   | K10  | -                 | Table 34                          |
| GNDD      | D1   | -                 | Table 34                          | L      | L .  | I                 | <u> </u>                          |



| Signal   | Ball    | Type <sup>1</sup> | Reference for<br>Full Description | Signal   | Ball | Type <sup>1</sup>  | Reference for<br>Full Description |
|----------|---------|-------------------|-----------------------------------|----------|------|--------------------|-----------------------------------|
| GNDPECL  | M5      | -                 | Table 34                          | LED2_3_L | G1   | OD, TS,<br>SL, IP  | Table 33                          |
| GNDPECL  | M1<br>3 | -                 | Table 34                          | LED3_1_L | F2   | OD, TS,            | Table 33                          |
| GNDR     | P5      | -                 | Table 34                          |          | 12   | SL, IP             |                                   |
| GNDR     | P6      | -                 | Table 34                          | LED3_2_L | G3   | OD, TS,<br>SL, IP  | Table 33                          |
| GNDR     | P13     | -                 | Table 34                          |          | G4   | OD, TS,            | Table 00                          |
| GNDR     | R7      | -                 | Table 34                          | LED3_3_L | G4   | SL, IP             | Table 33                          |
| GNDR     | R9      | -                 | Table 34                          | LED4_1_L | K16  | OD, TS,<br>SL, IP  | Table 33                          |
| GNDR     | R11     | -                 | Table 34                          |          |      | OD, TS,            |                                   |
| GNDR     | R13     | -                 | Table 34                          | LED4_2_L | K17  | SL, IP             | Table 33                          |
| GNDR     | U8      | -                 | Table 34                          | LED4_3_L | J17  | OD, TS,            | Table 33                          |
| GNDT     | P14     | -                 | Table 34                          |          |      | SL, IP             |                                   |
| GNDT     | R1      | -                 | Table 34                          | LED5_1_L | J15  | OD, TS,<br>SL, IP  | Table 33                          |
| GNDT     | R3      | -                 | Table 34                          | LED5_2_L | 14.6 | OD, TS,            | Table 22                          |
| GNDT     | R5      | -                 | Table 34                          | LED5_2_L | J16  | SL, IP             | Table 33                          |
| GNDT     | R15     | -                 | Table 34                          | LED5_3_L | H17  | OD, TS,<br>SL, IP  | Table 33                          |
| GNDT     | R17     | -                 | Table 34                          |          |      | OD, TS,            |                                   |
| GNDT     | T17     | -                 | Table 34                          | LED6_1_L | H15  | SL, IP             | Table 33                          |
| GNDT     | U2      | _                 | Table 34                          | LED6_2_L | H16  | OD, TS,            | Table 33                          |
| GNDT     | U4      | _                 | Table 34                          |          |      | SL, IP             |                                   |
| GNDT     | U6      | -                 | Table 34                          | LED6_3_L | G17  | OD, TS,<br>SL, IP  | Table 33                          |
| GNDT     | U10     | _                 | Table 34                          | LED7_1_L | G15  | OD, TS,            | Table 33                          |
| GNDT     | U12     | _                 | Table 34                          |          | 015  | SL, IP             |                                   |
| GNDT     | U14     | -                 | Table 34                          | LED7_2_L | F17  | OD, TS,<br>SL, IP  | Table 33                          |
| GNDT     | U16     | -                 | Table 34                          |          | =    | OD, TS,            |                                   |
| GNDT     | U17     | _                 | Table 34                          | LED7_3_L | F16  | SL, IP             | Table 33                          |
| LED0_1_L | К3      | OD, TS,<br>SL, IP | Table 33                          | MDC0     | E1   | I, ST, ID          | Table 28                          |
|          |         | OD, TS,           |                                   | MDC1     | B10  | I, ST, ID          | Table 28                          |
| LED0_2_L | K2      | SL, IP            | Table 33                          | MDDIS    | L1   | I, ST, ID          | Table 28                          |
| LED0_3_L | J1      | OD, TS,<br>SL, IP | Table 33                          | MDINT0_L | F1   | OD, TS,<br>SL, IP  | Table 28                          |
| LED1_1_L | J4      | OD, TS,<br>SL, IP | Table 33                          | MDINT1_L | C9   | OD, TS,<br>SL, IP  | Table 28                          |
| LED1_2_L | J3      | OD, TS,<br>SL, IP | Table 33                          | MDIO0    | F3   | I/O, TS,<br>SL, IP | Table 28                          |
| LED1_3_L | H1      | OD, TS,<br>SL, IP | Table 33                          | MDIO1    | A10  | I/O, TS,<br>SL, IP | Table 28                          |
| LED2_1_L | H2      | OD, TS,           | Table 33                          | MDIX     | D2   | I, ID, ST          | Table 32                          |
|          | 112     | SL, IP            |                                   | ModeSel0 | L16  | I, ST, ID          | Table 32                          |
| LED2_2_L | НЗ      | OD, TS,<br>SL, IP | Table 33                          | ModeSel1 | L17  | I, ST, ID          | Table 32                          |



| Signal | Ball | Type <sup>1</sup> | Reference for<br>Full Description | Signal   | Ball | Type <sup>1</sup> | Reference<br>Full Descri |
|--------|------|-------------------|-----------------------------------|----------|------|-------------------|--------------------------|
| NC     | A3   | -                 | Table 35                          | NC/      | A17  | I, ID, ST         | Table 35                 |
| NC     | A4   | -                 | Table 35                          | LINKHOLD |      |                   | Table 32                 |
| NC     | A5   | -                 | Table 35                          | No ball  | F6   | -                 | -                        |
| NC     | A7   | -                 | Table 35                          | No ball  | F7   | -                 | -                        |
| NC     | A13  | -                 | Table 35                          | No ball  | F8   | -                 | -                        |
| NC     | A14  | -                 | Table 35                          | No Ball  | E8   | -                 | -                        |
| NC     | A16  | _                 | Table 35                          | No Ball  | E10  | -                 | -                        |
| NC     | B2   | _                 | Table 35                          | No Ball  | F9   | -                 | -                        |
| NC     | B6   | _                 | Table 35                          | No Ball  | F10  | -                 | -                        |
| NC     | B8   | _                 | Table 35                          | No Ball  | F11  | -                 | -                        |
| NC     | B14  | _                 | Table 35                          | No Ball  | F12  | -                 | -                        |
| NC     | B16  | _                 | Table 35                          | No Ball  | G6   | -                 | _                        |
| NC     | C2   | _                 | Table 35                          | No Ball  | G7   | -                 | -                        |
| NC     | C4   | _                 | Table 35                          | No Ball  | G8   | -                 | -                        |
| NC     | C6   | _                 | Table 35                          | No Ball  | G9   | -                 | -                        |
| NC     | C10  | _                 | Table 35                          | No Ball  | G10  | -                 | -                        |
| NC     | C14  | _                 | Table 35                          | No Ball  | G11  | -                 | -                        |
| NC     | C14  | -                 | Table 35                          | No Ball  | G12  | -                 | -                        |
| NC     | D4   | -                 |                                   | No Ball  | H5   | -                 | -                        |
|        |      |                   | Table 35                          | No Ball  | H6   | _                 | _                        |
| NC     | D9   | -                 | Table 35                          | No Ball  | H7   | _                 | -                        |
| NC     | D11  | -                 | Table 35                          | No Ball  | H11  | _                 | -                        |
| NC     | D12  | -                 | Table 35                          | No Ball  | H12  | -                 | _                        |
| NC     | D16  | -                 | Table 35                          | No Ball  | H13  | _                 | _                        |
| NC     | E15  | -                 | Table 35                          | No Ball  | J6   | _                 | -                        |
| NC     | E16  | -                 | Table 35                          | No Ball  | J7   | _                 | -                        |
| NC     | F4   | -                 | Table 35                          | No Ball  | J11  |                   | _                        |
| NC     | F15  | -                 | Table 35                          | No Ball  | J12  | _                 | _                        |
| NC     | G2   | -                 | Table 35                          | No Ball  | K5   | _                 | _                        |
| NC     | G5   | -                 | Table 35                          | No Ball  | K6   | _                 | _                        |
| NC     | G14  | -                 | Table 35                          | No Ball  |      |                   | -                        |
| NC     | G16  | -                 | Table 35                          |          | K7   | _                 |                          |
| NC     | H4   | -                 | Table 35                          | No Ball  | K11  | -                 | -                        |
| NC     | H14  | _                 | Table 35                          | No Ball  | K12  | -                 | -                        |
| NC     | J2   | _                 | Table 35                          | No Ball  | K13  | -                 | -                        |
| NC     | J13  | -                 | Table 35                          | No Ball  | L6   | -                 | -                        |
| NC     | K4   | -                 | Table 35                          | No Ball  | L7   | -                 | -                        |
| NC     | K15  | -                 | Table 35                          | No Ball  | L8   | -                 | -                        |
|        |      | 1                 |                                   | No Ball  | L9   | -                 | -                        |


| ,       |         |                   | I                                 |         | 1    |                   |                                   |
|---------|---------|-------------------|-----------------------------------|---------|------|-------------------|-----------------------------------|
| Signal  | Ball    | Type <sup>1</sup> | Reference for<br>Full Description | Signal  | Ball | Type <sup>1</sup> | Reference for<br>Full Description |
| No Ball | L10     | -                 | -                                 | SD5     | P16  | 1                 | Table 29                          |
| No Ball | L11     |                   | _                                 | SD6     | P17  | I                 | Table 29                          |
| No Ball | L11     | -                 | -                                 | SD7     | N17  | I                 | Table 29                          |
| No Ball | M6      | -                 | -                                 | SECTION | L15  | I, ID, ST         | Table 32                          |
| No Ball | M7      | -                 | -                                 | SGND    | K14  | -                 | Table 34                          |
| No Ball | M8      | -                 | -                                 | тск     | M1   | I, ST, ID         | Table 31                          |
| No Ball | M9      | -                 | -                                 |         | 6    |                   |                                   |
| No Ball | M1      | _                 | _                                 | TDI     | N14  | I, ST, IP         | Table 31                          |
| Ho Bui  | 0       |                   |                                   | TDO     | N15  | O, TS             | Table 31                          |
| No Ball | M1<br>1 | -                 | -                                 | TMS     | N16  | I, ST, IP         | Table 31                          |
|         | M1      |                   |                                   | TPFIN0  | T1   | AO/AI             | Table 30                          |
| No Ball | 2       | _                 | -                                 | TPFIN1  | T4   | AO/AI             | Table 30                          |
| No Ball | N8      | -                 | -                                 | TPFIN2  | T5   | AO/AI             | Table 30                          |
| No Ball | N10     | -                 | -                                 | TPFIN3  | R8   | AO/AI             | Table 30                          |
| PAUSE   | D5      | ID, I, ST         | Table 32                          | TPFIN4  | U9   | AO/AI             | Table 30                          |
| PREASEL | D7      | I, ID, ST         | Table 32                          | TPFIN5  | T12  | AO/AI             | Table 30                          |
| PWRDWN  | L14     | I, ST, ID         | Table 32                          | TPFIN6  | T13  | AO/AI             | Table 30                          |
| REFCLK0 | E6      | I                 | Table 25                          | TPFIN7  | T16  | AO/AI             | Table 30                          |
| REFCLK1 | E12     | I                 | Table 25                          | TPFIP0  | R2   | AO/AI             | Table 30                          |
| DECET 1 | M1      | I, ST, IP         | Table 32                          | TPFIP1  | U3   | AO/AI             | Table 30                          |
| RESET_L | 5       |                   |                                   | TPFIP2  | R6   | AO/AI             | Table 30                          |
| RxCLK0  | E3      | O, TS, ID         | Table 27                          | TPFIP3  | T8   | AO/AI             | Table 30                          |
| RxCLK1  | B11     | O, TS, ID         | Table 27                          | TPFIP4  | Т9   | AO/AI             | Table 30                          |
| RxData0 | B1      | O, TS, ID         | Table 27                          | TPFIP5  | U13  | AO/AI             | Table 30                          |
| RxData1 | B4      | O, TS, ID         | Table 27                          | TPFIP6  | R12  | AO/AI             | Table 30                          |
| RxData2 | C7      | O, TS, ID         | Table 27                          | TPFIP7  | R16  | AO/AI             | Table 30                          |
| RxData3 | B9      | O, TS, ID         | Table 27                          | TPFON0  | U1   | AO/AI             | Table 30                          |
| RxData4 | C12     | O, TS, ID         | Table 27                          | TPFON1  | R4   | AO/AI             | Table 30                          |
| RxData5 | B15     | O, TS, ID         | Table 27                          | TPFON2  | U5   | AO/AI             | Table 30                          |
| RxData6 | B17     | O, TS, ID         | Table 27                          | TPFON3  | T7   | AO/AI             | Table 30                          |
| RxData7 | F14     | O, TS, ID         | Table 27                          | TPFON4  | R10  | AO/AI             | Table 30                          |
| RxSYNC0 | E4      | O, TS, ID         | Table 27                          | TPFON5  | U11  | AO/AI             | Table 30                          |
| RxSYNC1 | B12     | O, TS, ID         | Table 27                          | TPFON6  | U15  | AO/AI             | Table 30                          |
| SD_2P5V | P1      | I, ST, ID         | Table 29                          | TPFON7  | T15  | AO/AI             | Table 30                          |
| SD0     | P2      | I                 | Table 29                          | TPFOP0  | T2   | AO/AI             | Table 30                          |
| SD1     | N4      | I                 | Table 29                          | TPFOP1  | T3   | AO/AI             | Table 30                          |
| SD2     | P3      | I                 | Table 29                          | TPFOP2  | T6   | AO/AI             | Table 30                          |
| SD3     | N5      | I                 | Table 29                          | TPFOP3  | U7   | AO/AI             | Table 30                          |
| SD4     | P15     | I                 | Table 29                          |         | 1    | Į                 | ļ                                 |



| TPFOP4         T10         AO/AI         Table 30           TPFOP5         T11         AO/AI         Table 30           TPFOP6         T14         AO/AI         Table 30           TPFOP7         R14         AO/AI         Table 30           TRST_L         M1         Table 31         Table 31           TxCLK0         C8         I, ID         Table 27           TxLK1         D17         I, ID         Table 27           TxData0         E2         I, ID         Table 25           TxData1         C3         I, ID         Table 25           TxData2         B5         I, ID         Table 25           TxData4         A11         I, ID         Table 25           TxData5         B13         I, ID         Table 25           TxData6         D13         I, ID         Table 25           TxSLEW_0         N3         I, ST, ID         Table 32           TxSYNC0         A6         I, ID         Table 32           TxSYNC1         C16         I, ID         Table 34           VCCD         F5         -         Table 34           VCCD         J5         -         Table 34                                                                | Signal   | Ball | Type <sup>1</sup> | Reference for<br>Full Description |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|-------------------|-----------------------------------|
| TPFOP6         T14         AO/AI         Table 30           TPFOP7         R14         AO/AI         Table 30           TRST_L         M1         I, IP, ST         Table 31           TxCLK0         C8         I, ID         Table 27           TxCLK1         D17         I, ID         Table 27           TxData0         E2         I, ID         Table 25           TxData1         C3         I, ID         Table 25           TxData2         B5         I, ID         Table 25           TxData3         D8         I, ID         Table 25           TxData4         A11         I, ID         Table 25           TxData5         B13         I, ID         Table 25           TxData6         D13         I, ID         Table 25           TxData6         D13         I, ID         Table 25           TxSLEW_0         N3         I, ST, ID         Table 32           TxSYNC0         A6         I, ID         Table 32           TxSYNC1         C16         I, ID         Table 34           VCCD         J5         -         Table 34           VCCD         J5         -         Table 34                                                             | TPFOP4   | T10  | AO/AI             | Table 30                          |
| TPFOP7         R14         AO/AI         Table 30           TRST_L         M1<br>7         I, IP, ST         Table 31           TxCLK0         C8         I, ID         Table 27           TxCLK1         D17         I, ID         Table 27           TxData0         E2         I, ID         Table 25           TxData1         C3         I, ID         Table 25           TxData2         B5         I, ID         Table 25           TxData3         D8         I, ID         Table 25           TxData4         A11         I, ID         Table 25           TxData5         B13         I, ID         Table 25           TxData6         D13         I, ID         Table 25           TxData6         D13         I, ID         Table 25           TxData7         E14         I, ID         Table 25           TxSLEW_0         N3         I, ST, ID         Table 32           TxSYNC0         A6         I, ID         Table 34           VCCD         F5         -         Table 34           VCCD         J5         -         Table 34           VCCD         A8         -         Table 34                                                               | TPFOP5   | T11  | AO/AI             | Table 30                          |
| TRST_L       M1<br>7       I, IP, ST       Table 31         TxCLK0       C8       I, ID       Table 27         TxCLK1       D17       I, ID       Table 27         TxData0       E2       I, ID       Table 25         TxData1       C3       I, ID       Table 25         TxData2       B5       I, ID       Table 25         TxData3       D8       I, ID       Table 25         TxData4       A11       I, ID       Table 25         TxData5       B13       I, ID       Table 25         TxData6       D13       I, ID       Table 25         TxData6       D13       I, ID       Table 25         TxData7       E14       I, ID       Table 25         TxSLEW_0       N3       I, ST, ID       Table 32         TxSYNC0       A6       I, ID       Table 32         TxSYNC1       C16       I, ID       Table 34         VCCD       F5       -       Table 34         VCCD       G13       -       Table 34         VCCD       J14       -       Table 34         VCCI0       A8       -       Table 34         VCCIO       C11                                                                                                                                    | TPFOP6   | T14  | AO/AI             | Table 30                          |
| IRST_L       7       I, IP, ST       Table 31         TxCLK0       C8       I, ID       Table 27         TxCLK1       D17       I, ID       Table 27         TxData0       E2       I, ID       Table 25         TxData1       C3       I, ID       Table 25         TxData2       B5       I, ID       Table 25         TxData3       D8       I, ID       Table 25         TxData4       A11       I, ID       Table 25         TxData5       B13       I, ID       Table 25         TxData6       D13       I, ID       Table 25         TxData6       D13       I, ID       Table 25         TxData7       E14       I, ID       Table 25         TxSLEW_0       N3       I, ST, ID       Table 32         TxSYNC1       C16       I, ID       Table 32         TxSYNC1       C16       I, ID       Table 34         VCCD       F5       -       Table 34         VCCD       G13       -       Table 34         VCCD       J14       -       Table 34         VCCI0       A8       -       Table 34         VCCI0       C11                                                                                                                                         | TPFOP7   | R14  | AO/AI             | Table 30                          |
| TxCLK1         D17         I, ID         Table 27           TxData0         E2         I, ID         Table 25           TxData1         C3         I, ID         Table 25           TxData2         B5         I, ID         Table 25           TxData3         D8         I, ID         Table 25           TxData3         D8         I, ID         Table 25           TxData4         A11         I, ID         Table 25           TxData5         B13         I, ID         Table 25           TxData6         D13         I, ID         Table 25           TxData7         E14         I, ID         Table 25           TxSLEW_0         N3         I, ST, ID         Table 32           TxSYNC0         A6         I, ID         Table 32           TxSYNC1         C16         I, ID         Table 34           VCCD         F5         -         Table 34           VCCD         J5         -         Table 34           VCCI0         A8         -         Table 34           VCCI0         A8         -         Table 34           VCCI0         C11         -         Table 34           VCCI0                                                                | TRST_L   |      | I, IP, ST         | Table 31                          |
| TxData0         E2         I, ID         Table 25           TxData1         C3         I, ID         Table 25           TxData2         B5         I, ID         Table 25           TxData3         D8         I, ID         Table 25           TxData3         D8         I, ID         Table 25           TxData4         A11         I, ID         Table 25           TxData5         B13         I, ID         Table 25           TxData6         D13         I, ID         Table 25           TxData7         E14         I, ID         Table 32           TxSLEW_0         N3         I, ST, ID         Table 32           TxSYNC0         A6         I, ID         Table 27           VCCD         F5         -         Table 34           VCCD         G13         -         Table 34           VCCD         J5         -         Table 34           VCCD         J14         -         Table 34           VCCIO         A8         -         Table 34           VCCIO         C11         -         Table 34           VCCIO         C11         -         Table 34           VCCIO <td< td=""><td>TxCLK0</td><td>C8</td><td>I, ID</td><td>Table 27</td></td<> | TxCLK0   | C8   | I, ID             | Table 27                          |
| TxData1         C3         I, ID         Table 25           TxData2         B5         I, ID         Table 25           TxData3         D8         I, ID         Table 25           TxData4         A11         I, ID         Table 25           TxData5         B13         I, ID         Table 25           TxData6         D13         I, ID         Table 25           TxData6         D13         I, ID         Table 25           TxData7         E14         I, ID         Table 32           TxSLEW_0         N3         I, ST, ID         Table 32           TxSVNC0         A6         I, ID         Table 27           VCCD         F5         -         Table 34           VCCD         G13         -         Table 34           VCCD         J5         -         Table 34           VCCD         J14         -         Table 34           VCCIO         A8         -         Table 34           VCCIO         A8         -         Table 34           VCCIO         C11         -         Table 34           VCCIO         C11         -         Table 34           VCCIO         D14<                                                                    | TxCLK1   | D17  | I, ID             | Table 27                          |
| TxData2         B5         I, ID         Table 25           TxData3         D8         I, ID         Table 25           TxData4         A11         I, ID         Table 25           TxData5         B13         I, ID         Table 25           TxData6         D13         I, ID         Table 25           TxData6         D13         I, ID         Table 25           TxData7         E14         I, ID         Table 32           TxSLEW_0         N3         I, ST, ID         Table 32           TxSLEW_1         M4         I, ST, ID         Table 32           TxSYNC0         A6         I, ID         Table 32           TxSYNC1         C16         I, ID         Table 34           VCCD         F5         -         Table 34           VCCD         G13         -         Table 34           VCCD         J5         -         Table 34           VCCD         J14         -         Table 34           VCCIO         A8         -         Table 34           VCCIO         C11         -         Table 34           VCCIO         D14         -         Table 34           VCCIO                                                                     | TxData0  | E2   | I, ID             | Table 25                          |
| TxData3         D8         I, ID         Table 25           TxData4         A11         I, ID         Table 25           TxData5         B13         I, ID         Table 25           TxData6         D13         I, ID         Table 25           TxData7         E14         I, ID         Table 25           TxSLEW_0         N3         I, ST, ID         Table 32           TxSLEW_1         M4         I, ST, ID         Table 32           TxSYNC0         A6         I, ID         Table 27           VCCD         F5         -         Table 34           VCCD         G13         -         Table 34           VCCD         J5         -         Table 34           VCCD         J14         -         Table 34           VCCIO         A8         -         Table 34           VCCIO         C11         -         Table 34           VCCIO         D14         -         Table 34           VCCIO         D14                                                                          | TxData1  | C3   | I, ID             | Table 25                          |
| TxData4         A11         I, ID         Table 25           TxData5         B13         I, ID         Table 25           TxData6         D13         I, ID         Table 25           TxData7         E14         I, ID         Table 25           TxSLEW_0         N3         I, ST, ID         Table 32           TxSLEW_1         M4         I, ST, ID         Table 32           TxSYNC0         A6         I, ID         Table 27           TxSYNC1         C16         I, ID         Table 34           VCCD         F5         -         Table 34           VCCD         J5         -         Table 34           VCCD         J4         -         Table 34           VCCD         J5         -         Table 34           VCCIO         A8         -         Table 34           VCCIO         C11         -         Table 34           VCCIO         C11         -         Table 34           VCCIO         D14         -         Table 34           VCCIO         D14         -         Table 34           VCCIO         D14         -         Table 34           VCCR         N13                                                                            | TxData2  | B5   | I, ID             | Table 25                          |
| TxData5         B13         I, ID         Table 25           TxData6         D13         I, ID         Table 25           TxData7         E14         I, ID         Table 25           TxSLEW_0         N3         I, ST, ID         Table 32           TxSLEW_1         M4         I, ST, ID         Table 32           TxSYNC0         A6         I, ID         Table 27           VCCD         F5         -         Table 34           VCCD         G13         -         Table 34           VCCD         J5         -         Table 34           VCCD         J5         -         Table 34           VCCD         J4         -         Table 34           VCCD         A8         -         Table 34           VCCIO         A8         -         Table 34           VCCIO         C11         -         Table 34           VCCIO         C11         -         Table 34           VCCIO         D14         -         Table 34           VCCIO         D14         -         Table 34           VCCPECL         L5         -         Table 34           VCCR         P4         - <td>TxData3</td> <td>D8</td> <td>I, ID</td> <td>Table 25</td>                   | TxData3  | D8   | I, ID             | Table 25                          |
| TxData6         D13         I, ID         Table 25           TxData7         E14         I, ID         Table 25           TxSLEW_0         N3         I, ST, ID         Table 32           TxSLEW_1         M4         I, ST, ID         Table 32           TxSYNC0         A6         I, ID         Table 32           TxSYNC1         C16         I, ID         Table 27           VCCD         F5         -         Table 34           VCCD         G13         -         Table 34           VCCD         J5         -         Table 34           VCCD         J4         -         Table 34           VCCD         J4         -         Table 34           VCCD         A8         -         Table 34           VCCIO         C11         -         Table 34           VCCIO         C11         -         Table 34           VCCIO         D14         -         Table 34           VCCIO         D14         -         Table 34           VCCPECL         L5         -         Table 34           VCCR         P4         -         Table 34           VCCR         P4         -                                                                                  | TxData4  | A11  | I, ID             | Table 25                          |
| TxData7         E14         I, ID         Table 25           TxSLEW_0         N3         I, ST, ID         Table 32           TxSLEW_1         M4         I, ST, ID         Table 32           TxSYNC0         A6         I, ID         Table 27           TxSYNC1         C16         I, ID         Table 27           VCCD         F5         -         Table 34           VCCD         G13         -         Table 34           VCCD         J5         -         Table 34           VCCD         J5         -         Table 34           VCCD         A8         -         Table 34           VCCIO         A8         -         Table 34           VCCIO         C11         -         Table 34           VCCIO         C11         -         Table 34           VCCIO         D14         -         Table 34           VCCIO         D14         -         Table 34           VCCIO         D14         -         Table 34           VCCPECL         L5         -         Table 34           VCCR         P4         -         Table 34           VCCR         P4         -                                                                                       | TxData5  | B13  | I, ID             | Table 25                          |
| TxSLEW_0       N3       I, ST, ID       Table 32         TxSLEW_1       M4       I, ST, ID       Table 32         TxSYNC0       A6       I, ID       Table 27         TxSYNC1       C16       I, ID       Table 27         VCCD       F5       -       Table 34         VCCD       G13       -       Table 34         VCCD       J5       -       Table 34         VCCD       J14       -       Table 34         VCCIO       A2       -       Table 34         VCCIO       A8       -       Table 34         VCCIO       C11       -       Table 34         VCCIO       D14       -       Table 34         VCCPECL       L5       -       Table 34         VCCR       N13       -       Table 34         VCCR       P4       -       Table 34         VCCR       P8       -       Table 34         VCCR       P8       -       Table 34 <t< td=""><td>TxData6</td><td>D13</td><td>I, ID</td><td>Table 25</td></t<>                                                                                                         | TxData6  | D13  | I, ID             | Table 25                          |
| TxSLEW_1       M4       I, ST, ID       Table 32         TxSYNC0       A6       I, ID       Table 27         TxSYNC1       C16       I, ID       Table 27         VCCD       F5       -       Table 34         VCCD       G13       -       Table 34         VCCD       J5       -       Table 34         VCCD       J5       -       Table 34         VCCD       J2       -       Table 34         VCCIO       A8       -       Table 34         VCCIO       A8       -       Table 34         VCCIO       C1       -       Table 34         VCCIO       D14       -       Table 34         VCCPECL       L5       -       Table 34         VCCR       N13       -       Table 34         VCCR       P4       -       Table 34         VCCR       P8       -       Table 34         VCCR       P8       -       Table 34         VCCR                                                                                                                                                                                        | TxData7  | E14  | I, ID             | Table 25                          |
| TxSYNC0         A6         I, ID         Table 27           TxSYNC1         C16         I, ID         Table 27           VCCD         F5         -         Table 34           VCCD         G13         -         Table 34           VCCD         J5         -         Table 34           VCCD         J14         -         Table 34           VCCIO         A2         -         Table 34           VCCIO         A8         -         Table 34           VCCIO         C1         -         Table 34           VCCIO         C1         -         Table 34           VCCIO         C1         -         Table 34           VCCIO         D14         -         Table 34           VCCIO         D14         -         Table 34           VCCIO         D14         -         Table 34           VCCPECL         L5         -         Table 34           VCCR         N13         -         Table 34           VCCR         P4         -         Table 34           VCCR         P8         -         Table 34           VCCR         P8         -         Table 34 <td>TxSLEW_0</td> <td>N3</td> <td>I, ST, ID</td> <td>Table 32</td>                                 | TxSLEW_0 | N3   | I, ST, ID         | Table 32                          |
| TxSYNC1       C16       I, ID       Table 27         VCCD       F5       -       Table 34         VCCD       G13       -       Table 34         VCCD       J5       -       Table 34         VCCD       J5       -       Table 34         VCCD       J14       -       Table 34         VCCIO       A2       -       Table 34         VCCIO       A8       -       Table 34         VCCIO       C1       -       Table 34         VCCIO       C1       -       Table 34         VCCIO       C1       -       Table 34         VCCIO       D14       -       Table 34         VCCIO       D14       -       Table 34         VCCPECL       L5       -       Table 34         VCCR       N13       -       Table 34         VCCR       P4       -       Table 34         VCCR       P8       -       Table 34         VCCR       P8       -       Table 34         VCCR       P9       -       Table 34                                                                                                                                                                                                                                                                   | TxSLEW_1 | M4   | I, ST, ID         | Table 32                          |
| VCCD       F5       -       Table 34         VCCD       G13       -       Table 34         VCCD       J5       -       Table 34         VCCD       J14       -       Table 34         VCCIO       A2       -       Table 34         VCCIO       A8       -       Table 34         VCCIO       C1       -       Table 34         VCCIO       D14       -       Table 34         VCCIO       D14       -       Table 34         VCCPECL       L5       -       Table 34         VCCR       N13       -       Table 34         VCCR       P4       -       Table 34         VCCR       P7       -       Table 34         VCCR       P8       -       Table 34         VCCR       P9       -       Table 34         VCCR       P10       -       Table 34                                                                                                                                                                                                                                                                         | TxSYNC0  | A6   | I, ID             | Table 27                          |
| VCCD       G13       -       Table 34         VCCD       J5       -       Table 34         VCCD       J14       -       Table 34         VCCIO       A2       -       Table 34         VCCIO       A2       -       Table 34         VCCIO       A8       -       Table 34         VCCIO       C1       -       Table 34         VCCIO       C1       -       Table 34         VCCIO       D14       -       Table 34         VCCPECL       L5       -       Table 34         VCCR       N13       -       Table 34         VCCR       P4       -       Table 34         VCCR       P8       -       Table 34         VCCR       P8       -       Table 34         VCCR       P9       -       Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TxSYNC1  | C16  | I, ID             | Table 27                          |
| VCCDJ5-Table 34VCCDJ14-Table 34VCCIOA2-Table 34VCCIOA8-Table 34VCCIOC1-Table 34VCCIOC11-Table 34VCCIOC11-Table 34VCCIOD14-Table 34VCCPECLL5-Table 34VCCPECLL13-Table 34VCCRN13-Table 34VCCRP4-Table 34VCCRP7-Table 34VCCRP8-Table 34VCCRP9-Table 34VCCRP10-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | VCCD     | F5   | _                 | Table 34                          |
| VCCDJ14-Table 34VCCIOA2-Table 34VCCIOA8-Table 34VCCIOC1-Table 34VCCIOC11-Table 34VCCIOD14-Table 34VCCPECLL5-Table 34VCCRN13-Table 34VCCRP4-Table 34VCCRP7-Table 34VCCRP8-Table 34VCCRP9-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | VCCD     | G13  | -                 | Table 34                          |
| VCCIOA2-Table 34VCCIOA8-Table 34VCCIOC1-Table 34VCCIOC11-Table 34VCCIOD14-Table 34VCCPECLL5-Table 34VCCPECLL13-Table 34VCCRN13-Table 34VCCRP4-Table 34VCCRP7-Table 34VCCRP8-Table 34VCCRP9-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | VCCD     | J5   | -                 | Table 34                          |
| VCCIOA8–Table 34VCCIOC1–Table 34VCCIOC11–Table 34VCCIOD14–Table 34VCCPECLL5–Table 34VCCPECLL13–Table 34VCCRN13–Table 34VCCRP4–Table 34VCCRP7–Table 34VCCRP8–Table 34VCCRP9–Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | VCCD     | J14  | _                 | Table 34                          |
| VCCIOC1-Table 34VCCIOC11-Table 34VCCIOD14-Table 34VCCPECLL5-Table 34VCCPECLL13-Table 34VCCRN13-Table 34VCCRP4-Table 34VCCRP7-Table 34VCCRP8-Table 34VCCRP9-Table 34VCCRP10-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | VCCIO    | A2   | -                 | Table 34                          |
| VCCIOC11-Table 34VCCIOD14-Table 34VCCPECLL5-Table 34VCCPECLL13-Table 34VCCRN13-Table 34VCCRP4-Table 34VCCRP7-Table 34VCCRP8-Table 34VCCRP9-Table 34VCCRP9-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | VCCIO    | A8   | _                 | Table 34                          |
| VCCIOD14-Table 34VCCPECLL5-Table 34VCCPECLL13-Table 34VCCRN13-Table 34VCCRP4-Table 34VCCRP7-Table 34VCCRP8-Table 34VCCRP9-Table 34VCCRP10-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | VCCIO    | C1   | -                 | Table 34                          |
| VCCPECLL5-Table 34VCCPECLL13-Table 34VCCRN13-Table 34VCCRP4-Table 34VCCRP7-Table 34VCCRP8-Table 34VCCRP9-Table 34VCCRP9-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | VCCIO    | C11  | _                 | Table 34                          |
| VCCPECLL13-Table 34VCCRN13-Table 34VCCRP4-Table 34VCCRP7-Table 34VCCRP8-Table 34VCCRP9-Table 34VCCRP10-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | VCCIO    | D14  | _                 | Table 34                          |
| VCCRN13-Table 34VCCRP4-Table 34VCCRP7-Table 34VCCRP8-Table 34VCCRP9-Table 34VCCRP10-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | VCCPECL  | L5   | _                 | Table 34                          |
| VCCRP4-Table 34VCCRP7-Table 34VCCRP8-Table 34VCCRP9-Table 34VCCRP10-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | VCCPECL  | L13  | -                 | Table 34                          |
| VCCRP7-Table 34VCCRP8-Table 34VCCRP9-Table 34VCCRP10-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | VCCR     | N13  | -                 | Table 34                          |
| VCCRP8–Table 34VCCRP9–Table 34VCCRP10–Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | VCCR     | P4   | -                 | Table 34                          |
| VCCRP9-Table 34VCCRP10-Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | VCCR     | P7   | _                 | Table 34                          |
| VCCR P10 - Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | VCCR     | P8   | -                 | Table 34                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | VCCR     | P9   | _                 | Table 34                          |
| VCCR P11 – Table 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | VCCR     | P10  | -                 | Table 34                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | VCCR     | P11  | -                 | Table 34                          |

| Signal | Ball | Type <sup>1</sup> | Reference for<br>Full Description |
|--------|------|-------------------|-----------------------------------|
| VCCR   | P12  | -                 | Table 34                          |
| VCCT   | N6   | -                 | Table 34                          |
| VCCT   | N7   | -                 | Table 34                          |
| VCCT   | N9   | -                 | Table 34                          |
| VCCT   | N11  | -                 | Table 34                          |
| VCCT   | N12  | -                 | Table 34                          |



#### Table 23 SS-SMI1 BGA23 Ball List in Alphanumeric Order by Ball Location

| Ball | Signal          | Type <sup>1</sup> | Reference for<br>Full Description | Ball | Signal   | Type <sup>1</sup>      | Reference fo<br>Full Descript |
|------|-----------------|-------------------|-----------------------------------|------|----------|------------------------|-------------------------------|
| A1   | GNDD            | -                 | Table 34                          | C3   | TxData1  | I, ID                  | Table 25                      |
| A2   | VCCIO           | -                 | Table 34                          | C4   | NC       | -                      | Table 35                      |
| A3   | NC              | -                 | Table 35                          | C5   | GNDD     | -                      | Table 34                      |
| A4   | NC              | -                 | Table 35                          | C6   | NC       | -                      | Table 35                      |
| A5   | NC              | -                 | Table 35                          | C7   | RxData2  | O, TS, ID              | Table 27                      |
| A6   | TxSYNC0         | I, ID             | Table 27                          | C8   | TxCLK0   | I, ID                  | Table 27                      |
| A7   | NC              | -                 | Table 35                          | C9   | MDINT1_L | OD, TS,                | Table 28                      |
| A8   | VCCIO           | -                 | Table 34                          |      | _        | SL, IP                 |                               |
| A9   | GNDD            | -                 | Table 34                          | C10  | NC       | _                      | Table 35                      |
| A10  | MDIO1           | I/O, TS,          | Table 28                          | C11  | VCCIO    | -                      | Table 34                      |
|      |                 | SL, IP            |                                   | C12  | RxData4  | O, TS, ID              | Table 27                      |
| A11  | TxData4         | I, ID             | Table 25                          | C13  | GNDD     | _                      | Table 34                      |
| A12  | FIFOSEL0        | I, ID, ST         | Table 32                          | C14  | NC       | -                      | Table 35                      |
| A13  | NC              | -                 | Table 35                          | C15  | NC       | -                      | Table 35                      |
| A14  | NC              | -                 | Table 35                          | C16  | TxSYNC1  | I, ID                  | Table 27                      |
| A15  | FIFOSEL1        | I, ID, ST         | Table 32                          | C17  | GNDD     | -                      | Table 34                      |
| A16  | NC              | -                 | Table 35                          | D1   | GNDD     | -                      | Table 34                      |
| A17  | NC/<br>LINKHOLD | I, ID, ST         | Table 35<br>Table 32              | D2   | MDIX     | I, ID, ST              | Table 32                      |
| B1   | RxData0         | O, TS, ID         | Table 27                          | D3   | GNDD     | -                      | Table 34                      |
|      | NC              | – U, 13, ID       |                                   | D4   | NC       | -                      | Table 35                      |
| B2   | -               |                   | Table 35                          | D5   | PAUSE    | ID, I, ST              | Table 32                      |
| B3   | GNDD            | -                 | Table 34                          | D6   | GNDD     | -                      | Table 34                      |
| B4   | RxData1         | O, TS, ID         | Table 27                          | D7   | PREASEL  | I, ID, ST              | Table 32                      |
| B5   | TxData2         | I, ID             | Table 25                          | D8   | TxData3  | I, ID                  | Table 25                      |
| B6   | NC              | -                 | Table 35                          | D9   | NC       | -                      | Table 35                      |
| B7   | GNDD            | -                 | Table 34                          | D10  | GNDD     | -                      | Table 34                      |
| B8   | NC              | -                 | Table 35                          | D11  | NC       | -                      | Table 35                      |
| B9   | RxData3         | O, TS, ID         | Table 27                          | D12  | NC       | -                      | Table 35                      |
| B10  | MDC1            | I, ST, ID         | Table 28                          | D13  | TxData6  | I, ID                  | Table 25                      |
| B11  | RxCLK1          | O, TS, ID         | Table 27                          | D14  | VCCIO    | _                      | Table 34                      |
| B12  | RxSYNC1         | O, TS, ID         | Table 27                          | D15  | GNDD     | _                      | Table 34                      |
| B13  | TxData5         | I, ID             | Table 25                          | D16  | NC       | _                      | Table 35                      |
| B14  | NC              | -                 | Table 35                          | D17  | TxCLK1   | I, ID                  | Table 27                      |
| B15  | RxData5         | O, TS, ID         | Table 27                          | E1   | MDC0     | I, ST, ID              | Table 28                      |
| B16  | NC              | -                 | Table 35                          | E2   | TxData0  | I, ID                  | Table 25                      |
| B17  | RxData6         | O, TS, ID         | Table 27                          | E3   | RxCLK0   | O, TS, ID              | Table 27                      |
| C1   | VCCIO           | -                 | Table 34                          | E4   | RxSYNC0  | 0, 13, 1D<br>0, TS, 1D | Table 27                      |
| C2   | NC              | -                 | Table 35                          | E5   | GNDD     | – U, 13, 10            | Table 34                      |



|      |          |                   | 1                                 |      |          | Г                 |                                   |
|------|----------|-------------------|-----------------------------------|------|----------|-------------------|-----------------------------------|
| Ball | Signal   | Type <sup>1</sup> | Reference for<br>Full Description | Ball | Signal   | Type <sup>1</sup> | Reference for<br>Full Description |
| E6   | REFCLK0  | I                 | Table 25                          | G5   | NC       | -                 | Table 35                          |
| E7   | GNDD     | -                 | Table 34                          | G6   | No Ball  | -                 | _                                 |
| E8   | No Ball  | -                 | -                                 | G7   | No Ball  | -                 | -                                 |
| E9   | GNDD     | -                 | Table 34                          | G8   | No Ball  | -                 | -                                 |
| E10  | No Ball  | -                 | -                                 | G9   | No Ball  | -                 | -                                 |
| E11  | GNDD     | -                 | Table 34                          | G10  | No Ball  | -                 | -                                 |
| E12  | REFCLK1  | 1                 | Table 25                          | G11  | No Ball  | -                 | -                                 |
| E13  | GNDD     | -                 | Table 34                          | G12  | No Ball  | -                 | -                                 |
| E14  | TxData7  | I, ID             | Table 25                          | G13  | VCCD     | -                 | Table 34                          |
| E15  | NC       | -                 | Table 35                          | G14  | NC       | -                 | Table 35                          |
| E16  | NC       | -                 | Table 35                          | G15  | LED7_1_L | OD, TS,           | Table 33                          |
| E17  | GNDD     | -                 | Table 34                          |      |          | SL, IP            |                                   |
| F1   | MDINT0 L | OD, TS,           | Table 28                          | G16  | NC       | -                 | Table 35                          |
|      |          | SL, IP<br>OD, TS, |                                   | G17  | LED6_3_L | OD, TS,<br>SL, IP | Table 33                          |
| F2   | LED3_1_L | SL, IP            | Table 33                          | H1   | LED1_3_L | OD, TS,<br>SL, IP | Table 33                          |
| F3   | MDIO0    | SL, IP            | Table 28                          | H2   | LED2_1_L | OD, TS,<br>SL, IP | Table 33                          |
| F4   | NC       | -                 | Table 35                          | 110  |          | OD, TS,           | Table 00                          |
| F5   | VCCD     | -                 | Table 34                          | H3   | LED2_2_L | SL, IP            | Table 33                          |
| F6   | No ball  | -                 | -                                 | H4   | NC       | -                 | Table 35                          |
| F7   | No ball  | -                 | -                                 | H5   | No Ball  | -                 | -                                 |
| F8   | No ball  | -                 | -                                 | H6   | No Ball  | -                 | -                                 |
| F9   | No Ball  | -                 | -                                 | H7   | No Ball  | -                 | _                                 |
| F10  | No Ball  | -                 | -                                 | H8   | GNDD     | -                 | Table 34                          |
| F11  | No Ball  | -                 | -                                 | H9   | GNDD     | -                 | Table 34                          |
| F12  | No Ball  | -                 | -                                 | H10  | GNDD     | -                 | Table 34                          |
| F13  | GNDD     | -                 | Table 34                          | H11  | No Ball  | -                 | -                                 |
| F14  | RxData7  | O, TS, ID         | Table 27                          | H12  | No Ball  | -                 | -                                 |
| F15  | NC       | -                 | Table 35                          | H13  | No Ball  | -                 | -                                 |
| F16  | LED7_3_L | OD, TS,<br>SL, IP | Table 33                          | H14  | NC       | -                 | Table 35                          |
| F17  | LED7_2_L | OD, TS,<br>SL, IP | Table 33                          | H15  | LED6_1_L | OD, TS,<br>SL, IP | Table 33                          |
| G1   | LED2_3_L | OD, TS,<br>SL, IP | Table 33                          | H16  | LED6_2_L | OD, TS,<br>SL, IP | Table 33                          |
| G2   | NC       | -                 | Table 35                          | H17  | LED5_3_L | OD, TS,<br>SL, IP | Table 33                          |
| G3   | LED3_2_L | OD, TS,<br>SL, IP | Table 33                          | J1   | LED0_3_L | OD, TS,<br>SL, IP | Table 33                          |
| G4   | LED3_3_L | OD, TS,<br>SL, IP | Table 33                          | J2   | NC       | -                 | Table 35                          |



|      | ſ        | r                 | ,                                 |      | ſ         | r                 | 1                                 |
|------|----------|-------------------|-----------------------------------|------|-----------|-------------------|-----------------------------------|
| Ball | Signal   | Type <sup>1</sup> | Reference for<br>Full Description | Ball | Signal    | Type <sup>1</sup> | Reference for<br>Full Description |
| J3   | LED1_2_L | OD, TS,           | Table 33                          | L2   | CFG_3     | I, ST, ID         | Table 32                          |
|      |          | SL, IP            |                                   | L3   | CFG_2     | I, ST, ID         | Table 32                          |
| J4   | LED1_1_L | OD, TS,<br>SL, IP | Table 33                          | L4   | ADD_4     | I, ST, ID         | Table 32                          |
| J5   | VCCD     | -                 | Table 34                          | L5   | VCCPECL   | -                 | Table 34                          |
| J6   | No Ball  | -                 | -                                 | L6   | No Ball   | -                 | -                                 |
| J7   | No Ball  | -                 | -                                 | L7   | No Ball   | -                 | -                                 |
| J8   | GNDD     | -                 | Table 34                          | L8   | No Ball   | -                 | -                                 |
| J9   | GNDD     | -                 | Table 34                          | L9   | No Ball   | -                 | -                                 |
| J10  | GNDD     | _                 | Table 34                          | L10  | No Ball   | -                 | -                                 |
| J11  | No Ball  |                   | -                                 | L11  | No Ball   | -                 | -                                 |
| J12  | No Ball  | -                 | -                                 | L11  | No Ball   | -                 | -                                 |
| J13  | NC       | -                 | Table 35                          | L13  | VCCPECL   | -                 | Table 34                          |
| J14  | VCCD     | _                 | Table 34                          | L14  | PWRDWN    | I, ST, ID         | Table 32                          |
| 14.5 |          | OD, TS,           | Table 22                          | L15  | SECTION   | I, ID, ST         | Table 32                          |
| J15  | LED5_1_L | SL, IP            | Table 33                          | L16  | ModeSel0  | I, ST, ID         | Table 32                          |
| J16  | LED5_2_L | OD, TS,<br>SL, IP | Table 33                          | L17  | ModeSel1  | I, ST, ID         | Table 32                          |
|      |          | OD, TS,           | T 11 00                           | M1   | CFG_1     | I, ST, ID         | Table 32                          |
| J17  | LED4_3_L | SL, IP            | Table 33                          | M2   | ADD_3     | I, ST, ID         | Table 32                          |
| K1   | AMDIX_EN | I, ST, IP         | Table 32                          | M3   | ADD_2     | I, ST, ID         | Table 32                          |
| K2   | LED0_2_L | OD, TS,           | Table 33                          | M4   | TxSLEW_1  | I, ST, ID         | Table 32                          |
|      |          | SL, IP            |                                   | M5   | GNDPECL   | -                 | Table 34                          |
| К3   | LED0_1_L | OD, TS,<br>SL, IP | Table 33                          | M6   | No Ball   | -                 | _                                 |
| K4   | NC       | -                 | Table 35                          | M7   | No Ball   | -                 | -                                 |
| K5   | No Ball  | -                 | -                                 | M8   | No Ball   | -                 | -                                 |
| K6   | No Ball  | -                 | -                                 | M9   | No Ball   | -                 | -                                 |
| K7   | No Ball  | _                 | -                                 | M10  | No Ball   | -                 | -                                 |
| K8   | GNDD     | -                 | Table 34                          | M11  | No Ball   | -                 | -                                 |
| K9   | GNDD     | -                 | Table 34                          | M12  | No Ball   | -                 | -                                 |
| K10  | GNDD     | -                 | Table 34                          | M13  | GNDPECL   | -                 | Table 34                          |
| K11  | No Ball  | -                 | -                                 | M14  | G_FX/TP_L | I, ID, ST         | Table 32                          |
| K12  | No Ball  | -                 | -                                 | M15  | RESET_L   | I, IP, ST         | Table 32                          |
| K13  | No Ball  | -                 | -                                 | M16  | ТСК       | I, ST, ID         | Table 31                          |
| K14  | SGND     | _                 | Table 34                          | M17  | TRST_L    | I, IP, ST         | Table 31                          |
| K15  | NC       | _                 | Table 35                          | N1   | ADD_1     | I, ID, ST         | Table 32                          |
| K16  |          | OD, TS,           | Table 22                          | N2   | ADD_0     | I, ID, ST         | Table 32                          |
| K16  | LED4_1_L | SL, IP            | Table 33                          | N3   | TxSLEW_0  | I, ID, ST         | Table 32                          |
| K17  | LED4_2_L | OD, TS,<br>SL, IP | Table 33                          | N4   | SD1       | 1                 | Table 29                          |
| L1   | MDDIS    | I, ST, ID         | Table 28                          | N5   | SD3       | 1                 | Table 29                          |
|      | •        | •                 |                                   |      |           |                   |                                   |



|      |         | r                 | 1                                 |      |        |                   |                                   |
|------|---------|-------------------|-----------------------------------|------|--------|-------------------|-----------------------------------|
| Ball | Signal  | Type <sup>1</sup> | Reference for<br>Full Description | Ball | Signal | Type <sup>1</sup> | Reference for<br>Full Description |
| N6   | VCCT    | -                 | Table 34                          | R10  | TPFON4 | AO/AI             | Table 30                          |
| N7   | VCCT    | -                 | Table 34                          | R11  | GNDR   | -                 | Table 34                          |
| N8   | No Ball | -                 | -                                 | R12  | TPFIP6 | AO/AI             | Table 30                          |
| N9   | VCCT    | -                 | Table 34                          | R13  | GNDR   | -                 | Table 34                          |
| N10  | No Ball | -                 | -                                 | R14  | TPFOP7 | AO/AI             | Table 30                          |
| N11  | VCCT    | -                 | Table 34                          | R15  | GNDT   | -                 | Table 34                          |
| N12  | VCCT    | -                 | Table 34                          | R16  | TPFIP7 | AO/AI             | Table 30                          |
| N13  | VCCR    | -                 | Table 34                          | R17  | GNDT   | -                 | Table 34                          |
| N14  | TDI     | I, ST, IP         | Table 31                          | T1   | TPFIN0 | AO/AI             | Table 30                          |
| N15  | TDO     | O, TS             | Table 31                          | T2   | TPFOP0 | AO/AI             | Table 30                          |
| N16  | TMS     | I, ST, IP         | Table 31                          | Т3   | TPFOP1 | AO/AI             | Table 30                          |
| N17  | SD7     | 1                 | Table 29                          | T4   | TPFIN1 | AO/AI             | Table 30                          |
| P1   | SD_2P5V | I, ST, ID         | Table 29                          | T5   | TPFIN2 | AO/AI             | Table 30                          |
| P2   | SD0     | I                 | Table 29                          | Т6   | TPFOP2 | AO/AI             | Table 30                          |
| P3   | SD2     | 1                 | Table 29                          | T7   | TPFON3 | AO/AI             | Table 30                          |
| P4   | VCCR    | -                 | Table 34                          | Т8   | TPFIP3 | AO/AI             | Table 30                          |
| P5   | GNDR    | -                 | Table 34                          | Т9   | TPFIP4 | AO/AI             | Table 30                          |
| P6   | GNDR    | -                 | Table 34                          | T10  | TPFOP4 | AO/AI             | Table 30                          |
| P7   | VCCR    | -                 | Table 34                          | T11  | TPFOP5 | AO/AI             | Table 30                          |
| P8   | VCCR    | -                 | Table 34                          | T12  | TPFIN5 | AO/AI             | Table 30                          |
| P9   | VCCR    | -                 | Table 34                          | T13  | TPFIN6 | AO/AI             | Table 30                          |
| P10  | VCCR    | -                 | Table 34                          | T14  | TPFOP6 | AO/AI             | Table 30                          |
| P11  | VCCR    | -                 | Table 34                          | T15  | TPFON7 | AO/AI             | Table 30                          |
| P12  | VCCR    | -                 | Table 34                          | T16  | TPFIN7 | AO/AI             | Table 30                          |
| P13  | GNDR    | -                 | Table 34                          | T17  | GNDT   | -                 | Table 34                          |
| P14  | GNDT    | -                 | Table 34                          | U1   | TPFON0 | AO/AI             | Table 30                          |
| P15  | SD4     | I                 | Table 29                          | U2   | GNDT   | -                 | Table 34                          |
| P16  | SD5     | I                 | Table 29                          | U3   | TPFIP1 | AO/AI             | Table 30                          |
| P17  | SD6     | 1                 | Table 29                          | U4   | GNDT   | -                 | Table 34                          |
| R1   | GNDT    | -                 | Table 34                          | U5   | TPFON2 | AO/AI             | Table 30                          |
| R2   | TPFIP0  | AO/AI             | Table 30                          | U6   | GNDT   | -                 | Table 34                          |
| R3   | GNDT    | -                 | Table 34                          | U7   | TPFOP3 | AO/AI             | Table 30                          |
| R4   | TPFON1  | AO/AI             | Table 30                          | U8   | GNDR   | -                 | Table 34                          |
| R5   | GNDT    | -                 | Table 34                          | U9   | TPFIN4 | AO/AI             | Table 30                          |
| R6   | TPFIP2  | AO/AI             | Table 30                          | U10  | GNDT   | -                 | Table 34                          |
| R7   | GNDR    | -                 | Table 34                          | U11  | TPFON5 | AO/AI             | Table 30                          |
| R8   | TPFIN3  | AO/AI             | Table 30                          | U12  | GNDT   | -                 | Table 34                          |
| R9   | GNDR    | -                 | Table 34                          | U13  | TPFIP5 | AO/AI             | Table 30                          |
|      | I       | •                 | ·                                 | L    |        |                   | <del>۱</del> ــــــ               |



| Ball | Signal | Type <sup>1</sup> | Reference for<br>Full Description |
|------|--------|-------------------|-----------------------------------|
| U14  | GNDT   | -                 | Table 34                          |
| U15  | TPFON6 | AO/AI             | Table 30                          |
| U16  | GNDT   | -                 | Table 34                          |
| U17  | GNDT   | -                 | Table 34                          |

# 3.4 BGA23 Signal Descriptions

# 3.4.1 Signal Name Conventions

Signal names may contain either a port designation or a serial designation, or a combination of the two designations. Signal naming conventions are as follows:

- **Port Number Only.** Individual signals that apply to a particular port are designated by the Signal Mnemonic, immediately followed by the Port Designation. For example, Transmit Enable signals would be identified as TxEN0, TxEN1, and TxEN2.
- Serial Number Only. A set of signals which are not tied to any specific port are designated by the Signal Mnemonic, followed by an underscore and a serial designation. For example, a set of three Global Configuration signals would be identified as CFG\_1, CFG\_2, and CFG\_3.
- Port and Serial Number. In cases where each port is assigned a set of multiple signals, each signal is designated in the following order: Signal Mnemonic, Port Designation, an underscore, and the serial designation. For example, a set of three Port Configuration signals would be identified as RxData0\_0 and RxData0\_1, RxData1\_0 and RxData1\_1, and RxData2\_0 and RxData2\_1.



# 3.4.2 Signal Descriptions – RMII, SMII, and SS-SMII Configurations

| Ball.<br>Desigr                                         | /Pin<br>nation                               | Symbol                                                               | Type <sup>1</sup> | Signal Description <sup>2,3</sup>                                                                                                                                             |
|---------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BGA23                                                   | PQFP                                         |                                                                      |                   |                                                                                                                                                                               |
| E6,<br>E12                                              | 44<br>6                                      | REFCLK0<br>REFCLK1                                                   | I                 | Reference Clock.<br>50 MHz RMII reference clock is always required. RMII<br>inputs are sampled on the rising edge of REFCLK,<br>RMII outputs are sourced on the falling edge. |
| E2,<br>F4                                               | 61<br>62                                     | TxData0_0<br>TxData0_1                                               | I, ID             | Transmit Data - Port 0.<br>Inputs containing 2-bit parallel di-bits to be transmitted<br>from port 0 are clocked in synchronously to REFCLK.                                  |
| C3,<br>D4                                               | 52<br>53                                     | TxData1_0<br>TxData1_1                                               | I, ID             | Transmit Data - Port 1.<br>Inputs containing 2-bit parallel di-bits to be transmitted<br>from port 1 are clocked in synchronously to REFCLK                                   |
| B5<br>A4                                                | 42<br>43                                     | TxData2_0<br>TxData2_1                                               | I, ID             | Transmit Data - Port 2.<br>Inputs containing 2-bit parallel di-bits to be transmitted<br>from port 2 are clocked in synchronously to REFCLK.                                  |
| D8,<br>A6                                               | 34<br>35                                     | TxData3_0<br>TxData3_1                                               | I, ID             | Transmit Data - Port 3.<br>Inputs containing 2-bit parallel di-bits to be transmitted<br>from port 3 are clocked in synchronously to REFCLK.                                  |
| A11,<br>C10                                             | 22<br>23                                     | TxData4_0<br>TxData4_1                                               | I, ID             | Transmit Data - Port 4.<br>Inputs containing 2-bit parallel di-bits to be transmitted<br>from port 4 are clocked in synchronously to REFCLK.                                  |
| B13,<br>D11                                             | 13<br>14                                     | TxData5_0<br>TxData5_1                                               | I, ID             | Transmit Data - Port 5.<br>Inputs containing 2-bit parallel di-bits to be transmitted<br>from port 5 are clocked in synchronously to REFCLK.                                  |
| D13,<br>A16                                             | 4<br>5                                       | TxData6_0<br>TxData6_1                                               | I, ID             | Transmit Data - Port 6.<br>Inputs containing 2-bit parallel di-bits to be transmitted<br>from port 6 are clocked in synchronously to REFCLK.                                  |
| E14,<br>C16                                             | 203<br>204                                   | TxData7_0<br>TxData7_1                                               | I, ID             | Transmit Data - Port 7.<br>Inputs containing 2-bit parallel di-bits to be transmitted<br>from port 7 are clocked in synchronously to REFCLK.                                  |
| E3,<br>B2,<br>C6,<br>A7,<br>B11,<br>A14,<br>C14,<br>D16 | 60<br>51<br>41<br>33<br>21<br>12<br>3<br>202 | TxEN0<br>TxEN1<br>TxEN2<br>TxEN3<br>TxEN4<br>TxEN5<br>TxEN6<br>TxEN7 | I, ID             | <b>Transmit Enable - Ports 0-7.</b><br>Active High input enables respective port transmitter.<br>This signal must be synchronous to the REFCLK.                               |

# Table 24 RMII Signal Descriptions – BGA23 (Sheet 1 of 3)

 Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down.

2. The IP/ID resistors are disabled during H/W Power-Down mode. If a Pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled.

3. RxData[0:7]\_0, RxData[0:7]\_1, CRS\_DV[0:7] and RxER[0:7] outputs are three-stated in Isolation and H/W Power-Down modes and during H/W reset.



## Table 24RMII Signal Descriptions – BGA23 (Sheet 2 of 3)

|                            | -                                                                                                                                                                                                                                                                                                                                                                                                                                 |                        |                    |                                                                                                                |  |  |  |  |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                            | /Pin<br>nation                                                                                                                                                                                                                                                                                                                                                                                                                    | Symbol                 | Type <sup>1</sup>  | Signal Description <sup>2,3</sup>                                                                              |  |  |  |  |
| BGA23                      | PQFP                                                                                                                                                                                                                                                                                                                                                                                                                              |                        |                    |                                                                                                                |  |  |  |  |
| C2,<br>B1                  | 55<br>54                                                                                                                                                                                                                                                                                                                                                                                                                          | RxData0_0<br>RxData0_1 | O, TS<br>O, TS, ID | Receive Data - Port 0.<br>Receive data signals (2-bit parallel di-bits) are driven<br>synchronously to REFCLK. |  |  |  |  |
| A3,<br>B4                  | 46<br>45                                                                                                                                                                                                                                                                                                                                                                                                                          | RxData1_0<br>RxData1_1 | O, TS<br>O, TS, ID | Receive Data - Port 1.<br>Receive data signals (2-bit parallel di-bits) are driven<br>synchronously to REFCLK. |  |  |  |  |
| B6,<br>C7                  | 37<br>36                                                                                                                                                                                                                                                                                                                                                                                                                          | RxData2_0<br>RxData2_1 | O, TS<br>O, TS, ID | Receive Data - Port 2.<br>Receive data signals (2-bit parallel di-bits) are driven<br>synchronously to REFCLK. |  |  |  |  |
| D9,<br>B9                  | 28<br>27                                                                                                                                                                                                                                                                                                                                                                                                                          | RxData3_0<br>RxData3_1 | O, TS<br>O, TS, ID | Receive Data - Port 3.<br>Receive data signals (2-bit parallel di-bits) are driven<br>synchronously to REFCLK. |  |  |  |  |
| A13,<br>C12                | 16<br>15                                                                                                                                                                                                                                                                                                                                                                                                                          | RxData4_0<br>RxData4_1 | O, TS<br>O, TS, ID | Receive Data - Port 4.<br>Receive data signals (2-bit parallel di-bits) are driven<br>synchronously to REFCLK. |  |  |  |  |
| B14,<br>B15                | 8<br>7                                                                                                                                                                                                                                                                                                                                                                                                                            | RxData5_0<br>RxData5_1 | O, TS<br>O, TS, ID | Receive Data - Port 5.<br>Receive data signals (2-bit parallel di-bits) are driven<br>synchronously to REFCLK. |  |  |  |  |
| C15,<br>B17                |                                                                                                                                                                                                                                                                                                                                                                                                                                   |                        |                    |                                                                                                                |  |  |  |  |
| Three<br>Down<br>2. The IF | <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-<br/>Down.</li> <li>The IP/ID resistors are disabled during H/W Power-Down mode. If a Pin is an output or an I/O, the IP/ID<br/>resistors are also disabled when the output is enabled.</li> </ol> |                        |                    |                                                                                                                |  |  |  |  |

resistors are also disabled when the output is enabled.
8. RxData[0:7]\_0, RxData[0:7]\_1, CRS\_DV[0:7] and RxER[0:7] outputs are three-stated in Isolation and H/W Power-Down modes and during H/W reset.



# Table 24RMI1 Signal Descriptions – BGA23 (Sheet 3 of 3)

|                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                      | -                  |                                                                                                                                                                                                                                     |  |  |  |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Desig                                                   | Ball/Pin<br>Designation Symbol Type <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                      | Type <sup>1</sup>  | Signal Description <sup>2,3</sup>                                                                                                                                                                                                   |  |  |  |
| BGA23                                                   | PQFP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                      |                    |                                                                                                                                                                                                                                     |  |  |  |
| E16,<br>F14                                             | 198<br>197                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RxData7_0<br>RxData7_1                                                               | O, TS<br>O, TS, ID | Receive Data - Port 7.<br>Receive data signals (2-bit parallel di-bits) are driven<br>synchronously to REFCLK.                                                                                                                      |  |  |  |
| E4,<br>C4,<br>A5,<br>B8,<br>D12,<br>D12,<br>B16,<br>E15 | 58<br>49<br>39<br>31<br>17<br>10<br>1<br>200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | CRS_DV0<br>CRS_DV1<br>CRS_DV2<br>CRS_DV3<br>CRS_DV4<br>CRS_DV5<br>CRS_DV6<br>CRS_DV7 | O, TS, SL,<br>ID   | <b>Carrier Sense/Receive Data Valid - Ports 0-7.</b><br>On detection of valid carrier, these signals are<br>asserted asynchronously with respect to REFCLK.<br>CRS_DVn is de-asserted on loss of carrier,<br>synchronous to REFCLK. |  |  |  |
| D2,<br>D5,<br>D7,<br>C8,<br>A12,<br>A15,<br>A17,<br>D17 | E15200CRS_DV7D2,59RxER0D5,50RxER1D7,40RxER2C8,32RxER4A12,20RxER4A15,11RxER5A17,2RxER6                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                      |                    |                                                                                                                                                                                                                                     |  |  |  |
| Three<br>Down<br>2. The IF<br>resisto                   | <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-<br/>Down.</li> <li>The IP/ID resistors are disabled during H/W Power-Down mode. If a Pin is an output or an I/O, the IP/ID<br/>resistors are also disabled when the output is enabled.</li> <li>RxData[0:7]_0, RxData[0:7]_1, CRS_DV[0:7] and RxER[0:7] outputs are three-stated in Isolation and H/W</li> </ol> |                                                                                      |                    |                                                                                                                                                                                                                                     |  |  |  |

Power-Down modes and during H/W reset.

Cortina Systems<sup>®</sup> LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers



## Table 25 SMI1/SS-SMI1 Common Signal Descriptions – BGA23

| Ball/<br>Desigr                                         |                                                                                                                                                                                                                                                                                                                            | Symbol                                                                               | Type <sup>1</sup> | Signal Description <sup>2</sup>                                                                                                                                                       |  |  |  |
|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BGA23                                                   | PQFP                                                                                                                                                                                                                                                                                                                       |                                                                                      |                   |                                                                                                                                                                                       |  |  |  |
| E2,<br>C3,<br>B5,<br>D8,<br>A11,<br>B13,<br>D13,<br>E14 | 61<br>52<br>42<br>34<br>22<br>13<br>4<br>203                                                                                                                                                                                                                                                                               | TxData0<br>TxData1<br>TxData2<br>TxData3<br>TxData4<br>TxData5<br>TxData6<br>TxData7 | I, ID             | <b>Transmit Data - Ports 0-7.</b><br>These serial input streams provide data to be transmitted to<br>the network. The LXT9785/LXT9785E clocks the data in<br>synchronously to REFCLK. |  |  |  |
| E6,<br>E12                                              | reference clock input. Refer to Eurocional Description for                                                                                                                                                                                                                                                                 |                                                                                      |                   |                                                                                                                                                                                       |  |  |  |
| Three-<br>Down.                                         | <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-<br/>Down.</li> <li>The IP/ID resistors are disabled during H/W Power-Down mode.</li> </ol> |                                                                                      |                   |                                                                                                                                                                                       |  |  |  |

## Table 26SMI1 Specific Signal Descriptions – BGA23

|                                                                                                                                                                                                                                                                                                                            | Pin/Ball<br>Designation                       |                                                                                      | Type <sup>1</sup> | Signal Description <sup>2,3</sup>                                                                                                                                                                                                                       |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BGA23                                                                                                                                                                                                                                                                                                                      | PQFP                                          |                                                                                      |                   |                                                                                                                                                                                                                                                         |  |  |
| A6,<br>C16                                                                                                                                                                                                                                                                                                                 | 35<br>204                                     | SYNC0<br>SYNC1                                                                       | I, ID             | SMII Synchronization.<br>The MAC must generate a SYNC pulse every 10 REFCLK<br>cycles to synchronize the SMII. SYNC0 is used when 1x8<br>port sectionalization is selected. SYNC0 and SYNC1 are<br>to be used when 2x4 port sectionalization is chosen. |  |  |
| C2,<br>A3,<br>B6,<br>D9,<br>A13,<br>B14,<br>C15,<br>E16                                                                                                                                                                                                                                                                    | 55<br>46<br>37<br>28<br>16<br>8<br>206<br>198 | RxData0<br>RxData1<br>RxData2<br>RxData3<br>RxData4<br>RxData5<br>RxData6<br>RxData7 | O, TS             | <b>Receive Data - Ports 0-7</b> .<br>These serial output streams provide data received from<br>the network. The LXT9785/LXT9785E drives the data out<br>synchronously to RXCLK.                                                                         |  |  |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-<br/>Down.</li> <li>The IP/ID resistors are disabled during H/W Power-Down mode.</li> </ol> |                                               |                                                                                      |                   |                                                                                                                                                                                                                                                         |  |  |

2. The IP/ID resistors are disabled during H/W Power-Down mode.

3. RxData[0:7] outputs are three-stated in Isolation and hardware power-down modes and during hardware reset.



#### Table 27SS-SMI1 Specific Signal Descriptions – BGA23

|              | /Pin<br>nation                                                                                                                                                                                                                                            | Symbol             | Type <sup>1</sup> | Signal Description <sup>2,3</sup>                                                                                                                                                                                                                                     |  |  |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BGA23        | PQFP                                                                                                                                                                                                                                                      |                    | 51                |                                                                                                                                                                                                                                                                       |  |  |  |
|              | 05                                                                                                                                                                                                                                                        | T. 0)(1)(0)        |                   | SS-SMII Transmit Synchronization.                                                                                                                                                                                                                                     |  |  |  |
| A6,<br>C16   | 35<br>204                                                                                                                                                                                                                                                 | TxSYNC0<br>TxSYNC1 | I, ID             | The MAC must generate a TxSYNC pulse every 10 TxCLK cycles to mark the start of TxData segments. TxSYNC0 is used when 1x8 port sectionalization is selected.                                                                                                          |  |  |  |
|              |                                                                                                                                                                                                                                                           |                    |                   | SS-SMII Receive Synchronization.                                                                                                                                                                                                                                      |  |  |  |
| E4,<br>B12   | 58<br>17                                                                                                                                                                                                                                                  | RxSYNC0<br>RxSYNC1 | O, TS,<br>ID      | The LXT9785/LXT9785E generates these pulses every 10 RxCLK cycles to mark the start of RxData segments for the MAC. RxSYNC1 is used when 1x8 port sectionalization is selected. RxSYNC0 may not be used. These outputs are only enabled when SS-SMII mode is enabled. |  |  |  |
|              |                                                                                                                                                                                                                                                           |                    |                   | SS-SMII Transmit Clock.                                                                                                                                                                                                                                               |  |  |  |
| C8,<br>D17   | 32<br>201                                                                                                                                                                                                                                                 | TxCLK0<br>TxCLK1   | I, ID             | The MAC sources this 125 MHz clock as the timing reference for TxData and TxSYNC. Only TxCLK0 is used when 1x8 port sectionalization is selected.                                                                                                                     |  |  |  |
|              |                                                                                                                                                                                                                                                           |                    |                   | SS-SMII Receive Clock.                                                                                                                                                                                                                                                |  |  |  |
| E3,<br>B11   | 60<br>21                                                                                                                                                                                                                                                  | RxCLK0<br>RxCLK1   | O, TS,<br>ID      | The LXT9785/LXT9785E generates these clocks, based<br>on REFCLK, to provide a timing reference for RxData and<br>RxSYNC to the MAC. RxCLK1 is used when 1x8 port<br>sectionalization is selected. RxCLK0 may not be used.                                             |  |  |  |
| B1,          | 54                                                                                                                                                                                                                                                        | RxData0            |                   |                                                                                                                                                                                                                                                                       |  |  |  |
| B4,<br>C7,   | 45<br>36                                                                                                                                                                                                                                                  | RxData1<br>RxData2 |                   | Receive Data - Ports 0-7.                                                                                                                                                                                                                                             |  |  |  |
| В9,          | 27                                                                                                                                                                                                                                                        | RxData3            | O, TS,            | These serial output streams provide data received from                                                                                                                                                                                                                |  |  |  |
| C12,<br>B15, | 15<br>7                                                                                                                                                                                                                                                   | RxData4<br>RxData5 | ID                | the network. The LXT9785/LXT9785E drives the data out synchronously to REFCLK.                                                                                                                                                                                        |  |  |  |
| B17,<br>F14  | 205<br>197                                                                                                                                                                                                                                                | RxData6<br>RxData7 |                   | Synchionously IU REFOLM.                                                                                                                                                                                                                                              |  |  |  |
|              | <ol> <li>I I I</li> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-</li> </ol> |                    |                   |                                                                                                                                                                                                                                                                       |  |  |  |

Down. 2. The IP/ID resistors are disabled during H/W Power-Down mode. If a Pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled

RxData[0:7], RxSYNC[0:1], and RxCLK[0:1] outputs are three-stated in Isolation and H/W Power-Down modes and during H/W reset.



#### Table 28 MDIO Control Interface Signals – BGA23

| Ball/<br>Desigr                                                                                                                         |            | Symbol               | Type <sup>1</sup>  | Signal Description <sup>2,3,4</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BGA23                                                                                                                                   | PQFP       |                      |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                                                                                                                                         |            |                      |                    | Management Data Input/Output.                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| F3,<br>A10                                                                                                                              | 64<br>25   | MDIO0<br>MDIO1       | I/O, TS, SL,<br>IP | Bidirectional serial data channel for communication<br>between the PHY and MAC or switch ASIC. Only<br>MDIO0 is used when 1x8 port sectionalization is<br>selected. In 2x4 port sectionalization mode, MDIO0<br>accesses ports 0-3 and MDIO1 accesses ports 4-7.<br>Refer to Figure 21, <i>Typical SS-SMII Quad</i><br><i>Sectionalization</i> , on page 136.                                                                                                                |  |  |  |
|                                                                                                                                         |            |                      |                    | Management Data Interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| F1,<br>C9                                                                                                                               | 67<br>26   | MDINT0_L<br>MDINT1_L | OD, TS, SL,<br>IP  | When Register bit 18.1 = 1, an active Low output on this<br>Pin indicates status change. Only MDINTO_L is used<br>when 1x8 port sectionalization is selected. In 2x4 port<br>sectionalization mode, MDINTO_L is associated with<br>ports 0-3 and MDINT1_L is associated with ports 4-7.<br>Refer to Figure 21, <i>Typical SS-SMII Quad</i><br><i>Sectionalization</i> , on page 136.                                                                                         |  |  |  |
|                                                                                                                                         |            |                      |                    | Management Data Clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| E1,<br>B10                                                                                                                              | 63<br>24   | MDC0<br>MDC1         | I, ST, ID          | Clock for the MDIO serial data channel. Maximum frequency is 20 MHz. Only MDC0 is used when 1x8 port sectionalization is selected. In 2x4 port sectionalization mode, MDC0 clocks ports 0-3 register accesses and MDC1 clocks ports 4-7 register accesses. Refer to Figure 21, <i>Typical SS-SMII Quad Sectionalization</i> , on page 136.                                                                                                                                   |  |  |  |
|                                                                                                                                         |            |                      |                    | Management Disable.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| L1                                                                                                                                      | 84         | MDDIS                | I, ST, ID          | When MDDIS is tied High, the MDIO port is completely<br>disabled and the Hardware Control Interface pins set<br>their respective bits at power up and reset.<br>When MDDIS is pulled Low at power up or reset, via the<br>internal pull-down resistor or by tying it to ground, the<br>Hardware Control Interface Pins control only the initial<br>or "default" values of their respective register bits. After<br>the power-up/reset cycle is complete, bit control reverts |  |  |  |
| to the MDIO serial channel.<br>1. Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = |            |                      |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|                                                                                                                                         | State-able |                      |                    | output, IP = weak Internal Pull-up, ID = weak Internal pull-                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|                                                                                                                                         |            |                      |                    | ver-Down mode. If a Pin is an output or an I/O, the IP/ID                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| resistors are also disabled when the output is enabled.                                                                                 |            |                      |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |

MDIO[0:1] and MDINT[0:1]\_L outputs are three-stated in H/W Power-Down mode and during H/W reset.
 Supports the 802.3 MDIO register set. Specific bits in the registers are referenced using an "X.Y" notation, where X is the register number (0-32) and Y is the bit number (0-15).



#### Table 29Signal Detect – BGA23

| Ball/Pin<br>Designation                                                                                                                                                                                                                    |                          | Symbol                          | Type <sup>1</sup>                                             | Signal Description2,3                                                                                                                                                  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BGA23                                                                                                                                                                                                                                      | PQFP                     |                                 |                                                               |                                                                                                                                                                        |  |
| P1                                                                                                                                                                                                                                         |                          |                                 | I, ST, ID                                                     | Signal Detect 2.5 Volt Interface.<br>SD input threshold voltage select.<br>Tie to VCCPECL = Select 2.5 V LVPECL input levels                                           |  |
|                                                                                                                                                                                                                                            |                          |                                 | Float or Tie to GNDPECL = Select 3.3 V LVPECL input<br>levels |                                                                                                                                                                        |  |
| P2,<br>N4,<br>P3,<br>N5,                                                                                                                                                                                                                   | 96<br>97<br>100<br>101   | SD0<br>SD1<br>SD2<br>SD3        |                                                               | Signal Detect - Ports 0-7.<br>Signal Detect input from the fiber transceiver (these inputs<br>are only active for ports operating in fiber mode).                      |  |
| P15,<br>P16,<br>P17,<br>N17                                                                                                                                                                                                                | 161<br>162<br>165<br>166 | SD3<br>SD4<br>SD5<br>SD6<br>SD7 | I                                                             | Logic High = Normal operation (the process of searching<br>for receive idles for the purpose of bringing link up is<br>initiated)<br>Logic Low = Link is declared lost |  |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-</li> </ol> |                          |                                 |                                                               |                                                                                                                                                                        |  |

Down.

2. The IP/ID resistors are disabled during H/W Power-Down mode.

3. Tie SD[0:7] inputs to GNDPECL if unused.

## Table 30Network Interface Signal Descriptions – BGA23

| Ball/Pin Designation               |                                  | Symbol                                             | Type <sup>1</sup> | Signal Description                                                                                                          |
|------------------------------------|----------------------------------|----------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------|
| BGA23                              | PQFP                             | Symbol                                             | Type              |                                                                                                                             |
| T2, U1,<br>T3, R4,                 | 107, 108<br>111, 110             | TPFOP0, TPFON0<br>TPFOP1, TPFON1                   |                   | Twisted-Pair/Fiber Outputs <sup>2</sup> , Positive & Negative, Ports 0-7.                                                   |
| T6, U5,<br>U7, T7,<br>T10, R10,    | 121, 122<br>125, 124<br>136, 137 | TPFOP2, TPFON2<br>TPFOP3, TPFON3<br>TPFOP4, TPFON4 | AO/AI             | During 100BASE-TX or 10BASE-T operation,<br>TPFO pins drive 802.3 compliant pulses onto<br>the line.                        |
| T11, U11,<br>T14,U15,<br>R14, T15  | 140, 139<br>150, 151<br>154, 153 | TPFOP5, TPFON5<br>TPFOP6, TPFON6<br>TPFOP7, TPFON7 |                   | During 100BASE-FX operation, TPFO pins<br>produce differential LVPECL outputs for fiber<br>transceivers.                    |
| R2, T1,<br>U3, T4,                 | 104, 105<br>115, 114             | TPFIP0, TPFIN0<br>TPFIP1, TPFIN1                   |                   | Twisted-Pair/Fiber Inputs <sup>3</sup> , Positive & Negative, Ports 0-7.                                                    |
| R6, T5,<br>T8, R8,<br>T9, U9,      | 118, 119<br>129, 128<br>132, 133 | TPFIP2, TPFIN2<br>TPFIP3, TPFIN3<br>TPFIP4, TPFIN4 | AI/AO             | During 100BASE-TX or 10BASE-T operation,<br>TPFI pins receive differential 100BASE-TX or<br>10BASE-T signals from the line. |
| U13, T12,<br>R12, T13,<br>R16, T16 | 143, 142<br>146, 147<br>157, 156 | TPFIP5, TPFIN5<br>TPFIP6, TPFIN6<br>TPFIP7, TPFIN7 |                   | During 100BASE-FX operation, TPFI pins receive differential LVPECL inputs from fiber transceivers.                          |

1. Type Column Coding: AI = Analog Input, AO = Analog Output.

 Switched to Inputs (see TPFIP/N description) when not in fiber mode and MDIX is not active [that is, twisted-pair, non-crossover MDI mode].

3. Switched to Outputs (see TPFOP/N description) when not in fiber mode and MDIX is not active [that is, twisted-pair, non-crossover MDI mode].



#### Table 31 JTAG Test Signal Descriptions – BGA23

| Ball/Pin<br>Designation                                                                                                                                                                                                                                                                                                                                |                                                                           | Symbol | Type <sup>1</sup> | Signal Description <sup>2,3</sup>                                                    |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------|-------------------|--------------------------------------------------------------------------------------|--|--|
| BGA23                                                                                                                                                                                                                                                                                                                                                  | PQFP                                                                      |        |                   |                                                                                      |  |  |
| N14                                                                                                                                                                                                                                                                                                                                                    | 167                                                                       | TDI    | I, ST, IP         | <b>Test Data Input.</b><br>Test data sampled with respect to the rising edge of TCK. |  |  |
| N15                                                                                                                                                                                                                                                                                                                                                    | 168                                                                       | TDO    | O, TS             | Test Data Output.<br>Test data driven with respect to the falling edge of TCK.       |  |  |
| N16                                                                                                                                                                                                                                                                                                                                                    | 169                                                                       | TMS    | I, ST, IP         | Test Mode Select.                                                                    |  |  |
| M16                                                                                                                                                                                                                                                                                                                                                    | 170                                                                       | тск    | I, ST, ID         | Test Clock.<br>Clock input for JTAG test.                                            |  |  |
| M17                                                                                                                                                                                                                                                                                                                                                    | M17 171 TRST_L I, ST, IP <b>Test Reset.</b><br>Reset input for JTAG test. |        |                   |                                                                                      |  |  |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain, TS = Three-State-able output, SMT = Schmitt Triggered input, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down.</li> <li>The IP/ID resistors are disabled during H/W Power-Down mode. If a pin is an output or an I/O, the IP/ID</li> </ol> |                                                                           |        |                   |                                                                                      |  |  |

resistors are also disabled when the output is enabled. 3. TDO output is three-stated in H/W Power-Down mode and during H/W reset.



# Table 32Miscellaneous Signal Descriptions – BGA23 (Sheet 1 of 4)

| Ball.<br>Desigr                                                                                                                                                                                                                                                                                                                                                              | /Pin<br>nation | Symbol               | Type <sup>1</sup> | Signal Description <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                             |                                                                                                                                                                                                                                        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BGA23                                                                                                                                                                                                                                                                                                                                                                        | PQFP           |                      |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                             |                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                              |                |                      |                   | These pins a<br>that time is u<br>27.11:10 for<br>and overwrith<br>These pins s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | re read at star<br>sed to set the o<br>all ports. These<br>ten after startu | utput slew rate for all ports                                                                                                                                                                                                          |
| N3,<br>M4                                                                                                                                                                                                                                                                                                                                                                    | 94<br>93       | TxSLEW_0<br>TxSLEW_1 | I, ST, ID         | TxSLEW_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | TxSLEW_0                                                                    | Slew Rate (Rise and Fall<br>Time)                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                              |                |                      |                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                           | 3.3 ns                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                              |                |                      |                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1                                                                           | 3.6 ns                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                              |                |                      |                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                           | 3.9 ns                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                              |                |                      |                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1                                                                           | 4.2 ns                                                                                                                                                                                                                                 |
| D5                                                                                                                                                                                                                                                                                                                                                                           | 50             | PAUSE                | ID, I, ST         | Pause Default.<br>This pin is read at startup or reset. Its value at that tii<br>is used to set the default state of Register bit 4.10 for<br>all ports. This register bit can be read and overwritter<br>after startup / reset.<br>When High, the LXT9785/LXT9785E advertises Pau-<br>capabilities on all ports during auto-negotiation.<br>This pin is shared with RMII-RxER1. An external pul-<br>up resistor (see applications section for value) can be<br>used to set Pause active while RxER1 is three-stated<br>during H/W reset. If no pull-up is used, the default<br>Pause state is set inactive via the internal pull-down<br>resistor. |                                                                             | ate of Register bit 4.10 for<br>an be read and overwritten<br>XT9785E advertises Pause<br>ing auto-negotiation.<br>I-RxER1. An external pull-<br>s section for value) can be<br>hile RxER1 is three-stated<br>-up is used, the default |
| L14                                                                                                                                                                                                                                                                                                                                                                          | 174            | PWRDWN               | I, ST, ID         | Power-Down<br>When High, f<br>power-down<br>Pin is not on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | forces the LXT mode.                                                        | 9785/LXT9785E into global                                                                                                                                                                                                              |
| M15                                                                                                                                                                                                                                                                                                                                                                          | 175            | RESET_L              | I, ST, IP         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | er bit 0.15. Wh<br>ctive state.                                             | ed with the control register<br>en held Low, all outputs are                                                                                                                                                                           |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain Output, ST = Schmitt Triggered Input, TS =<br/>Three-State-able Output, SL = Slew-rate Limited Output, IP = Weak Internal Pull-Down.</li> <li>The IP/ID resistors are disabled during hardware power-down mode.</li> <li>The LINKHOLD ability is available only for stepping 4 (Revision D0).</li> </ol> |                |                      |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                             |                                                                                                                                                                                                                                        |



# Table 32 Miscellaneous Signal Descriptions – BGA23 (Sheet 2 of 4)

| Ball∕<br>Desigr         |                                                                                                                                                                                                                                                     | Symbol                                         | Type <sup>1</sup> | Signal Description <sup>2</sup>                                                                                                                                                                                                                                              |  |  |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BGA23                   | PQFP                                                                                                                                                                                                                                                |                                                |                   |                                                                                                                                                                                                                                                                              |  |  |
|                         |                                                                                                                                                                                                                                                     |                                                |                   | Address <4:0>.                                                                                                                                                                                                                                                               |  |  |
| L4,                     | 88                                                                                                                                                                                                                                                  | ADD_4                                          |                   | Sets base address. Each port adds its port number (starting with 0) to this address to determine its PHY address.                                                                                                                                                            |  |  |
| M2,<br>M3,<br>N1,<br>N2 | 89<br>90<br>91<br>92                                                                                                                                                                                                                                | ADD_3<br>ADD_2<br>ADD_1<br>ADD_0               | I, ST, ID         | Port 0 Address = Base<br>Port 1 Address = Base + 1<br>Port 2 Address = Base + 2<br>Port 3 Address = Base + 3<br>Port 4 Address = Base + 4<br>Port 5 Address = Base + 5<br>Port 6 Address = Base + 6<br>Port 7 Address = Base + 7                                             |  |  |
|                         |                                                                                                                                                                                                                                                     |                                                |                   |                                                                                                                                                                                                                                                                              |  |  |
| L17,<br>L16             | 178<br>177                                                                                                                                                                                                                                          | MODESEL_1<br>MODESEL_0                         | I, ST, ID         | Mode Select[1:0].<br>00 = RMII<br>01 = SMII<br>10 = SS-SMII<br>11 = Reserved                                                                                                                                                                                                 |  |  |
|                         |                                                                                                                                                                                                                                                     |                                                |                   | All ports are configured the same. Interfaces cannot be mixed and must be all RMII, SMII, or SS-SMII.                                                                                                                                                                        |  |  |
|                         |                                                                                                                                                                                                                                                     |                                                |                   | Sectionalization Select.                                                                                                                                                                                                                                                     |  |  |
| L15                     | 176                                                                                                                                                                                                                                                 | 76 SECTION                                     | I, ST, ID         | This pin selects sectionalization into separate ports.                                                                                                                                                                                                                       |  |  |
| _                       | -                                                                                                                                                                                                                                                   |                                                | ., 0.,            | 0 = 1x8 ports,                                                                                                                                                                                                                                                               |  |  |
|                         |                                                                                                                                                                                                                                                     |                                                |                   | 1 = 2x4 ports                                                                                                                                                                                                                                                                |  |  |
|                         |                                                                                                                                                                                                                                                     |                                                | I, ST, IP         | Auto MDI/MDIX Enable Default.                                                                                                                                                                                                                                                |  |  |
| K1                      | 83                                                                                                                                                                                                                                                  | AMDIX_EN                                       |                   | This pin is read at startup or reset. Its value at that time<br>is used to set the default state of Register bit 27.9 for<br>all ports. These register bits can be read and<br>overwritten after startup / reset. Refer to Table 40,<br><i>MDIX Selection</i> , on page 116. |  |  |
|                         |                                                                                                                                                                                                                                                     |                                                |                   | When active (High), automatic MDI crossover (MDIX)<br>(regardless of segmentation) is selected for all ports.<br>When inactive (Low) MDIX is selected according to the<br>MDIX pin.                                                                                          |  |  |
| Three-                  | <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain Output, ST = Schmitt Triggered Input, TS =<br/>Three-State-able Output, SL = Slew-rate Limited Output, IP = Weak Internal Pull-Up, ID = Weak Internal<br/>Pull-Down.</li> </ol> |                                                |                   |                                                                                                                                                                                                                                                                              |  |  |
|                         |                                                                                                                                                                                                                                                     | s are disabled durin<br>bility is available on |                   | power-down mode.<br>ng 4 (Revision D0).                                                                                                                                                                                                                                      |  |  |



# Table 32 Miscellaneous Signal Descriptions – BGA23 (Sheet 3 of 4)

| Ball/<br>Desigr                                                                                                                                                                                                                                                                                                                |      | Symbol                                         | Type <sup>1</sup> | Signal Description <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BGA23                                                                                                                                                                                                                                                                                                                          | PQFP |                                                |                   |                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                |      |                                                |                   | MDIX Select Default.                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                |      |                                                |                   | This pin is read at startup or reset. Its value at that time<br>is used to set the default state of Register bit 27.8 for<br>all ports. These register bits can be read and<br>overwritten after startup / reset. Refer to Table 40,<br><i>MDIX Selection</i> , on page 116.                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                |      |                                                |                   | When AMDIX_EN is active this pin is ignored.                                                                                                                                                                                                                                                                                                                                            |
| D2                                                                                                                                                                                                                                                                                                                             | 59   | MDIX                                           | I, ID, ST         | When AMDIX_EN is inactive, all ports are forced to the MDI or the MDIX function regardless of segmentation. If this pin is active (high), MDI crossover (MDIX) is selected. If this pin is inactive, non-crossover MDI mode is set.                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                |      |                                                |                   | This pin is shared with RMII-RxER0. An external pull-<br>up resistor (see applications section for value) can be<br>used to set MDIX active while RxER0 is three-stated<br>during H/W reset. If no pull-up is used, the default<br>MDIX state is set inactive via the internal pull-down<br>resistor. Do not tie this pin directly to VCCIO (vs. using<br>a pull-up) in non-RMII modes. |
|                                                                                                                                                                                                                                                                                                                                |      | 85 CFG_3<br>86 CFG_2                           | I, ST, ID         | Global Port Configuration Defaults 1-3.                                                                                                                                                                                                                                                                                                                                                 |
| L2,<br>L3,<br>M1                                                                                                                                                                                                                                                                                                               |      |                                                |                   | These pins are read at startup or reset. Their value at that time is used to set the default state of register bits shown in Table 42, <i>Global Hardware Configuration Settings</i> , on page 126 for all ports. These register bits can be read and overwritten after startup / reset.                                                                                                |
|                                                                                                                                                                                                                                                                                                                                | 07   | CFG_1                                          |                   | When operating in Hardware Control Mode, these pins<br>provide configuration control options for all the ports<br>(refer to Table 42, <i>Global Hardware Configuration</i><br><i>Settings</i> , on page 126 for details).                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                |      |                                                |                   | Global FX/TP_L Enable Default.                                                                                                                                                                                                                                                                                                                                                          |
| M14                                                                                                                                                                                                                                                                                                                            | 173  | G_FX/TP_L                                      | I, ST, ID         | This pin is read at startup or reset. Its value at that time<br>is used to set the default state of Register bit 16.0 for<br>all ports. These register bits can be read and<br>overwritten after startup / reset. Refer to Table 93, <i>Port</i><br><i>Configuration Register (Address 16, Hex 10)</i> , on<br>page 199.                                                                |
|                                                                                                                                                                                                                                                                                                                                |      |                                                |                   | This input selects whether all the ports are defaulted to TP vs. FX mode.                                                                                                                                                                                                                                                                                                               |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain Output, ST = Schmitt Triggered Input, TS =<br/>Three-State-able Output, SL = Slew-rate Limited Output, IP = Weak Internal Pull-Up, ID = Weak Internal<br/>Pull-Down.</li> <li>The IP/ID resistors are disabled during hardware power-down mode.</li> </ol> |      |                                                |                   |                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                |      | s are disabled durin<br>bility is available on |                   |                                                                                                                                                                                                                                                                                                                                                                                         |



# Table 32Miscellaneous Signal Descriptions – BGA23 (Sheet 4 of 4)

| Ball/<br>Desigr                                                                                                                                                                                                                                                                                                                                                                                              |          | Symbol                | Type <sup>1</sup> | Signal Description <sup>2</sup>                                                                                                                                                                                                                                                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BGA23                                                                                                                                                                                                                                                                                                                                                                                                        | PQFP     |                       | 51                |                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                              |          |                       |                   | FIFO Select <1:0>.                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                              |          |                       |                   | These pins are read at startup or reset. Their value at that time is used to set the default state of Register bits 18.15:14 for all ports. These register bits can be read and overwritten after startup/reset.                                                                                                            |
| A15<br>A12                                                                                                                                                                                                                                                                                                                                                                                                   | 11<br>20 | FIFOSEL1<br>FIFOSEL0  | I, ID, ST         | These pins are shared with RMII-RxER<5:4>. An external pull-up resistor (see applications section for value) can be used to set FIFO Select<1:0> to active while RxER<5:4> are three-stated during hardware reset. If no pull-up is used, the default FIFO select state is set via the internal pull-down resistors.        |
|                                                                                                                                                                                                                                                                                                                                                                                                              |          |                       |                   | See Table 36, <i>Receive FIFO Depth Configurations</i> , on page 96.                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                              |          |                       |                   | Preamble Select.                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                              |          |                       |                   | This pin is read at startup or reset. Its value at that time<br>is used to set the default state of Register bit 16.5 for<br>all ports. This register bit can be read and overwritten<br>after startup/reset.                                                                                                               |
| D7                                                                                                                                                                                                                                                                                                                                                                                                           | 40       | PREASEL               | I, ID, ST         | This pin is shared with RMII-RxER2. An external pull-<br>up resistor (see applications section for value) can be<br>used to set Preamble Select to active while RxER2 is<br>three-stated during hardware reset. If no pull-up is<br>used, the default Preamble Select state is set via the<br>internal pull-down resistors. |
|                                                                                                                                                                                                                                                                                                                                                                                                              |          |                       |                   | <b>Note:</b> Preamble select has no effect in 100 Mbps operation.                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                              |          |                       |                   | <b>LINKHOLD Default</b> . This pin is read at startup or reset. Its value at that time is used to set the default state of Register bit 0.11 for all ports. This register bit can be read and overwritten after startup / reset. When High, the LXT9785/LXT9785E powers down all ports.                                     |
| A17                                                                                                                                                                                                                                                                                                                                                                                                          | 2        | LINKHOLD <sup>3</sup> | I, ID, ST         | This pin is shared with RMII-RxER6. An external pull-<br>up resistor (see applications section for value) can be<br>used to set LINKHOLD active while RxER6 is tri-stated<br>during H/W reset. If no pull-up is used, the default<br>LINKHOLD state is set inactive via the internal pull-<br>down resistor.                |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain Output, ST = Schmitt Triggered Input, TS =<br/>Three-State-able Output, SL = Slew-rate Limited Output, IP = Weak Internal Pull-Up, ID = Weak Internal<br/>Pull-Down.</li> <li>The IP/ID resistors are disabled during hardware power-down mode.</li> <li>The LINKHOLD ability is available only for stepping 4 (Revision D0).</li> </ol> |          |                       |                   |                                                                                                                                                                                                                                                                                                                             |



#### Table 33LED Signal Descriptions – BGA23 (Sheet 1 of 2)

|                     | /Pin<br>nation                                                                                                                                                                                                                                       | Symbol                           | Type <sup>1</sup> | Signal Description <sup>2,3</sup>                                                                                                                                                                                                                                                                  |  |  |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| BGA23               | PQFP                                                                                                                                                                                                                                                 |                                  | 51                |                                                                                                                                                                                                                                                                                                    |  |  |
| K3,<br>K2,<br>J1    | 82<br>81<br>80                                                                                                                                                                                                                                       | LED0_1_L<br>LED0_2_L<br>LED0_3_L | OD, TS, SL,<br>IP | Port 0 LED Drivers 1-3.<br>These pins drive LED indicators for Port 0. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details).        |  |  |
| J4,<br>J3,<br>H1    | 77<br>76<br>75                                                                                                                                                                                                                                       | LED1_1_L<br>LED1_2_L<br>LED1_3_L | OD, TS, SL,<br>IP | <b>Port 1 LED Drivers 1-3.</b><br>These pins drive LED indicators for Port 1. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details). |  |  |
| H2,<br>H3,<br>G1    | 73<br>72<br>71                                                                                                                                                                                                                                       | LED2_1_L<br>LED2_2_L<br>LED2_3_L | OD, TS, SL,<br>IP | <b>Port 2 LED Drivers 1-3.</b><br>These pins drive LED indicators for Port 2. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details). |  |  |
| F2,<br>G3,<br>G4    | 70<br>69<br>68                                                                                                                                                                                                                                       | LED3_1_L<br>LED3_2_L<br>LED3_3_L | OD, TS, SL,<br>IP | <b>Port 3 LED Drivers 1-3.</b><br>These pins drive LED indicators for Port 3. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details). |  |  |
| K16,<br>K17,<br>J17 | 180<br>181<br>182                                                                                                                                                                                                                                    | LED4_1_L<br>LED4_2_L<br>LED4_3_L | OD, TS, SL,<br>IP | <b>Port 4 LED Drivers 1-3.</b><br>These pins drive LED indicators for Port 4. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details). |  |  |
| Three               | <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-<br/>Down.</li> </ol> |                                  |                   |                                                                                                                                                                                                                                                                                                    |  |  |

2. The IP/ID resistors are disabled during H/W Power-Down mode. If a pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled.

3. The LED outputs are three-stated in H/W Power-Down mode and during H/W reset.



#### Table 33LED Signal Descriptions – BGA23 (Sheet 2 of 2)

|                         |                   |                                  |                                        | ·                                                                                                                                                                                                                                                                |
|-------------------------|-------------------|----------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ball/Pin<br>Designation |                   | Symbol                           | Type <sup>1</sup>                      | Signal Description <sup>2,3</sup>                                                                                                                                                                                                                                |
| BGA23                   | PQFP              |                                  |                                        |                                                                                                                                                                                                                                                                  |
|                         |                   |                                  |                                        | Port 5 LED Drivers 1-3.                                                                                                                                                                                                                                          |
| J15,<br>J16,<br>H17     | 185<br>186<br>187 | LED5_1_L<br>LED5_2_L<br>LED5_3_L | OD, TS, SL,<br>IP                      | These pins drive LED indicators for Port 5. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details). |
|                         |                   |                                  |                                        | Port 6 LED Drivers 1-3.                                                                                                                                                                                                                                          |
| H15,<br>H16,<br>G17     | 189<br>190<br>191 | LED6_1_L<br>LED6_2_L<br>LED6_3_L | OD, TS, SL,<br>IP                      | These pins drive LED indicators for Port 6. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details). |
|                         |                   |                                  |                                        | Port 7 LED Drivers 1-3.                                                                                                                                                                                                                                          |
| G15,<br>F17,<br>F16     | 192<br>193<br>194 | LED7_1_L<br>LED7_2_L<br>LED7_3_L | OD, TS, SL,<br>IP                      | These pins drive LED indicators for Port 7. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details). |
|                         | Column Cor        | $\frac{1}{1}$                    | $\Omega_{\rm utput} \Omega \Omega = 0$ | Deen Drain output ST - Schmitt Triggered input TS -                                                                                                                                                                                                              |

 Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down.

2. The IP/ID resistors are disabled during H/W Power-Down mode. If a pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled.

3. The LED outputs are three-stated in H/W Power-Down mode and during H/W reset.

#### Table 34Power Supply Signal Descriptions – BGA23 (Sheet 1 of 2)

| Ball/Pin D                                                                                                                                                                                                                                                                                                                                                           | esignation                                                                                                   | Symbol | Туре | Signal Description                                                              |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------|------|---------------------------------------------------------------------------------|--|--|--|--|
| BGA23                                                                                                                                                                                                                                                                                                                                                                | PQFP                                                                                                         | Symbol | Туре | Signal Description                                                              |  |  |  |  |
| F5,<br>G13,<br>J14,<br>J5                                                                                                                                                                                                                                                                                                                                            | 65,<br>78,<br>184,<br>196                                                                                    | VCCD   | _    | <b>Digital Power Supply - Core.</b><br>+2.5 V supply for core digital circuits. |  |  |  |  |
| A2,<br>A8,<br>C1,<br>C11,<br>D1418,<br>29,<br>C6,<br>208VCCIODigital Power Supply - I/O Ring.<br>+2.5/3.3 V supply for digital I/O circuits. The digital<br>input circuits running off of this rail, having a TTL-level<br>threshold and over-voltage protection, may be<br>interfaced with 3.3/5.0 V, when the IO supply is 3.3 V,<br>and 2.5/3.3/5.0 V when 2.5 V. |                                                                                                              |        |      |                                                                                 |  |  |  |  |
| L5, 98, 164 VCCPECL - Digital Power Supply - PECL Signal Detect Inputs.<br>+2.5/3.3 V supply for PECL Signal Detect input circuits. If Fiber Mode is not used (that is, G_FX/TP_L is pulled Low), the VCCPECL pins may be tied to GNDPECL to save power.                                                                                                             |                                                                                                              |        |      |                                                                                 |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                      | Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull- |        |      |                                                                                 |  |  |  |  |



# Table 34Power Supply Signal Descriptions – BGA23 (Sheet 2 of 2)

| Ball/Pin D                                                                                                                                                       | esignation                                        |         | _    |                                                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------|------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| BGA23                                                                                                                                                            | PQFP                                              | Symbol  | Туре | Signal Description                                                                                                                                |
| N13, P4,<br>P7, P8,<br>P9, P10,<br>P11, P12                                                                                                                      | 103, 116,<br>117, 130,<br>131, 144,<br>145, 158   | VCCR    | _    | Analog Power Supply - Receive.<br>+2.5 V supply for all analog receive circuits.                                                                  |
| N6, N7,<br>N9, N11,<br>N12                                                                                                                                       | 109, 123,<br>138, 152                             | VCCT    | _    | Analog Power Supply - Transmit.<br>+2.5 V supply for all analog transmit circuits.                                                                |
| A1, A9,<br>B3, B7,<br>C5, C13,<br>C17, D1,<br>D3, D6,<br>D10, D15,<br>E5, E7,<br>E9, E11,<br>E13, E17,<br>F13, H8,<br>H9, H10,<br>J8, J9,<br>J10, K8,<br>K9, K10 | 66, 79,<br>183, 195                               | GNDD    | _    | <b>Digital Ground.</b><br>Ground return for core digital supplies (VCCD). All<br>ground pins can be tied together using a single ground<br>plane. |
| _                                                                                                                                                                | 9, 19, 30,<br>38, 48, 57,<br>74, 188,<br>199, 207 | GNDIO   | _    | <b>Digital GND - I/O Ring.</b><br>Ground return for digital I/O circuits (VCCIO).                                                                 |
| M5, M13                                                                                                                                                          | 99, 163                                           | GNDPECL | -    | Digital GND - PECL Signal Detect Inputs.<br>Ground return for PECL Signal Detect input circuits.                                                  |
| P5, P6,<br>P13, R7,<br>R9, R11,<br>R13, U8                                                                                                                       | 106, 112,<br>120, 126,<br>135, 141,<br>149, 155   | GNDR    | _    | Analog Ground - Receive.<br>Ground return for receive analog supply. All ground<br>pins can be tied together using a single ground plane.         |
| P14, R1,<br>R3, R5,<br>R15, R17,<br>T17, U2,<br>U4, U6,<br>U10, U12,<br>U14, U16,<br>U17                                                                         | 113, 127,<br>134, 148                             | GNDT    | _    | Analog Ground - Transmit.<br>Ground return for transmit analog supply. All ground<br>pins can be tied together using a single ground plane.       |
| K14                                                                                                                                                              | 179                                               | SGND    | -    | Substrate Ground.<br>Ground for chip substrate. All ground pins can be tied<br>together using a single ground plane.                              |
|                                                                                                                                                                  |                                                   |         |      | Open Drain output, ST = Schmitt Triggered input, TS = utput, IP = weak Internal Pull-up, ID = weak Internal pull-                                 |



#### Table 35 Unused/Reserved Pins – BGA23

| Pin/I<br>Design                                                                                                                                                                                                                                                 |                                       | Symbol | Type <sup>1</sup> | Signal Description                                                                                                          |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------|-------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BGA23                                                                                                                                                                                                                                                           | PQFP                                  | -      |                   |                                                                                                                             |  |  |  |
| RMII - No C                                                                                                                                                                                                                                                     | onnection                             |        |                   |                                                                                                                             |  |  |  |
| F15, G2,<br>G5, G14,<br>G16, H4,<br>H14, J2,<br>J13, K4,<br>K15                                                                                                                                                                                                 | 5, G14,<br>6, H4,<br>4, J2,<br>3, K4, |        | _                 | No Connection.                                                                                                              |  |  |  |
| SMII - No Connection                                                                                                                                                                                                                                            |                                       |        |                   |                                                                                                                             |  |  |  |
| A4, A5,<br>A7, A14,<br>A16, B1,<br>B2, B4,<br>B8, B9,<br>B11, B12,<br>B15, B16,<br>B17, C4,<br>C6, C7,<br>C8, C10,<br>C12, C14,<br>D4, D11,<br>D12, D16,<br>D17, E3,<br>E4, E15,<br>F4, F14,<br>F15, G2,<br>G5, G14,<br>G16, H4,<br>H14, J2,<br>J13, K4,<br>K15 | NC                                    | NC     | _                 | No Connection                                                                                                               |  |  |  |
| SS-SMII - N                                                                                                                                                                                                                                                     | lo Connect                            | ion    |                   |                                                                                                                             |  |  |  |
| A3, A4,<br>A5, A7,<br>A13, A14,<br>A16, B2,<br>B6, B8,<br>B14, B16,<br>C2, C4,<br>C6, C10,<br>C14, C15,<br>D4, D9,<br>D11, D12,<br>D16, E15,<br>E16, F4,<br>F15, G2,<br>G5, G14,<br>G16, H4,<br>H14, J2,<br>J13, K4,<br>K15                                     | NC                                    | NC     | _                 | No Connection                                                                                                               |  |  |  |
| 1. Type Co                                                                                                                                                                                                                                                      |                                       |        |                   | I<br>: Open Drain output, ST = Schmitt Triggered input, TS =<br>utput, IP = weak Internal Pull-up, ID = weak Internal pull- |  |  |  |



# Table 36 Receive FIFO Depth Configurations

| FIFOSEL1 | FIFOSELO | Register 18.15 Value | Register 18.14 Value |
|----------|----------|----------------------|----------------------|
| 0        | 0        | 1                    | 0                    |
| 0        | 1        | 1                    | 1                    |
| 1        | 0        | 0                    | 0                    |
| 1        | 1        | 0                    | 1                    |



# 3.5 BGA15 Ball Assignments

The following figure and tables provide the BGA15 ball locations and signal names arranged in alphanumeric order as follows:

- Figure 6, 196-Ball BGA15 Assignments (Top View)
- Table 37, LXT9785MBC BGA15 Ball List in Alphanumeric Order by Signal Name, on page 98
- Table 38, *LXT9785MBC BGA15 Ball List in Alphanumeric Order by Ball Location* (*SMII/SS-SMII*), on page 102

|   | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10  | 11  | 12  | 13  | 14  |     |
|---|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|
| A | A1 | A2 | A3 | A4 | A5 | A6 | A7 | A8 | A9 | A10 | A11 | A12 | A13 | A14 | A   |
| в | B1 | B2 | B3 | B4 | B5 | B6 | B7 | B8 | B9 | B10 | B11 | B12 | B13 | B14 | E   |
| С | C1 | C2 | C3 | C4 | C5 | C6 | C7 | C8 | C9 | C10 | C11 | C12 | C13 | C14 | + C |
| D | D1 | D2 | D3 | D4 | D5 | D6 | D7 | D8 | D9 | D10 | D11 | D12 | D13 | D14 |     |
| Е | E1 | E2 | E3 | E4 | E5 | E6 | E7 | E8 | E9 | E10 | E11 | E12 | E13 | E14 | E   |
| F | F1 | F2 | F3 | F4 | F5 | F6 | F7 | F8 | F9 | F10 | F11 | F12 | F13 | F14 | F   |
| G | G1 | G2 | G3 | G4 | G5 | G6 | G7 | G8 | G9 | G10 | G11 | G12 | G13 | G14 | G   |
| н | H1 | H2 | H3 | H4 | H5 | H6 | H7 | H8 | H9 | H10 | H11 | H12 | H13 | H14 | I H |
| J | J1 | J2 | J3 | J4 | J5 | J6 | J7 | J8 | J9 | J10 | J11 | J12 | J13 | J14 | J   |
| κ | K1 | K2 | К3 | K4 | K5 | K6 | K7 | K8 | K9 | K10 | K11 | K12 | K13 | K14 | ĸ   |
| L | L1 | L2 | L3 | L4 | L5 | L6 | L7 | L8 | L9 | L10 | L11 | L12 | L13 | L14 | L   |
| м | M1 | M2 | М3 | M4 | M5 | M6 | M7 | M8 | М9 | M10 | M11 | M12 | M13 | M14 | 1 м |
| Ν | N1 | N2 | N3 | N4 | N5 | N6 | N7 | N8 | N9 | N10 | N11 | N12 | N13 | N14 | 4 N |
| Ρ | P1 | P2 | P3 | P4 | P5 | P6 | P7 | P8 | P9 | P10 | P11 | P12 | P13 | P14 | 1 P |
|   | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10  | 11  | 12  | 13  | 14  |     |

#### Figure 6 196-Ball BGA15 Assignments (Top View)



# 3.5.1 BGA15 Ball List

The following tables provide the RMII BGA23 ball locations and signal names arranged in alphanumeric order as follows:

- Table 37, LXT9785MBC BGA15 Ball List in Alphanumeric Order by Signal Name, on page 98
- Table 38, LXT9785MBC BGA15 Ball List in Alphanumeric Order by Ball Location (SMII/SS-SMII), on page 102

#### Table 37 LXT9785MBC BGA15 Ball List in Alphanumeric Order by Signal Name

| Signal<br>Name | Ball | Туре         | Reference for Full<br>Description | Signal<br>Name | Ball     | Туре         | Reference for Full<br>Description |
|----------------|------|--------------|-----------------------------------|----------------|----------|--------------|-----------------------------------|
| ADD_3          | P10  | I, ST,<br>ID | Table 39                          | CFG_2          | CFG_2 L9 |              | Table 39                          |
| ADD_4          | N10  | I, ST,<br>ID | Table 39                          | CFG_3          | M9       | I, ST,<br>ID | Table 39                          |
| AMDIX_EN       | K8   | I, ST,<br>IP | Table 39                          | FIFOSEL0       | F1       | I, ID        | Table 39                          |
| AVCC           | D12  |              | Table 39                          | FIFOSEL1       | C1       | I, ID        | Table 39                          |
| AVCC           | E12  | _            | Table 39                          | GNDD           | A1       | -            | Table 39                          |
| AVCC           | F12  |              | Table 39                          | GNDD           | A2       | -            | Table 39                          |
|                |      | -            |                                   | GNDD           | A3       | -            | Table 39                          |
| AVCC           | G12  | -            | Table 39                          | GNDD           | B1       | -            | Table 39                          |
| AVCC           | H12  | -            | Table 39                          | GNDD           | B2       | -            | Table 39                          |
| AVCC           | J12  | -            | Table 39                          | GNDD           | B5       | -            | Table 39                          |
| AVCC           | K12  | -            | Table 39                          | GNDD           | B10      | -            | Table 39                          |
| AVCC           | L12  | -            | Table 39                          | GNDD           | D9       | _            | Table 39                          |
| AVSS           | E11  | -            | Table 39                          | GNDD           | D11      | _            | Table 39                          |
| AVSS           | F9   | -            | Table 39                          | GNDD           | E5       | _            | Table 39                          |
| AVSS           | F10  | -            | Table 39                          | GNDD           | E6       | _            | Table 39                          |
| AVSS           | F11  | -            | Table 39                          | GNDD           | E9       | _            | Table 39                          |
| AVSS           | G9   | -            | Table 39                          | GNDD           | E10      | _            | Table 39                          |
| AVSS           | G10  | -            | Table 39                          | GNDD           | F5       | _            | Table 39                          |
| AVSS           | G11  | -            | Table 39                          |                |          | _            |                                   |
| AVSS           | H9   | -            | Table 39                          | GNDD           | F6       | -            | Table 39                          |
| AVSS           | H10  | -            | Table 39                          | GNDD           | F7       | -            | Table 39                          |
| AVSS           | H11  | _            | Table 39                          | GNDD           | F8       | -            | Table 39                          |
| AVSS           | J9   | _            | Table 39                          | GNDD           | G4       | -            | Table 39                          |
| AVSS           | J10  | _            | Table 39                          | GNDD           | G6       | -            | Table 39                          |
| AVSS           | J11  | _            | Table 39                          | GNDD           | G7       | -            | Table 39                          |
| AVSS           | K11  |              | Table 39                          | GNDD           | G8       | -            | Table 39                          |
|                |      | _            |                                   | GNDD           | H6       | _            | Table 39                          |
| AVSS           | L11  | -            | Table 39                          | GNDD           | H7       | -            | Table 39                          |
| CFG_1          | M10  | I, ST,<br>ID | Table 39                          | GNDD           | H8       | -            | Table 39                          |
|                |      |              |                                   | GNDD           | J5       | _            | Table 39                          |



| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | for Full<br>tion |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| GNDD         J7         -         Table 39           GNDD         J8         -         Table 39           GNDD         K6         -         Table 39           GNDD         K10         -         Table 39           GNDD         L2         -         Table 39           GNDD         N1         -         Table 39           GNDD         N11         -         Table 39           GNDD         P11         -         Table 39           LED0_1_L         N9         TS,<br>SL, IP         Table 39           LED0_3_L         M8         OD,<br>SL, IP         Table 39           LED1_1_L         N8         TS,<br>SL, IP         Table 39           LED1_2_L         P8         OD,<br>SL, IP         Table 39           LED1_3_L         L8         OD,<br>TS,<br>SL                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                  |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 39               |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  |
| GNDD         K6         -         Table 39           GNDD         K9         -         Table 39           GNDD         K10         -         Table 39           GNDD         L2         -         Table 39           GNDD         L2         -         Table 39           GNDD         L2         -         Table 39           GNDD         N1         -         Table 39           GNDD         N1         -         Table 39           GNDD         P1         -         Table 39           GNDD         P1         -         Table 39           GNDD         P1         -         Table 39           LED0_1_L         N9         TS,<br>SL, IP         Table 39           LED0_2_L         P9         OD,<br>TS,<br>SL, IP         Table 39           LED0_3_L         M8         OD,<br>TS,<br>SL, IP         Table 39           LED1_1_L         N8         TS,<br>SL, IP         Table 39           LED1_2_L         P8         OD,<br>TS,<br>SL, IP         Table 39           LED1_3_L         L8         OD,<br>TS,<br>SL, IP         Table 39           LED1_3_L         L8         OD,<br>TS,<br>SL, IP         Table 39           LE                                                                                                                                                                                                                                                                                                                                                                                                                              | 39               |
| $ \begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  |
| GNDD         K10         -         Table 39           GNDD         L2         -         Table 39           GNDD         N1         -         Table 39           GNDD         N1         -         Table 39           GNDD         N11         -         Table 39           GNDD         N11         -         Table 39           GNDD         P1         -         Table 39           GNDD         P11         -         Table 39           GNDD         P11         -         Table 39           GNDD         P11         -         Table 39           LED0_1_L         N9         TS,<br>SL, IP         Table 39           LED0_2_L         P9         OD,<br>TS,<br>SL, IP         Table 39           LED1_1_L         N8         OD,<br>TS,<br>SL, IP         Table 39           LED1_2_L         P8         TS,<br>SL, IP         Table 39           LED1_2_L         P8         TS,<br>SL, IP         Table 39           LED1_3_L         L8         OD,<br>TS,<br>SL, IP         Table 39           LED1_3_L         L8         OD,<br>TS,<br>SL, IP         Table 39           LED1_3_L         P7         TS,<br>SL, IP         Table 39                                                                                                                                                                                                                                                                                                                                                                                                                             | 39               |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  |
| $GNDD$ N11-Table 39 $GNDD$ P1-Table 39 $GNDD$ P1-Table 39 $GNDD$ P11-Table 39 $GNDD$ P11-Table 39 $LED0_1\_L$ N9 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED0_2\_L$ P9 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED0_3\_L$ P1-Table 39 $LED0_3\_L$ M8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED1_1\_L$ N8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED1_2\_L$ P8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED1_2\_L$ P8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED1_3\_L$ L8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED1_3\_L$ L8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED1_3\_L$ L8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED2_1\_L$ P7 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED2_2\_L$ N7 $OD$ ,<br>TS,<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 39               |
| ONDDN11-Table 39 $GNDD$ P11-Table 39 $GNDD$ P11-Table 39 $LED0_1\_L$ N9 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED0_2\_L$ P9 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED0_2\_L$ P9 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED0_3\_L$ M8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED1_1\_L$ N8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED1_1\_L$ N8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED1_1\_L$ N8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED1_2\_L$ P8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED1_3\_L$ L8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED1_3\_L$ L8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED1_3\_L$ L8 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED2_1\_L$ P7 $OD$ ,<br>TS,<br>SL, IPTable 39 $LED2_2\_L$ N7 $OD$ ,<br>TS,<br>SL, IP <td< td=""><td></td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |
| GNDDP1-Table 39SL, IPGNDDP11-Table 39LED0_1_LN9 $\overrightarrow{TS}$ ,<br>SL, IPTable 39LED0_2_LP9 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED0_3_LM8 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED1_1_LN8 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED1_2_LP8 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED1_2_LP8 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED1_2_LP8 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED1_3_LL8 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED2_1_LP7 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED2_1_LP7 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED2_2_LN7 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED2_2_L <td>20</td>                                                                                                                                                                                                                                     | 20               |
| LED0_1_LN9OD,<br>TS,<br>SL, IPTable 39LED0_2_LP9OD,<br>TS,<br>SL, IPTable 39LED0_3_LM8OD,<br>TS,<br>SL, IPTable 39LED1_1_LN8OD,<br>TS,<br>SL, IPTable 39LED1_2_LP8OD,<br>TS,<br>SL, IPTable 39LED1_3_LL8OD,<br>TS,<br>SL, IPTable 39LED1_3_LL8OD,<br>TS,<br>SL, IPTable 39LED2_1_LP7OD,<br>TS,<br>SL, IPTable 39LED2_1_LP7OD,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>TS,<br>SL, IPTable 39LED3_2_LN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |
| SL, IPOD,<br>TS,<br>SL, IPTable 39LED6_1_LA7OD,<br>TS,<br>SL, IPTable 3LED0_3_LP9 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED6_2_LB7 $\overrightarrow{SL}$ , IPTable 3LED1_1_LN8 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED6_3_LD6D7,<br>TS,<br>SL, IPTable 39LED1_2_LP8 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED7_1_LB6 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED1_3_LL8 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39Table 39LED7_1_LB6D0,<br>TS,<br>SL, IPTable 39LED2_1_LP7 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39Table 39LED7_3_LD6TS,<br>TS,<br>Table 3Table 39LED2_1_LP7 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39Table 39LED7_3_LD5 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED2_1_LP7 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39Table 39LED7_3_LD5 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED2_2_LN7 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39IDTable 39LED2_2_LN7 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IP <td>39</td>                                                                                                                                                                                                                                                                  | 39               |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |
| LED0_2_LP9TS,<br>SL, IPTable 39LED0_3_LM8OD,<br>TS,<br>SL, IPTable 39LED1_1_LN8OD,<br>TS,<br>SL, IPTable 39LED1_2_LP8OD,<br>TS,<br>SL, IPTable 39LED1_2_LP8OD,<br>TS,<br>SL, IPTable 39LED1_3_LL8OD,<br>TS,<br>SL, IPTable 39LED2_1_LP7OD,<br>TS,<br>SL, IPTable 39LED2_1_LP7OD,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39LED3_2_LOD,<br>TS,<br>SL, IPTable 39LED3_2_LN7TS,<br>TS,<br>TS,<br>TABLE 39LED3_2_LN7TS,<br>TS,<br>TS,<br>TABLE 39LED3_2_LN7 <td>39</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 39               |
| LED0_3_LM8 $\overrightarrow{SL}$ , IPTable 39LED6_2_LB7TS,<br>SL, IPTable 39LED1_1_LN8 $\overrightarrow{SL}$ , IPTable 39LED6_3_LD6 $\overrightarrow{SL}$ , IPTable 39LED1_2_LP8 $\overrightarrow{SL}$ , IPTable 39LED7_1_LB6 $\overrightarrow{SL}$ , IPTable 39LED1_3_LL8 $\overrightarrow{SL}$ , IPTable 39LED7_2_LA6 $\overrightarrow{SL}$ , IPTable 39LED2_1_LP7 $\overrightarrow{SL}$ , IPTable 39LED7_3_LD5 $\overrightarrow{SL}$ , IPTable 39LED2_2_LN7 $\overrightarrow{SL}$ , IPTable 39LINKHOLDB3IDTable 39LED2_2_LN7 $\overrightarrow{SL}$ , IPTable 39MDCP4 $I$ , ST,<br>IDTable 39MDINT_LP5 $\overrightarrow{TS}$ ,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br>ST,<br><td></td> |                  |
| LED0_3_LM8TS,<br>SL, IPTable 39LED1_1_LN8OD,<br>TS,<br>SL, IPTable 39LED1_2_LP8OD,<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 39               |
| LED1_1_LN8 $OD, TS, SL, IP$ Table 39LED6_3_LD6TS, SL, IPTable 39LED1_2_LP8 $OD, TS, SL, IP$ Table 39LED7_1_LB6 $OD, TS, SL, IP$ Table 39LED1_3_LL8 $OD, TS, SL, IP$ Table 39LED7_2_LA6OD, TS, SL, IPTable 39LED2_1_LP7 $OD, TS, SL, IP$ Table 39LED7_3_LD5 $OD, TS, SL, IP$ Table 39LED2_1_LP7 $OD, TS, SL, IP$ Table 39LINKHOLDB3IDTable 39LED2_2_LN7 $OD, TS, SL, IP$ Table 39MDCP4I, ST, Table 39LED2_2_LOD, TS, SL, IPTable 39MDINT_LP5 $OD, TS, Table 39$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |
| LED1_1_LN8TS,<br>SL, IPTable 39LED1_2_LP8OD,<br>TS,<br>SL, IPTable 39LED1_3_LL8OD,<br>TS,<br>SL, IPTable 39LED2_1_LP7OD,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>TS,<br>TABLE 39Table 39LED2_2_LN7OD,<br>TS,<br>TS,<br>TS,<br>TABLE 39MDCMDINT_LP5OD,<br>TS,<br>TS,<br>TABLE 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 39               |
| LED1_2_LP8 $OD, TS, SL, IP$ Table 39LED7_1_LB6TS, SL, IPTable 39LED1_3_LL8 $OD, TS, SL, IP$ Table 39Table 39LED7_2_LA6 $OD, TS, SL, IP$ Table 39LED2_1_LP7 $OD, TS, SL, IP$ Table 39Table 39LED7_3_LD5 $OD, TS, SL, IP$ Table 39LED2_2_LN7 $OD, TS, SL, IP$ Table 39Table 39LINKHOLDB3IDTable 39LED2_2_LN7 $OD, TS, SL, IP$ Table 39MDCP4I, ST, IDTable 39UINKHOLDD0, TS, SL, IPTable 39MDINT_LP5 $OD, TS, Table 39$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                  |
| LED1_2_LP8 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED1_3_LL8 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED2_1_LP7 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39LED2_2_LN7 $\overrightarrow{OD}$ ,<br>TS,<br>SL, IPTable 39DD,<br>TABLE 39DD,<br>TABLE 39MDCP4MDINT_LP5 $\overrightarrow{OD}$ ,<br>TS,<br>TABLE 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 39               |
| LED1_3_LL8OD,<br>TS,<br>SL, IPTable 39LED7_2_LA6OD,<br>TS,<br>SL, IPTable 39LED2_1_LP7OD,<br>TS,<br>SL, IPTable 39LED7_3_LD5OD,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39LINKHOLDB3IDTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39MDCP4I, ST,<br>IDTable 39MDINT_LP5TS,<br>TS,<br>TS,<br>TABLE 39MDINT_LP5Table 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |
| LED1_3_LL8OD,<br>TS,<br>SL, IPTable 39LED7_3_LSL, IPLED2_1_LP7OD,<br>TS,<br>SL, IPTable 39LED7_3_LD5OD,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39LINKHOLDB3IDTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39MDCP4I, ST,<br>IDTable 39MDINT_LP5TS,<br>TS,<br>TS,Table 39MDINT_LP5Table 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 20               |
| LED2_1_LP7SL, IPIPIED7_3_LD5OD,<br>TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39IDTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39MDCP4I, ST,<br>IDTable 39OD,<br>TS,<br>TS,<br>SL, IPOD,<br>TS,<br>TAble 39Table 39MDCP4I, ST,<br>IDTable 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 39               |
| LED2_1_LP7OD,<br>TS,<br>SL, IPTable 39LINKHOLDB3IDTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39MDCP4I, ST,<br>IDTable 39OD,OD,<br>TS,<br>SL, IPOD,<br>Table 39MDINT_LP5TS,<br>TS,<br>TS,<br>TAble 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |
| LED2_1_LP7TS,<br>SL, IPTable 39LED2_2_LN7OD,<br>TS,<br>SL, IPTable 39OD,OD,Table 39MDCP4I, ST,<br>IDMDINT_LP5TS,<br>TS,<br>TS,<br>TS,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 39               |
| LED2_2_L     N7     OD,<br>TS,<br>SL, IP     Table 39       OD,     OD,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 39               |
| LED2_2_L     N7     TS,<br>SL, IP     Table 39       OD,     OD,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                  |
| OD, OD, Table 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 39               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20               |
| LED2_3_L         M7         TS,         Table 39         SL, IP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 29               |
| SL, IP IO,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  |
| LED3_1_L         P6         TS,         Table 39         MDIO         N5         TS,         Table 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 39               |
| SL, IP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |
| OD, ModeSei_0 C9 ID Table 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 39               |
| LED3_2_L N6 TS, Table 39 ModeSel_1 E8 I, ST, Table 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 39               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                  |
| LED3_3_L M6 TS, Table 39 NC C4 - Table 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 29               |



| Circust        |      |              | Defense for Full                  | Circust        |      |              | Defenses for Full                 |
|----------------|------|--------------|-----------------------------------|----------------|------|--------------|-----------------------------------|
| Signal<br>Name | Ball | Туре         | Reference for Full<br>Description | Signal<br>Name | Ball | Туре         | Reference for Full<br>Description |
| NC             | D1   | _            | Table 39                          | RxData5_S<br>S | C2   | O, TS        | Table 39                          |
| NC             | D2   | -            | Table 39                          | RxData6_S      |      | O, TS        | Table 39                          |
| NC             | D10  | -            | Table 39                          | <br>RxData6_S  |      | O, TS,       |                                   |
| NC             | E4   | -            | Table 39                          | S              | A4   | ÎD           | Table 39                          |
| NC             | E7   | -            | Table 39                          | RxData7_S      | C5   | O, TS        | Table 39                          |
| NC             | G2   | -            | Table 39                          | RxData7_S      | C6   | O, TS,       | Table 39                          |
| NC             | G5   | -            | Table 39                          | S              |      | ID<br>O TO   |                                   |
| NC             | H1   | -            | Table 39                          | RxSYNC         | E1   | O, TS,<br>ID | Table 39                          |
| NC             | H5   | -            | Table 39                          | SGND           | C8   | -            | Table 39                          |
| NC             | J4   | -            | Table 39                          | SYNC/          | 1/1  |              | Table 20                          |
| NC             | K4   | -            | Table 39                          | TXSYNC         | K1   | I, ID        | Table 39                          |
| NC             | K7   | -            | Table 39                          | тск            | A11  | I, ST,<br>ID | Table 39                          |
| NC             | L1   | -            | Table 39                          |                |      | I, ST,       |                                   |
| NC             | L6   | -            | Table 39                          | TDI            | C12  | IP           | Table 39                          |
| NC             | L10  | -            | Table 39                          | TDO            | C11  | O, TS        | Table 39                          |
| NC             | M4   | -            | Table 39                          | TMS            | B11  | I, ST,       | Table 39                          |
| NC             | M5   | -            | Table 39                          |                |      | IP           |                                   |
| NC             | P2   | -            | Table 39                          | TPIN0          | N12  | AI/AO        | Table 39                          |
| NC             | P3   | -            | Table 39                          | TPIN1          | M13  | AI/AO        | Table 39                          |
| REFCLK0        | L4   | I            | Table 39                          | TPIN2          | L14  | AI/AO        | Table 39                          |
| REFCLK1        | C3   | I            | Table 39                          | TPIN3          | H13  | AI/AO        | Table 39                          |
| RESET_L        | C10  | I, ST,       | Table 39                          | TPIN4          | G13  | AI/AO        | Table 39                          |
|                |      | IP           |                                   | TPIN5          | D14  | AI/AO        | Table 39                          |
| RXCLK          | G1   | O, TS,<br>ID | Table 39                          | TPIN6          | C13  | AI/AO        | Table 39                          |
| RxData0_S      | N3   | O, TS        | Table 39                          | TPIN7          | B12  | AI/AO        | Table 39                          |
| RxData0_S      | MO   | O, TS,       | Table 20                          | TPIP0          | P12  | AI/AO        | Table 39                          |
| S              | M3   | ID           | Table 39                          | TPIP1          | M14  | AI/AO        | Table 39                          |
| RxData1_S      | M2   | O, TS        | Table 39                          | TPIP2          | L13  | AI/AO        | Table 39                          |
| RxData1_S<br>S | M1   | O, TS,<br>ID | Table 39                          | TPIP3          | H14  | AI/AO        | Table 39                          |
| RxData2_S      | K2   | O, TS        | Table 39                          | TPIP4          | G14  | AI/AO        | Table 39                          |
| RxData2_S      | r\z  |              |                                   | TPIP5          | D13  | AI/AO        | Table 39                          |
| S              | J2   | O,TS,<br>ID  | Table 39                          | TPIP6          | C14  | AI/AO        | Table 39                          |
| RxData3_S      | H3   | O, TS        | Table 39                          | TPIP7          | A12  | AI/AO        | Table 39                          |
| RxData3_S      | H2   | O, TS,       | Table 39                          | TPON0          | N13  | AO/AI        | Table 39                          |
| S              |      | ID           |                                   | TPON1          | P14  | AO/AI        | Table 39                          |
| RxData4_S      | F2   | O, TS        | Table 39                          | TPON2          | K14  | AO/AI        | Table 39                          |
| RxData4_S<br>S | F3   | O, TS,<br>ID | Table 39                          | TPON3          | J13  | AO/AI        | Table 39                          |
| RxData5_S      | E3   | O, TS        | Table 39                          | TPON4          | F13  | AO/AI        | Table 39                          |
|                | ļ    | <u>I</u>     |                                   |                |      |              |                                   |



| Signal<br>Name | Ball | Туре         | Reference for Full<br>Description |
|----------------|------|--------------|-----------------------------------|
| TPON5          | E14  | AO/AI        | Table 39                          |
| TPON6          | A14  | AO/AI        | Table 39                          |
| TPON7          | B13  | AO/AI        | Table 39                          |
| TPOP0          | P13  | AO/AI        | Table 39                          |
| TPOP1          | N14  | AO/AI        | Table 39                          |
| TPOP2          | K13  | AO/AI        | Table 39                          |
| TPOP3          | J14  | AO/AI        | Table 39                          |
| TPOP4          | F14  | AO, AI       | Table 39                          |
| TPOP5          | E13  | AO/AI        | Table 39                          |
| TPOP6          | B14  | AO/AI        | Table 39                          |
| TPOP7          | A13  | AO/AI        | Table 39                          |
| TRST_L         | A10  | I, ST,<br>IP | Table 39                          |
| TXCLK          | J3   | I, ID        | Table 39                          |
| TxData0        | N4   | I, ID        | Table 39                          |
| TxData1        | N2   | I, ID        | Table 39                          |
| TxData2        | K3   | I, ID        | Table 39                          |
| TxData3        | J1   | I, ID        | Table 39                          |
| TxData4        | G3   | I, ID        | Table 39                          |
| TxData5        | E2   | I, ID        | Table 39                          |
| TxData6        | D3   | I, ID        | Table 39                          |
| TxData7        | A5   | I, ID        | Table 39                          |
| TXSLEW_0       | M11  | I, ST,<br>ID | Table 39                          |
| TXSLEW_1       | M12  | I,ST,<br>ID  | Table 39                          |
| VCCD           | D7   | -            | Table 39                          |
| VCCD           | L7   | -            | Table 39                          |
| VCCIO          | D4   | -            | Table 39                          |
| VCCIO          | F4   | -            | Table 39                          |
| VCCIO          | H4   | -            | Table 39                          |
| VCCIO          | L3   | -            | Table 39                          |
| VCCIO          | L5   | -            | Table 39                          |



Table 38 shows the ball locations and signal names arranged in order by ball location.

# Table 38 LXT9785MBC BGA15 Ball List in Alphanumeric Order by Ball Location (SMII/

| Ball       | Signal<br>Name | Туре                 | Reference for Full<br>Description | Ball | Signal<br>Name | Туре                 | Reference for Full<br>Description |
|------------|----------------|----------------------|-----------------------------------|------|----------------|----------------------|-----------------------------------|
| A1         | GNDD           | _                    | Table 39                          | B11  | TMS            | I, ST,<br>IP         | Table 39                          |
| A2         | GNDD           | -                    | Table 39                          | B12  | TPIN7          | AI/AO                | Table 39                          |
| A3         | GNDD           | -                    | Table 39                          | B13  | TPON7          | AO/AI                | Table 39                          |
| A4         | RxData6_SS     | O,<br>TS, ID         | Table 39                          | B14  | TPOP6          | AO/AI                | Table 39                          |
| A5         | TxData7        | I, ID                | Table 39                          | C1   | FIFOSEL1       | I, ID                | Table 39                          |
| A <b>6</b> | LED7_2_L       | OD,<br>TS,<br>SL, IP | Table 39                          | C2   | RxData5_SS     | O,<br>TS, ID         | Table 39                          |
|            |                |                      |                                   | C3   | REFCLK1        | I                    | Table 39                          |
| A7         | LED6_1_L       | OD,<br>TS,           | Table 39                          | C4   | NC             | -                    | Table 39                          |
|            |                | SL, IP               |                                   | C5   | RxData7_S      | O, TS                | Table 39                          |
| A8         | LED5_2_L       | OD,<br>TS,<br>SL, IP | Table 39                          | C6   | RxData7_SS     | O,<br>TS, ID         | Table 39                          |
| A9         | LED4_2_L       | OD,<br>TS,<br>SL, IP | Table 39                          | C7   | LED5_3_L       | OD,<br>TS,<br>SL, IP | Table 39                          |
|            | TROT           | I, ST,               | <b>T</b> 11 00                    | C8   | SGND           | -                    | Table 39                          |
| A10        | TRST_L         | IP                   | Table 39                          | C9   | ModeSel_0      | I, ST,<br>ID         | Table 39                          |
| A11        | ТСК            | I, ST,<br>ID         | Table 39                          | C10  | RESET_L        | I, ST,<br>IP         | Table 39                          |
| A12        | TPIP7          | AI/AO                | Table 39                          | C11  | TDO            | O, TS                | Table 39                          |
| A13        | TPOP7          | AO/AI                | Table 39                          |      |                | I, ST,               |                                   |
| A14        | TPON6          | AO/AI                | Table 39                          | C12  | TDI            | IP                   | Table 39                          |
| B1         | GNDD           | -                    | Table 39                          | C13  | TPIN6          | AI/AO                | Table 39                          |
| B2         | GNDD           | -                    | Table 39                          | C14  | TPIP6          | AI/AO                | Table 39                          |
| B3         | LINKHOLD       | ID                   | Table 39                          | D1   | NC             | -                    | Table 39                          |
| B4         | RxData6_S      | O, TS                | Table 39                          | D2   | NC             | -                    | Table 39                          |
| B5         | GNDD           | -                    | Table 39                          | D3   | TxData6        | I, ID                | Table 39                          |
| B6         | LED7_1_L       | OD,<br>TS,           | Table 39                          | D4   | VCCIO          | -                    | Table 39                          |
| B7         | LED6_2_L       | SL, IP<br>OD,<br>TS, | Table 39                          | D5   | LED7_3_L       | OD,<br>TS,<br>SL, IP | Table 39                          |
| B8         | LED5_1_L       | SL, IP<br>OD,<br>TS, | Table 39                          | D6   | LED6_3_L       | OD,<br>TS,<br>SL, IP | Table 39                          |
| 00         |                | SL, IP               |                                   | D7   | VCCD           | -                    | Table 39                          |
| B9         | LED4_1_L       | OD,<br>TS,<br>SL, IP | Table 39                          | D8   | LED4_3_L       | OD,<br>TS,<br>SL, IP | Table 39                          |
| B10        | GNDD           | _                    | Table 39                          | D9   | GNDD           | _                    | Table 39                          |

Cortina Systems® LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers



|      | Signal     |              | Reference for Full |      | Signal     |              | Reference for Full |
|------|------------|--------------|--------------------|------|------------|--------------|--------------------|
| Ball | Name       | Туре         | Description        | Ball | Name       | Туре         | Description        |
| D10  | NC         | -            | Table 39           | G3   | TxData4    | I, ID        | Table 39           |
| D11  | GNDD       | -            | Table 39           | G4   | GNDD       | -            | Table 39           |
| D12  | AVCC       | -            | Table 39           | G5   | NC         | -            | Table 39           |
| D13  | TPIP5      | AI/AO        | Table 39           | G6   | GNDD       | -            | Table 39           |
| D14  | TPIN5      | AI/AO        | Table 39           | G7   | GNDD       | -            | Table 39           |
| E1   | RxSYNC     | O,<br>TS, ID | Table 39           | G8   | GNDD       | -            | Table 39           |
| E2   | TxData5    | I, ID        | Table 39           | G9   | AVSS       | -            | Table 39           |
| E3   | RxData5_S  | 0, TS        | Table 39           | G10  | AVSS       | -            | Table 39           |
| E4   | NC         | 0,10         | Table 39           | G11  | AVSS       | -            | Table 39           |
| E5   | GNDD       | _            | Table 39           | G12  | AVCC       | -            | Table 39           |
|      |            | -            |                    | G13  | TPIN4      | AI/AO        | Table 39           |
| E6   | GNDD       | -            | Table 39           | G14  | TPIP4      | AI/AO        | Table 39           |
| E7   | NC         | -            | Table 39           | H1   | NC         | -            | Table 39           |
| E8   | ModeSel_1  | I, ST,<br>ID | Table 39           | H2   | RxData3_SS | O,<br>TS, ID | Table 39           |
| E9   | GNDD       | -            | Table 39           | H3   | RxData3_S  | O, TS        | Table 39           |
| E10  | GNDD       | -            | Table 39           | H4   | VCCIO      | _            | Table 39           |
| E11  | AVSS       | -            | Table 39           | H5   | NC         | _            | Table 39           |
| E12  | AVCC       | -            | Table 39           | H6   | GNDD       | _            | Table 39           |
| E13  | TPOP5      | AO/AI        | Table 39           | H7   | GNDD       | _            | Table 39           |
| E14  | TPON5      | AO/AI        | Table 39           | H8   | GNDD       | _            | Table 39           |
| F1   | FIFOSEL0   | I, ID        | Table 39           | H9   | AVSS       | _            | Table 39           |
| F2   | RxData4_S  | O, TS        | Table 39           | H10  | AVSS       | _            | Table 39           |
| F3   | RxData4_SS | O,<br>TS, ID | Table 39           | H11  | AVSS       | _            | Table 39           |
| F4   | VCCIO      | -            | Table 39           | H12  | AVCC       | -            | Table 39           |
| F5   | GNDD       | -            | Table 39           | H13  | TPIN3      | AI/AO        | Table 39           |
| F6   | GNDD       | -            | Table 39           | H14  | TPIP3      | AI/AO        | Table 39           |
| F7   | GNDD       | -            | Table 39           | J1   | TxData3    | I, ID        | Table 39           |
| F8   | GNDD       | -            | Table 39           | J2   | RxData2_SS | O,<br>TS, ID | Table 39           |
| F9   | AVSS       | -            | Table 39           | J3   | TXCLK      | I, ID        | Table 39           |
| F10  | AVSS       | -            | Table 39           | J4   | NC         | -            | Table 39           |
| F11  | AVSS       | -            | Table 39           | J5   | GNDD       | _            | Table 39           |
| F12  | AVCC       | -            | Table 39           | J6   | GNDD       | _            | Table 39           |
| F13  | TPON4      | AO/AI        | Table 39           | J7   | GNDD       |              | Table 39           |
| F14  | TPOP4      | AO,          | Table 39           | J8   | GNDD       | _            | Table 39           |
|      |            | AI           |                    | J9   | AVSS       | _            | Table 39           |
| G1   | RXCLK      | O,<br>TS, ID | Table 39           | J10  | AVSS       |              | Table 39           |
| G2   | NC         | _            | Table 39           | -    |            |              |                    |
|      |            | <u> </u>     |                    | J11  | AVSS       | -            | Table 39           |

Cortina Systems® LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers



| Ball | Signal          | Туре                 | Reference for Full | Ball   | Signal    | Туре                 | Reference for Full |
|------|-----------------|----------------------|--------------------|--------|-----------|----------------------|--------------------|
| Dall | Name            | туре                 | Description        | Dall   | Name      | туре                 | Description        |
| J12  | AVCC            | -                    | Table 39           | M4     | NC        | -                    | Table 39           |
| J13  | TPON3           | AO/AI                | Table 39           | M5     | NC        | -                    | Table 39           |
| J14  | TPOP3           | AO/AI                | Table 39           | M6     | LED3_3_L  | OD,<br>TS,           | Table 39           |
| K1   | SYNC/<br>TXSYNC | I, ID                | Table 39           |        |           | SL, IP               |                    |
| K2   | RxData2_S       | O, TS                | Table 39           | M7     | LED2_3_L  | OD,<br>TS,           | Table 39           |
| K3   | TxData2         | I, ID                | Table 39           |        |           | SL, IP               |                    |
| K4   | NC              | -                    | Table 39           | M8     | LED0_3_L  | OD,<br>TS,           | Table 39           |
| K5   | GNDD            | -                    | Table 39           |        |           | SL, IP               |                    |
| K6   | GNDD            | -                    | Table 39           | M9     | CFG_3     | I, ST,               | Table 39           |
| K7   | NC              | -                    | Table 39           |        |           | ID                   |                    |
| K8   | AMDIX_EN        | I, ST,<br>IP         | Table 39           | M10    | CFG_1     | I, ST,<br>ID         | Table 39           |
| K9   | GNDD            | -                    | Table 39           | M11    | TXSLEW_0  | I, ST,<br>ID         | Table 39           |
| K10  | GNDD            | -                    | Table 39           | M12    | TXSLEW_1  | I,ST,                | Table 39           |
| K11  | AVSS            | -                    | Table 39           | IVI 12 | _         | ID                   | Table 59           |
| K12  | AVCC            | -                    | Table 39           | M13    | TPIN1     | AI/AO                | Table 39           |
| K13  | TPOP2           | AO/AI                | Table 39           | M14    | TPIP1     | AI/AO                | Table 39           |
| K14  | TPON2           | AO/AI                | Table 39           | N1     | GNDD      | -                    | Table 39           |
| L1   | NC              | -                    | Table 39           | N2     | TxData1   | I, ID                | Table 39           |
| L2   | GNDD            | -                    | Table 39           | N3     | RxData0_S | O, TS                | Table 39           |
| L3   | VCCIO           | -                    | Table 39           | N4     | TxData0   | I, ID                | Table 39           |
| L4   | REFCLK0         | I                    | Table 39           | N5     | MDIO      | IO,<br>TS,           | Table 39           |
| L5   | VCCIO           | -                    | Table 39           | NJ     | WDIO      | SL, IP               | Table 33           |
| L6   | NC              | -                    | Table 39           |        |           | OD,                  |                    |
| L7   | VCCD            | -                    | Table 39           | N6     | LED3_2_L  | TS,<br>SL, IP        | Table 39           |
| L8   | LED1_3_L        | OD,<br>TS,<br>SL, IP | Table 39           | N7     | LED2_2_L  | OD,<br>TS,<br>SL, IP | Table 39           |
| L9   | CFG_2           | I, ST,<br>ID         | Table 39           | N8     | LED1_1_L  | OD,<br>TS,           | Table 39           |
| L10  | NC              | -                    | Table 39           |        |           | SL, IP               |                    |
| L11  | AVSS            | -                    | Table 39           | N9     | LED0_1_L  | OD,<br>TS,           | Table 39           |
| L12  | AVCC            | -                    | Table 39           |        |           | SL, IP               |                    |
| L13  | TPIP2           | AI/AO                | Table 39           | N10    | ADD_4     | I, ST,<br>ID         | Table 39           |
| L14  | TPIN2           | AI/AO                | Table 39           | N11    | GNDD      | -                    | Table 39           |
| M1   | RxData1_SS      | O,<br>TS, ID         | Table 39           | N12    | TPIN0     | AI/AO                | Table 39           |
| M2   | RxData1_S       | O, TS                | Table 39           | N13    | TPON0     | AO/AI                | Table 39           |
| М3   | RxData0_SS      | O,<br>TS, ID         | Table 39           | N14    | TPOP1     | AO/AI                | Table 39           |

Cortina Systems® LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers



| Ball | Signal<br>Name | Туре                 | Reference for Full<br>Description |
|------|----------------|----------------------|-----------------------------------|
| P1   | GNDD           | -                    | Table 39                          |
| P2   | NC             | -                    | Table 39                          |
| P3   | NC             | -                    | Table 39                          |
| P4   | MDC            | I, ST,<br>ID         | Table 39                          |
| P5   | MDINT_L        | OD,<br>TS,<br>SL, IP | Table 39                          |
| P6   | LED3_1_L       | OD,<br>TS,<br>SL, IP | Table 39                          |
| P7   | LED2_1_L       | OD,<br>TS,<br>SL, IP | Table 39                          |
| P8   | LED1_2_L       | OD,<br>TS,<br>SL, IP | Table 39                          |
| P9   | LED0_2_L       | OD,<br>TS,<br>SL, IP | Table 39                          |
| P10  | ADD_3          | I, ST,<br>ID         | Table 39                          |
| P11  | GNDD           | -                    | Table 39                          |
| P12  | TPIP0          | AI/AO                | Table 39                          |
| P13  | TPOP0          | AO/AI                | Table 39                          |
| P14  | TPON1          | AO/AI                | Table 39                          |

LXT9785/LXT9785E Datasheet 249241, Revision 11.0 16 April 2007



# 3.6 BGA15 Signal Descriptions

# 3.6.1 Signal Name Conventions

Signal names may contain either a port designation or a serial designation, or a combination of the two designations. Signal naming conventions are as follows:

- **Port Number Only.** Individual signals that apply to a particular port are designated by the Signal Mnemonic, immediately followed by the Port Designation. For example, Transmit Enable signals would be identified as TxEN0, TxEN1, and TxEN2.
- Serial Number Only. A set of signals which are not tied to any specific port are designated by the Signal Mnemonic, followed by an underscore and a serial designation. For example, a set of three Global Configuration signals would be identified as CFG\_1, CFG\_2, and CFG\_3.
- Port and Serial Number. In cases where each port is assigned a set of multiple signals, each signal is designated in the following order: Signal Mnemonic, Port Designation, an underscore, and the serial designation. For example, a set of three Port Configuration signals would be identified as RxData0\_0 and RxData0\_1, RxData1\_0 and RxData1\_1, and RxData2\_0 and RxData2\_1.

# 3.6.2 Signal Descriptions – SMII and SS-SMII Configurations

Table 39 provides the BGA15 signal descriptions.

| Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                      | BGA15 Ball<br>Designation                           | Туре  | Signal Description                                                                                                                                                                                     |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SMII/SS-SMII Common Signal Descriptions             |       |                                                                                                                                                                                                        |  |  |  |
| TxData0<br>TxData1<br>TxData2<br>TxData3<br>TxData4<br>TxData5<br>TxData6<br>TxData7                                                                                                                                                                                                                                                                                                                                                                        | N4,<br>N2,<br>K3,<br>J1,<br>G3,<br>E2,<br>D3,<br>A5 | I, ID | <b>Transmit Data - Ports 0-7.</b><br>These serial input streams provide data to be transmitted to the network. The LXT9785/LXT9785E clocks the data in synchronously to REFCLK.                        |  |  |  |
| REFCLK1<br>REFCLK0                                                                                                                                                                                                                                                                                                                                                                                                                                          | C3<br>L4                                            | I     | <b>Reference Clock.</b><br>The LXT9785/LXT9785E always requires a 125 MHz reference clock input. Refer to Section 4.4.2, <i>Clock/SYNC Requirements</i> , on page 122 for detailed clock requirements. |  |  |  |
| SMI1 Specific Signal Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                     |       |                                                                                                                                                                                                        |  |  |  |
| SYNC                                                                                                                                                                                                                                                                                                                                                                                                                                                        | K1                                                  | I, ID | SMII Synchronization.<br>The MAC must generate a SYNC pulse every 10 REFCLK cycles to synchronize the SMII.                                                                                            |  |  |  |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-<br/>Down.</li> <li>Switched to TPIP/N Inputs when MDIX is not active (twisted-pair, non-crossover MDI mode).</li> <li>Switched to TPOP/N Outputs when MDIX is not active (twisted-pair, non-crossover MDI mode).</li> </ol> |                                                     |       |                                                                                                                                                                                                        |  |  |  |



# Table 39BGA15 Signal Descriptions (Sheet 2 of 7)

| Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                      | BGA15 Ball<br>Designation                           | Туре                 | Signal Description                                                                                                                                                               |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| RxData0_S<br>RxData1_S<br>RxData2_S<br>RxData3_S<br>RxData4_S<br>RxData5_S<br>RxData6_S<br>RxData7_S                                                                                                                                                                                                                                                                                                                                                        | N3,<br>M2,<br>K2,<br>F3,<br>F2,<br>E3,<br>B4,<br>C5 | O, TS                | <b>Receive Data - Ports 0-7</b> .<br>These serial output streams provide data received from the<br>network. The LXT9785/LXT9785E drives the data out<br>synchronously to REFCLK. |  |  |
| SS-SMII Specific Signal Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                     |                      |                                                                                                                                                                                  |  |  |
| TxSYNC                                                                                                                                                                                                                                                                                                                                                                                                                                                      | K1                                                  | I, ID                | SS-SMII Transmit Synchronization.<br>The MAC must generate a TxSYNC pulse every 10 TxCLK cycles to mark the start of TxData segments.                                            |  |  |
| RxSYNC                                                                                                                                                                                                                                                                                                                                                                                                                                                      | E1                                                  | O, TS,<br>ID         | SS-SMII Receive Synchronization.<br>The LXT9785/LXT9785E generates these pulses every 10<br>RxCLK cycles to mark the start of RxData segments for the<br>MAC.                    |  |  |
| TxCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                       | J3                                                  | I, ID                | <b>SS-SMII Transmit Clock.</b><br>The MAC sources this 125 MHz clock as the timing reference for TxData and TxSYNC.                                                              |  |  |
| RxCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                       | G1                                                  | O, TS,<br>ID         | SS-SMII Receive Clock.<br>The LXT9785/LXT9785E generates these clocks, based on<br>REFCLK, to provide a timing reference for RxData and<br>RxSYNC to the MAC.                    |  |  |
| RxData0_SS<br>RxData1_SS<br>RxData2_SS<br>RxData3_SS<br>RxData4_SS<br>RxData5_SS<br>RxData6_SS<br>RxData7_SS                                                                                                                                                                                                                                                                                                                                                | M3,<br>M1,<br>J2,<br>H2,<br>F3,<br>C2,<br>A4,<br>C6 | O, TS,<br>ID         | <b>Receive Data - Ports 0-7.</b><br>These serial output streams provide data received from the<br>network. The LXT9785/LXT9785E drives the data out<br>synchronously to REFCLK.  |  |  |
| MDIO Control Interface Signal Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                     |                      |                                                                                                                                                                                  |  |  |
| MDIO                                                                                                                                                                                                                                                                                                                                                                                                                                                        | N5                                                  | I/O, TS,<br>SL, IP   | Management Data Input/Output.<br>Bidirectional serial data channel for communication<br>between the PHY and MAC or switch ASIC. Refer to<br>Figure 21 on page 136.               |  |  |
| MDINT_L                                                                                                                                                                                                                                                                                                                                                                                                                                                     | P5                                                  | OD, TS,<br>SL,<br>IP | Management Data Interrupt.<br>When Register bit 18.1 = 1, an active Low output on this<br>Pin indicates status change. Refer to Figure 21 on<br>page 136.                        |  |  |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-<br/>Down.</li> <li>Switched to TPIP/N Inputs when MDIX is not active (twisted-pair, non-crossover MDI mode).</li> <li>Switched to TPOP/N Outputs when MDIX is not active (twisted-pair, non-crossover MDI mode).</li> </ol> |                                                     |                      |                                                                                                                                                                                  |  |  |



# Table 39BGA15 Signal Descriptions (Sheet 3 of 7)

| Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                      | BGA15 Ball<br>Designation                                                                           | Туре      | Signal Description                                                                                                                                                                                                                                                                                        |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                     |           | Management Data Clock.                                                                                                                                                                                                                                                                                    |  |
| MDC                                                                                                                                                                                                                                                                                                                                                                                                                                                         | P4                                                                                                  | I, ST, ID | Clock for the MDIO serial data channel. Maximum<br>frequency is 20 MHz. Only MDC0 is used when 1x8 port<br>sectionalization is selected. In 2x4 port sectionalization<br>mode, MDC0 clocks ports 0-3 register accesses and MDC1<br>clocks ports 4-7 register accesses. Refer to Figure 21 on<br>page 136. |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Net                                                                                                 | work Inte | rface Signal Description                                                                                                                                                                                                                                                                                  |  |
| TPOP0, TPON0<br>TPOP1, TPON1<br>TPOP2, TPON2<br>TPOP3, TPON3<br>TPOP4, TPON4<br>TPOP5, TPON5<br>TPOP6, TPON6<br>TPOP7, TPON7                                                                                                                                                                                                                                                                                                                                | P13, N13,<br>N14, P14,<br>K13, K14,<br>J14, J13,<br>F14, F13,<br>E13, E14,<br>B14, A14,<br>A13, B13 | AO/AI     | <b>Twisted-Pair Outputs<sup>2</sup>, Positive &amp; Negative, Ports 0-7.</b><br>During 100BASE-TX or 10BASE-T operation, TPO pins<br>drive 802.3 compliant pulses onto the line.                                                                                                                          |  |
| TPIP0, TPIN0<br>TPIP1, TPIN1<br>TPIP2, TPIN2<br>TPIP3, TPIN3<br>TPIP4, TPIN4<br>TPIP5, TPIN5<br>TPIP6, TPIN6<br>TPIP7, TPIN7                                                                                                                                                                                                                                                                                                                                | P12, N12,<br>M14, M13,<br>L13, L14,<br>H14, H13,<br>G14, G13,<br>D13, D14,<br>C14, C13,<br>A12, B12 | AI/AO     | <b>Twisted-Pair Inputs<sup>3</sup>, Positive &amp; Negative, Ports 0-7.</b><br>During 100BASE-TX or 10BASE-T operation, TPI pins<br>receive differential 100BASE-TX or 10BASE-T signals from<br>the line.                                                                                                 |  |
| JTAG Test Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                     |           |                                                                                                                                                                                                                                                                                                           |  |
| TDI                                                                                                                                                                                                                                                                                                                                                                                                                                                         | C12                                                                                                 | I, ST, IP | Test Data Input.<br>Test data sampled with respect to the rising edge of TCK.                                                                                                                                                                                                                             |  |
| TDO                                                                                                                                                                                                                                                                                                                                                                                                                                                         | C11                                                                                                 | O, TS     | Test Data Output.Test data driven with respect to the falling edge of TCK.                                                                                                                                                                                                                                |  |
| TMS                                                                                                                                                                                                                                                                                                                                                                                                                                                         | B11                                                                                                 | I, ST, IP | Test Mode Select.                                                                                                                                                                                                                                                                                         |  |
| тск                                                                                                                                                                                                                                                                                                                                                                                                                                                         | A11                                                                                                 | I, ST, ID | Test Clock.<br>Clock input for JTAG test.                                                                                                                                                                                                                                                                 |  |
| TRST_L                                                                                                                                                                                                                                                                                                                                                                                                                                                      | A10                                                                                                 | I, ST, IP | Test Reset.<br>Reset input for JTAG test.                                                                                                                                                                                                                                                                 |  |
| Miscellaneous Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                     |           |                                                                                                                                                                                                                                                                                                           |  |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-<br/>Down.</li> <li>Switched to TPIP/N Inputs when MDIX is not active (twisted-pair, non-crossover MDI mode).</li> <li>Switched to TPOP/N Outputs when MDIX is not active (twisted-pair, non-crossover MDI mode).</li> </ol> |                                                                                                     |           |                                                                                                                                                                                                                                                                                                           |  |


# Table 39BGA15 Signal Descriptions (Sheet 4 of 7)

|                                                     |                                      | r                           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                             |                                                                               |  |
|-----------------------------------------------------|--------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|
| Symbol                                              | BGA15 Ball<br>Designation            | Туре                        | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                             |                                                                               |  |
|                                                     |                                      |                             | Tx Output Slew Controls 0 and 1 Defaults.These pins are read at startup or reset. Theirtime is used to set the default state of Registe27.11:10 for all ports. These register bits can beoverwritten after startup / reset.These pins select the TX output slew rate for aand fall time) as follows:                                                                                                                                                                                                      |                                                                                             |                                                                               |  |
| TxSLEW_0<br>TxSLEW_1                                | M11,<br>M12                          | I, ST, ID                   | TxSLEW_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | TxSLEW_0                                                                                    | Slew Rate (Rise and Fall<br>Time)                                             |  |
|                                                     |                                      |                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0                                                                                           | 3.3 ns                                                                        |  |
|                                                     |                                      |                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                                                                           | 3.6 ns                                                                        |  |
|                                                     |                                      |                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0                                                                                           | 3.9 ns                                                                        |  |
|                                                     |                                      |                             | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                                                                                           | 4.2 ns                                                                        |  |
| RESET_L                                             | C10                                  | I, ST, IP                   | Reset.<br>This active low input is ORed with the control register<br>Register bit 0.15. When held Low, all outputs are forc<br>inactive state.<br>Pin is not on JTAG chain.                                                                                                                                                                                                                                                                                                                               |                                                                                             |                                                                               |  |
| ADD_4<br>ADD_3                                      | N10,<br>P10                          | I, ST, ID                   | Address <4:3>.<br>Sets base address to one of the following four possible<br>addresses:<br>• 00000<br>• 01000<br>• 10000<br>• 11000<br>Each port adds its port number (starting with 0) to this<br>address to determine its PHY address.<br>Port 0 Address = Base<br>Port 1 Address = Base + 1<br>Port 2 Address = Base + 2<br>Port 3 Address = Base + 2<br>Port 3 Address = Base + 3<br>Port 4 Address = Base + 4<br>Port 5 Address = Base + 5<br>Port 6 Address = Base + 6<br>Port 7 Address = Base + 7 |                                                                                             |                                                                               |  |
| MODESEL_1<br>MODESEL_0                              | E8<br>C9,                            | I, ST, ID                   | Mode Select[1:0].<br>00 = Reserved<br>01 = SMII<br>10 = SS-SMII<br>11 = Reserved<br>All ports are configured the same. Interfaces cannot be<br>mixed and must be all SMII or SS-SMII.                                                                                                                                                                                                                                                                                                                     |                                                                                             |                                                                               |  |
| Three-State-able o<br>Down.<br>2. Switched to TPIP/ | output, SL = Slev<br>N Inputs when N | w-rate Limit<br>IDIX is not | All ports are of<br>mixed and m<br>DD = Open Dra<br>ed output, IP =<br>active (twisted                                                                                                                                                                                                                                                                                                                                                                                                                    | configured the s<br>ust be all SMII<br>in output, ST =<br>weak Internal<br>-pair, non-cross | or SS-SMII.<br>: Schmitt Triggered input, TS<br>Pull-up, ID = weak Internal p |  |

3. Switched to TPOP/N Outputs when MDIX is not active (twisted-pair, non-crossover MDI mode).



# Table 39BGA15 Signal Descriptions (Sheet 5 of 7)

| Symbol                           | BGA15 Ball<br>Designation | Туре              | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------|---------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                  |                           |                   | Auto MDI/MDIX Enable Default.                                                                                                                                                                                                                                                                                                                                                                                                        |
| AMDIX_EN                         | K8                        | I, ST, IP         | This pin is read at startup or reset. Its value at that time is<br>used to set the default state of Register bit 27.9 for all ports.<br>These register bits can be read and overwritten after<br>startup / reset. Refer to Table 40 on page 116.<br>When active (High), automatic MDI crossover (MDIX)<br>(regardless of segmentation) is selected for all ports. When<br>inactive (Low) MDIX is selected according to the MDIX pin. |
|                                  |                           |                   | Global Port Configuration Defaults 1-3.                                                                                                                                                                                                                                                                                                                                                                                              |
| CFG_1<br>CFG_2<br>CFG_3          | M10,<br>L9,<br>M9         | I, ST, ID         | These pins are read at startup or reset. Their value at that time is used to set the default state of register bits shown in Table 42, <i>Global Hardware Configuration Settings</i> , on page 126 for all ports. These register bits can be read and overwritten after startup / reset.                                                                                                                                             |
|                                  |                           |                   | When operating in Hardware Control Mode, these pins<br>provide configuration control options for all the ports (refer<br>to page 126 for details).                                                                                                                                                                                                                                                                                   |
|                                  |                           |                   | FIFO Select <1:0>.                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                  |                           | I, ID, ST         | These pins are read at startup or reset. Their value at that time is used to set the default state of Register bits 18.15:14 for all ports. These register bits can be read and overwritten after startup/reset.                                                                                                                                                                                                                     |
| FIFOSEL1<br>FIFOSEL0             |                           |                   | These pins are shared with RMII-RxER<5:4>. An external pull-up resistor (see applications section for value) can be used to set FIFO Select<1:0> to active while RxER<5:4> are three-stated during hardware reset. If no pull-up is used, the default FIFO select state is set via the internal pull-down resistors.                                                                                                                 |
|                                  |                           |                   | See Table 36, <i>Receive FIFO Depth Configurations</i> , on page 96.                                                                                                                                                                                                                                                                                                                                                                 |
| LINKHOLD                         | ВЗ                        | I, ID, ST         | LINKHOLD Default. This pin is read at startup or reset. Its value at that time is used to set the default state of Register bit 0.11 for all ports. This register bit can be read and overwritten after startup / reset. When High, the LXT9785/LXT9785E powers down all ports.                                                                                                                                                      |
|                                  |                           | 1, 10, 01         | This pin is shared with RMII-RxER6. An external pull-up resistor (see applications section for value) can be used to set LINKHOLD active while RxER6 is three-stated during H/W reset. If no pull-up is used, the default LINKHOLD state is set inactive via the internal pull-down resistor.                                                                                                                                        |
|                                  |                           | LED Sig           | gnal Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                  |                           |                   | Port 0 LED Drivers 1-3.                                                                                                                                                                                                                                                                                                                                                                                                              |
| LED0_1_L<br>LED0_2_L<br>LED0_3_L | N9<br>P9<br>M8            | OD, TS,<br>SL, IP | These pins drive LED indicators for Port 0. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details).                                                                                                                                                                     |
| Three-State-able Down.           | output, SL = Slev         | v-rate Limit      | DD = Open Drain output, ST = Schmitt Triggered input, TS =<br>ed output, IP = weak Internal Pull-up, ID = weak Internal pull-                                                                                                                                                                                                                                                                                                        |
|                                  |                           |                   | active (twisted-pair, non-crossover MDI mode).<br>not active (twisted-pair, non-crossover MDI mode).                                                                                                                                                                                                                                                                                                                                 |



# Table 39BGA15 Signal Descriptions (Sheet 6 of 7)

| Symbol                                                                                                                                                                                                                                                                                                                                       | BGA15 Ball<br>Designation                                                                                | Туре              | Signal Description                                                                                                                                                                                                                                                                  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |                   | Port 1 LED Drivers 1-3.                                                                                                                                                                                                                                                             |  |  |
| LED1_1_L<br>LED1_2_L<br>LED1_3_L                                                                                                                                                                                                                                                                                                             | N8<br>P8<br>L8                                                                                           | OD, TS,<br>SL, IP | These pins drive LED indicators for Port 1. Each LED can<br>display one of several available status conditions as<br>selected by the LED Configuration Register (refer to<br>Table 97, <i>LED Configuration Register (Address 20, Hex</i><br><i>14)</i> , on page 204 for details). |  |  |
|                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |                   | Port 2 LED Drivers 1-3.                                                                                                                                                                                                                                                             |  |  |
| LED2_1_L<br>LED2_2_L<br>LED2_3_L                                                                                                                                                                                                                                                                                                             | P7<br>N7<br>M7                                                                                           | OD, TS,<br>SL, IP | These pins drive LED indicators for Port 2. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details).                    |  |  |
|                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |                   | Port 3 LED Drivers 1-3.                                                                                                                                                                                                                                                             |  |  |
| LED3_1_L<br>LED3_2_L<br>LED3_3_L                                                                                                                                                                                                                                                                                                             | P6<br>N6<br>M6                                                                                           | OD, TS,<br>SL, IP | These pins drive LED indicators for Port 3. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details).                    |  |  |
|                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |                   | Port 4 LED Drivers 1-3.                                                                                                                                                                                                                                                             |  |  |
| LED4_1_L<br>LED4_2_L<br>LED4_3_L                                                                                                                                                                                                                                                                                                             | B9<br>A9<br>D8                                                                                           | OD, TS,<br>SL, IP | These pins drive LED indicators for Port 4. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details).                    |  |  |
|                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |                   | Port 5 LED Drivers 1-3.                                                                                                                                                                                                                                                             |  |  |
| LED5_1_L<br>LED5_2_L<br>LED5_3_L                                                                                                                                                                                                                                                                                                             | B8<br>A8<br>C7                                                                                           | OD, TS,<br>SL, IP | These pins drive LED indicators for Port 5. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details).                    |  |  |
|                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |                   | Port 6 LED Drivers 1-3.                                                                                                                                                                                                                                                             |  |  |
| LED6_1_L<br>LED6_2_L<br>LED6_3_L                                                                                                                                                                                                                                                                                                             | A7<br>B7<br>D6                                                                                           | OD, TS,<br>SL, IP | These pins drive LED indicators for Port 6. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details).                    |  |  |
|                                                                                                                                                                                                                                                                                                                                              |                                                                                                          |                   | Port 7 LED Drivers 1-3.                                                                                                                                                                                                                                                             |  |  |
| LED7_1_L<br>LED7_2_L<br>LED7_3_L                                                                                                                                                                                                                                                                                                             | B6<br>A6<br>D5                                                                                           | OD, TS,<br>SL, IP | These pins drive LED indicators for Port 7. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 97, <i>LED Configuration Register (Address 20, Hex 14)</i> , on page 204 for details).                    |  |  |
|                                                                                                                                                                                                                                                                                                                                              | Po                                                                                                       | ower Supp         | ly Signal Descriptions                                                                                                                                                                                                                                                              |  |  |
| AVCC                                                                                                                                                                                                                                                                                                                                         | D12, E12,<br>F12, G12,<br>H12, J12,<br>K12, L12,                                                         | _                 | Analog Power Supply.<br>+2.5 V supply for analog circuits.                                                                                                                                                                                                                          |  |  |
|                                                                                                                                                                                                                                                                                                                                              | 1. Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = |                   |                                                                                                                                                                                                                                                                                     |  |  |
| <ol> <li>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal Pull-Down.</li> <li>Switched to TPIP/N Inputs when MDIX is not active (twisted-pair, non-crossover MDI mode).</li> <li>Switched to TPOP/N Outputs when MDIX is not active (twisted-pair, non-crossover MDI mode).</li> </ol> |                                                                                                          |                   |                                                                                                                                                                                                                                                                                     |  |  |



# Table 39BGA15 Signal Descriptions (Sheet 7 of 7)

| Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                      | BGA15 Ball<br>Designation                                                                                                                                                                 | Туре  | Signal Description                                                                                                                                                                                                                                                                                             |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| AVSS                                                                                                                                                                                                                                                                                                                                                                                                                                                        | E11, F9, F10,<br>F11, G9, G10,<br>G11, H9, H10,<br>H11, J9, J10,<br>J11, K11, L11                                                                                                         | _     | Analog Ground.<br>Ground return for analog supply (AVCC). all grounds can<br>be tied together using a single ground plane.                                                                                                                                                                                     |  |
| VCCD                                                                                                                                                                                                                                                                                                                                                                                                                                                        | D7, L7                                                                                                                                                                                    | -     | <b>Digital Power Supply - Core.</b><br>+2.5 V supply for core digital circuits.                                                                                                                                                                                                                                |  |
| VCCIO                                                                                                                                                                                                                                                                                                                                                                                                                                                       | D4, F4, H4,<br>L3, L5,                                                                                                                                                                    | _     | <b>Digital Power Supply - I/O Ring.</b><br>+2.5/3.3 V supply for digital I/O circuits. The digital input<br>circuits running off of this rail, having a TTL-level threshold<br>and over-voltage protection, may be interfaced with 3.3/5.0<br>V, when the IO supply is 3.3 V, and 2.5/3.3/5.0 V when 2.5<br>V. |  |
| GNDD                                                                                                                                                                                                                                                                                                                                                                                                                                                        | A1, A2, A3,<br>B1, B2, B5,<br>B10, D9, D11,<br>E5, E6, E9,<br>E10, F5, F6,<br>F7, F8, G4,<br>G6, G7, G8,<br>H6, H7, H8,<br>J5, J6, J7, J8,<br>K5, K6, K9,<br>K10, L2, N1,<br>N11, P1, P11 | _     | <b>Digital Ground.</b><br>Ground return for core digital supplies (VCCD). All ground<br>pins can be tied together using a single ground plane.                                                                                                                                                                 |  |
| SGND                                                                                                                                                                                                                                                                                                                                                                                                                                                        | C8                                                                                                                                                                                        | -     | Substrate Ground.<br>Ground for chip substrate. All ground pins can be tied<br>together using a single ground plane.                                                                                                                                                                                           |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                           | Unuse | d/Reserved Balls                                                                                                                                                                                                                                                                                               |  |
| C4, D1, D2,<br>D10, E4, E7,<br>G2, G5, H1,<br>NC H5, J4, K4, –<br>K7, L1, L6,<br>L10, M4, M5,<br>P2, P3                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                           | _     | No Connection.                                                                                                                                                                                                                                                                                                 |  |
| <ol> <li>Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS =<br/>Three-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-<br/>Down.</li> <li>Switched to TPIP/N Inputs when MDIX is not active (twisted-pair, non-crossover MDI mode).</li> <li>Switched to TPOP/N Outputs when MDIX is not active (twisted-pair, non-crossover MDI mode).</li> </ol> |                                                                                                                                                                                           |       |                                                                                                                                                                                                                                                                                                                |  |

LXT9785/LXT9785E Datasheet 249241, Revision 11.0 16 April 2007



# 4.0 Functional Description

# 4.1 Introduction

The Cortina Systems<sup>®</sup> LXT9785/LXT9785E is an 8-port Fast Ethernet 10/100 PHY transceiver that supports 10 Mbps and 100 Mbps networks, complying with all applicable requirements of IEEE 802.3 standards. The device incorporates a Serial Media Independent Interface (SMII), Source Synchronous-Serial Media Independent Interface (SS-SMII), and a Reduced Serial Independent Interface (RMII) to enable each individual network port to interface with multiple 10/100 MACs. Each port directly drives either a 100BASE-TX line or a 10BASE-T line. The LXT9785/LXT9785E also supports 100BASE-FX operation via an LVPECL interface. The device has a 241-ball BGA, a 208-pin QFP, or a 196-ball BGA package.

The 196-ball BGA package (BGA15) is a reduced feature-set product designated as the LXT9785MBC. The BGA15 package does not support the following features:

- RMII
- Fiber
- Sectionalization
- Hardware control pins:
  - PAUSE
  - MDIX
  - MDDIS
  - PWRDWN
  - Lower three PHY address (out of five PHY address bits)
- Extended temperature
- Note: Unless otherwise noted, all information in this document applies to the LXT9785 and LXT9785E.

# 4.1.1 **OSP™ Architecture**

The LXT9785/LXT9785E incorporates high-efficiency Optimal Signal Processing<sup>™</sup> design techniques, combining the best properties of digital and analog signal processing to produce a truly optimal device.

The receiver utilizes decision feedback equalization to increase noise and cross-talk immunity by as much as 3 dB over an ideal all-analog equalizer. Using OSP mixed-signal processing techniques in the receive equalizer avoids the quantization noise and calculation truncation errors found in traditional DSP-based receivers (typically complex DSP engines with A/D converters). The result is improved receiver noise and cross-talk performance.

The OSP architecture also requires substantially less computational logic than traditional DSP-based designs. The result is lower power consumption and reduced logic switching noise generated by DSP engines clocked at speeds up to 125 MHz. The logic switching noise can be a considerable source of EMI when generated from the device's power supplies.

The OSP-based LXT9785/LXT9785E provides improved data recovery, EMI performance and power consumption.



# 4.1.2 Comprehensive Functionality

The LXT9785/LXT9785E performs all functions of the Physical Coding Sublayer (PCS) and Physical Media Attachment (PMA) sublayer as defined in the IEEE 802.3 100BASE-X specification. This device also performs all functions of the Physical Media Dependent (PMD) sublayer for 100BASE-TX connections.

On power-up, the LXT9785/LXT9785E reads its configuration inputs to check for forced operation settings. If not configured for forced operation, each port uses auto-negotiation/ parallel detection to automatically determine line operating conditions. If the PHY device on the other side of the link supports auto-negotiation, the LXT9785/LXT9785E auto-negotiates with it using Fast Link Pulse (FLP) Bursts. If the PHY partner does not support auto-negotiation, the LXT9785/LXT9785E automatically detects the presence of either link pulses (10 Mbps PHY) or Idle symbols (100 Mbps PHY) and set its operating conditions accordingly.

The LXT9785/LXT9785E provides half-duplex and full-duplex operation at 100 Mbps and 10 Mbps.

# 4.1.2.1 Sectionalization

The LXT9785/LXT9785E's sectional design allows flexibility with large multiport MACs and ASICs. With the use of the Section pin, the LXT9785/LXT9785E can be configured into a single 8-port or two separate 4-port sections, each with its own MDIO (with separate MDC clock) and MII data (with separate REFCLK/TxCLK/RxCLK clocks) interfaces. See Figure 16, *Typical SMII Quad Sectionalization*, on page 131, Figure 21, *Typical SS-SMII Quad Sectionalization*, on page 136, and Figure 26, *Typical RMII Quad Sectionalization*, on page 140.

**Note:** The BGA15 package does not support sectionalization.

# 4.2 Interface Descriptions

## 4.2.1 10/100 Network Interface

The LXT9785/LXT9785E supports 10 Mbps and 100 Mbps (10BASE-T and 100BASE-TX) Ethernet over twisted-pair, or 100 Mbps (100BASE-FX) Ethernet over fiber media. Each network interface port consists of four external pins (two differential signal pairs). The pins are shared between twisted-pair (TP) and fiber. The LXT9785/LXT9785E pinout is designed to interface seamlessly with dual-high stacked RJ-45 connectors. Refer to Table 11, *Network Interface Signal Descriptions – PQFP*, on page 42 for specific pin assignments.

The LXT9785/LXT9785E output drivers generate either 100BASE-TX, 10BASE-T, or 100BASE-FX output. When not transmitting data, the device generates IEEE 802.3-compliant link pulses or idle code. Input signals are decoded either as a 100BASE-TX, 100BASE-FX, or 10BASE-T input, depending on the mode selected. Auto-negotiation/ parallel detection or manual control is used to determine the speed of this interface.



#### Figure 7 Interface Signals



## 4.2.1.1 Twisted-Pair Interface

The LXT9785/LXT9785E supports either 100BASE-TX or 10BASE-T connections over 100  $\Omega$ , Category 5, Unshielded Twisted-Pair (UTP). Only a transformer, RJ-45, and bypass capacitors are required to complete this interface. Using waveshaping technology, the transmitter shapes the outgoing signal to help reduce the need for external EMI filters. Four slew rate settings (refer to Table 13, *Miscellaneous Signal Descriptions – PQFP*, on page 43) allow the designer to match the output waveform to the magnetic characteristics. Both transmit and receive terminations are built into the LXT9785/LXT9785E so no external components are required between the LXT9785/LXT9785E and the external transformer. The transmitter uses a transformer with a center tap to help reduce power consumption.

When operating at 100 Mbps, MLT3 symbols are continuously transmitted and received. When not transmitting data, the LXT9785/LXT9785E generates "IDLE" symbols.

During 10 Mbps operation, LXT9785/LXT9785E encoded data is exchanged. When no data are being exchanged, the line is left in an idle state with NLPs transmitted to maintain link.



# 4.2.1.2 MDI Crossover (MDIX)

The LXT9785/LXT9785E crossover function, which is compliant to the IEEE 802.3, clause 23 standard, connects the transmit output of the device to the far-end receiver in a link segment. This function can be disabled via Register bits 27.9:8 or by using the hardware configuration pins.

#### Table 40MDIX Selection

| AMDI X_EN | MDIX | MDIX Mode     |
|-----------|------|---------------|
| 0         | 0    | MDI forced    |
| 0         | 1    | MDIX forced   |
| 1         | Х    | Auto MDI/MDIX |

**Note:** The BGA15 package does not support MDIX hardware configuration. Software must be used to control the function after power-up.

## 4.2.1.3 Fiber Interface

The LXT9785/LXT9785E fiber ports are designed to interface with common industrystandard 3.3 V and 5 V fiber transceivers. Each of the 8 ports incorporates a Low-Voltage PECL interface that complies with the ANSI X3.166 standard for seamless integration.

**Note:** The BGA15 package does not support the fiber interface.

Fiber mode is selected through Register bit 16.0 by the following two methods:

- 1. Configure Register bit 16.0 = 1 on a global basis (all 8 ports) by driving the Hardware Control pin G\_FX/TP\_L to a logic High value on power-up and/or reset.
- 2. Configure Register bit 16.0 = 1 on a per-port basis through the MDIO interface.

The fiber interface is capable of full-duplex or half-duplex operation. In half duplex, operation collisions must be managed by external Layer 2 logic (MAC). Auto negotiation is not supported for fiber mode.

# 4.3 Media Independent Interface (MII) Interfaces

The LXT9785/LXT9785E supports Reduced MII or Serial MII, but not concurrently. The interface mode selection pins configures the device for either RMII or SMII/SS-SMII on all eight ports. Refer to Table 41 for the mode select settings.

Note: The BGA15 package does not support the RMII interface.



# 4.3.1 Global MIT Mode Select

The mode select pins are used for MII interface configuration settings upon power-up sequencing. All ports are configured the same and cannot be intermixed.

#### Table 41MII Mode Select

| Configuration                     | ModeSel1 | ModeSel0 |  |  |
|-----------------------------------|----------|----------|--|--|
| RMII <sup>1</sup>                 | 0        | 0        |  |  |
| SMII                              | 0        | 1        |  |  |
| SS-SMII                           | 1        | 0        |  |  |
| Reserved                          | 1        | 1        |  |  |
| 1. Invalid for the BGA15 package. |          |          |  |  |

# 4.3.2 Internal Loopback

Register bit 0.14 must be set to enable internal loopback operation. Register bits 16.14 and 0.8 must be set for 10 Mbps operation. Cortina recommends that auto-negotiation be disabled while internal loopback is enabled. The normal auto-negotiation process code word exchange cannot be completed. The following two-step sequence is recommended for the most efficient mode change when enabling forced 100 Mbps internal loopback mode directly from auto-negotiation mode:

- 1. Write Register 0 with 0x2100h (forced 100 Mbps), and
- 2. Write Register 0 with 0x6100h (enable internal loopback with forced 100 Mbps)

This two-step process ensures the 100 Mbps link comes up quickly. If the one-write process of writing 0x6100h is followed, it may take up to 1.5 seconds before link is established and data is received on the port. The 1.5 second delay is due to the IEEE auto-negotiation Break Link Timer (BLT) requirement. The timer must expire before link is established when changing modes directly from auto-negotiation to internal loopback forced 100 Mbps mode. Use the above two-step process to eliminate the auto-negotiation BLT timer requirement.







# 4.3.3 RMII Data Interface

The LXT9785/LXT9785E provides a separate RMII for each network port, each complying with the RMII Specification, Revision 1.2. The RMII includes both a data interface and an MDIO management interface. The RMII Data Interface exchanges data between the LXT9785/LXT9785E and up to eight Media Access Controllers (MACs).

# 4.3.4 Serial Media Independent Interface (SMII) and Source Synchronous- Serial Media Independent Interface (SS-SMII)

# 4.3.4.1 SMII Interface

The LXT9785/LXT9785E provides an independent serial interface for each network port, complying with the Serial-MII Specification, Revision 1.2. All SMII ports use a common reference clock and SYNC signal. The SMII Data Interface exchanges data between the LXT9785/LXT9785E and multiple Media Access Controllers (MACs). All signals are synchronous to the reference clock. One SYNC control stream is sourced by the MAC to the PHY. Both the transmit and receive data streams are segmented into boundaries delimited by the SYNC pulses. This interface is expected to drive up to 6 inches of trace lengths.

# 4.3.4.2 Source Synchronous-Serial Media Independent Interface

The new revision to the SMII interface, SS-SMII, allows for a longer trace length and helps to relieve timing constraints, requiring the addition of four new signals, TxCLK, TxSYNC, RxCLK, and RxSYNC. The transmit TxCLK and TxSYNC are sourced from the MAC to the PHY and referenced to the REFCLK input. The receive RxCLK and RxSYNC are sourced by the PHY to the MAC and in reference to the REFCLK.

# 4.3.5 Configuration Management Interface

The LXT9785/LXT9785E provides an MDIO Management Interface and a Hardware Control Interface (via the CFG pins) for device configuration and management. Mode control selection is provided via the MDDIS pin as shown in Table 9, *MDIO Control Interface Signals – PQFP*, on page 41. When sectionalization (2x4) is selected, separate MDIO interfaces are enabled (see Figure 13 on page 124).

# 4.3.6 MIL Isolate

In applications where the MII must be isolated from the bus, the RMII and the SMII/SS-SMII configurations can be three-stated using Register 0.10. On each individual port, Register bit 0.10 controls the isolation of the transmit and receive data signals for that port. Register bit 0.10 on ports 0 and 4 isolate the RxCLK*n*/TxCLK*n* and SYNC signals.

When 1x8 sectionalization is selected, TxCLK0, TxSYNC0, RxCLK1, and RxSYNC1 are used for the clocking and synchronization interface. Port 4 controls the isolation of RxCLK0, RxCLK1, RxSYNC0, and RxSYNC1, and must be used to isolate the receive clock and synchronization interface.

When 2x4 sectionalization is selected, TxCLK0, TxSNC0, RxCLK0, and TxCLK0 are used for Port 0 through Port 3 and TxCLK1, TxSYNC1, RxCLK1, and RxSYNC1 are used for Port 4 through Port 7. Port 0 must be isolated to isolate the receive clock and synchronization interface for Port 0 through Port 3. Port 4 must be isolated to isolate Port 4 through Port 7.



# 4.3.7 MDIO Management Interface

The LXT9785/LXT9785E supports the IEEE 802.3 MII Management Interface, also known as the Management Data Input/Output (MDIO) Interface. This interface allows upper-layer devices to monitor and control the state of the LXT9785/LXT9785E. The MDIO interface consists of a physical connection, a specific protocol that runs across the connection, and an internal set of addressable registers. Some registers are required and their functions are defined by the IEEE 802.3 specification. Additional registers allow for expanded functionality. Specific bits in the registers are referenced using an "X.Y" notation, where X is the register number (0-32) and Y is the bit number (0-15).

The physical interface consists of a data line (MDIO) and clock line (MDC). Operation of this interface is controlled by the MDDIS input pin. When MDDIS is High, all the MDIOs are completely disabled. The Hardware Control Interface provides primary configuration control. When MDDIS is Low, the MDIO port is enabled for both read and write operations and the Hardware Control Interface is not used.

**Note:** The BGA15 package does not support the MDDIS pin.

The timing for the MDIO Interface is shown in Table 80, *MDIO Timing Parameters*, on page 189. MDIO read and write cycles are shown in Figure 9, *Management Interface Read Frame Structure*, on page 119 and Figure 10, *Management Interface Write Frame Structure*, on page 119.

#### Figure 9 Management Interface Read Frame Structure



## Figure 10 Management Interface Write Frame Structure



The protocol allows one controller to communicate with multiple LXT9785/LXT9785E devices. Pins ADD\_<4:0> determine the base address. Each port adds its port number to the base address to obtain its port address as shown in Figure 11.

The BGA15 package uses a similar scheme where the ADD\_[2:0] bits internally set to 0 and the ADD\_[4:3] bits are used to select from four base addresses (0x00000b, 0x01000b, 0x10000b, or 0x11000b.



#### Figure 11 Port Address Scheme



# 4.3.8 MII Sectionalization

When sectionalized into two quad sections, the MDIO bus splits into two separate PHY access ports. Ports 0-3 of the MDIO section operate independently of ports 4-7. The MII isolate function is unaffected and operates normally. Sectionalization is selected by pulling pin 176 (Section) High on the initial power-up sequence (refer to Figure 13). In applications that need sectionalization, such as 1x8 and 2x4 and have a single MDIO bus structure, it is necessary that the addressing scheme be contiguous. For example, the first eight ports are addressed 0-7, so the next four ports must be addressed 8-11.

**Note:** The BGA15 package does not support the MII sectionalization feature.

# 4.3.9 MII Interrupts

The LXT9785/LXT9785E provides a single per-section interrupt pin that is available to all ports. Interrupt logic is shown in Figure 12. The LXT9785/LXT9785E also provides two dedicated interrupt registers for each port. Register 18 provides interrupt enable and mask functions and Register 19 provides interrupt status. Setting Register bit 18.1 = 1 enables a port to request interrupt via the MDINT\_L pin. An active Low on this pin indicates a status change on the device. Because it is a shared interrupt, there is no indication which port is requesting interrupt service (see Figure 12).

There are five conditions that may cause an interrupt:

- Auto-negotiation complete.
- Speed status change.



- Duplex status change.
- Link status change.
- Isolate status change.

## Figure 12 Interrupt Logic



# 4.3.10 Global Hardware Control Interface

The LXT9785/LXT9785E provides a Hardware Control Interface for applications where the MDIO is not desired. Refer to Section 4.5, *Initialization*, on page 123 for additional details.

# 4.3.11 FIFO Initial Fill Values

The FIFO initial fill value sets the number of bits required to be written into the FIFO before the process of reading the packet out of the FIFO is started. The read operation is aligned on nibble boundaries because the FIFO is one nibble wide. The read clock on the RMII and SMII interfaces may occur any time within the next available nibble. Therefore, the effective size of the FIFO is one nibble less than the selected size.

Large initial fill FIFO settings alter both the data-path latency and the InterFrame Gap (IFG) output on the RMII and SMII interfaces. The latency values are increased or decreased depending on the number of bits the FIFO size is increased or decreased. The IFG may decrease up to twice the size of the initial fill FIFO setting. When the following three conditions are met, the IPG on the RMII and SMII interfaces may become nonexistent between packets, effectively concatenating the packets into one long corrupted packet:

- The frequency difference between the link partner and the local LXT9785/LXT9785E device exceed 200 ppm (the IEEE standard requirement).
- Jumbo packets (8192 byte packets or longer) are used.
- Packets on the wire occur with minimum Inter-Packet Gap (IPG) of 96 bit times.

The concatenation of the packets is flagged by the MAC as a CRC error and possibly an oversized packet depending upon the length indication capabilities of the MAC. The possibility of packet concatenation can be minimized on the RMII interface by setting the initial fill FIFO Register bits 18.15:14 to 01. The FIFO setting bits should be set to 10 for the SMII interfaces.



# 4.4 **Operating Requirements**

# 4.4.1 **Power Requirements**

The LXT9785/LXT9785E requires four power supply inputs: VCCD, VCCA, VCCPECL and VCCIO. The digital and analog circuits require 2.5 V supplies (VCCD, VCCR, and VCCT). These inputs may be supplied from a single source although decoupling is required to each respective ground. The fiber VCCPECL supply can be connected to either 2.5 V or 3.3 V.

A separate power supply may be used for the MII, JTAG and MDIO (VCCIO) interfaces. The power supply may be either +2.5 V or +3.3 V. VCCIO should be supplied from the same power source used to supply the controller on the other side of the interface. Refer to Table 54, *Digital I/O DC Electrical Characteristics (VCCIO = 2.5 V +/- 5%)*, on page 171, Table 55, *Digital I/O DC Electrical Characteristics (VCCIO = 3.3 V +/- 5%)*, on page 172, and Table 56, *Digital I/O DC Electrical Characteristics – SD Pins*, on page 172 for I/O characteristics.

As a matter of good practice, these supplies should be as clean as possible. Typical filtering and decoupling are shown in Figure 34 on page 165. The power supplies should be brought up as close to the same time as possible. However, there are no specific timing requirements.

# 4.4.2 Clock/SYNC Requirements

# 4.4.2.1 Reference Clock

The LXT9785/LXT9785E requires a constant enabled reference clock (REFCLK). REFCLK's frequency must be 50 MHz for RMII or 125 MHz for SMII/SS-SMII. The reference clock is used to generate transmit signals and recover receive signals. A crystal-based clock is recommended over a derived clock (that is, PLL-based) to minimize transmit jitter. Refer to Table 57, *Required Clock Characteristics*, on page 172 for clock timing requirements.

For applications that use a single 8-port sectionalization, REFCLK0 and REFCLK1 must always be tied together and to the source. In 2x4 applications, REFCLK0 and REFCLK1 are not tied together.

# 4.4.2.2 TxCLK Signal (SS-SMII only)

The LXT9785/LXT9785E requires a 125 MHz input transmit clock synchronous with TxData*n* and frequency locked to REFCLK. See Figure 22 on page 137.

## 4.4.2.3 TxSYNC Signal (SMI1/SS-SMI1)

The LXT9785/LXT9785E requires a 12.5 MHz input pulse for SMII synchronization. See Figure 22 on page 137.

# 4.4.2.4 RxSYNC Signal (SS-SMI1 only)

The LXT9785/LXT9785E provides a 12.5 MHz output pulse synchronous with the RxData*n* outputs. See Figure 23 on page 137.



## 4.4.2.5 RxCLK Signal (SS-SMII Only)

In SS-SMII mode, the LXT9785/LXT9785E provides a 125 MHz clock output in reference to the output RxData*n*. RxCLK is referenced and synchronized to the REFCLK. See Figure 23 on page 137.

**Note:** Although RXCLK is referenced to REFCLK, the RXCLK may vary in cumulative phase by up to four bit-times relative to REFCLK.

# 4.5 Initialization

When the LXT9785/LXT9785E is first powered on, reset, or encounters a link failure state, it checks the MDIO register configuration bits to determine the line speed and operating conditions to use for the network link. The configuration bits may be set by the Hardware Control or MDIO interface as shown in Figure 13 on page 124.

# 4.5.1 MDIO Control Mode

In the MDIO Control mode, the LXT9785/LXT9785E reads the Hardware Control Interface pins to set the initial (default) values of the MDIO registers. Once the initial values are set, bit control reverts to the MDIO interface.

# 4.5.2 Hardware Control Mode

In the Hardware Control Mode, the LXT9785/LXT9785E disables direct write operations to the MDIO registers via the MDIO Interface. On power-up or hardware reset, the LXT9785/LXT9785E reads the Hardware Control Interface pins and sets the MDIO registers accordingly.

The following modes are available using either Hardware Control or MDIO Control:

- Force network link to 100BASE-FX (Fiber).
- Force network link operation to:
  - 100BASE-TX, Full-Duplex
  - 100BASE-TX, Half-Duplex
  - 10BASE-T, Full-Duplex
  - 10BASE-T, Half-Duplex
- Allow auto-negotiation/parallel-detection.
- Auto/Manual MDIX enable/disable.
- Pause for full-duplex links operation.
- Global Output Slew Rate Control.

When the network link is forced to a specific configuration, the LXT9785/LXT9785E immediately begins operating the network interface as commanded. When auto-negotiation is enabled, the LXT9785/LXT9785E begins the auto-negotiation/ parallel-detection operation.



#### Figure 13 Initialization Sequence



## 4.5.3 Power-Down Mode

The LXT9785/LXT9785E incorporates numerous features to maintain the lowest power possible. The device can be put into a low-power state via Register 0 as well as a nearzero power state with the power down pin. When in power-down mode, the device is not capable of receiving or transmitting packets.

The lowest power operation is achieved using the Global power-down pin, which is active High. This pin powers down every circuit in the device, including all clocks. All registers are unaltered and maintained when the Global PWRDWN pin is released.

**Note:** The BGA15 package does not support the PWRDWN pin feature.

Individual ports (software power down) can be powered down using Register bit 0.11. This bit powers down a significant portion of the port, but clocks to the register section remain active. This allows the management interface to remain active during register power-down. The power-down bit is active High.

**Note:** Cortina recommends that a minimum recovery time be allowed after bringing up a port from software or hardware power-down or link hold-off modes. The recovery times are specified in Table 81, *Power-Up Timing Parameters*, on page 190



# 4.5.3.1 Global (Hardware) Power Down

The global power-down mode is controlled by the PWRDWN pin. When PWRDWN is High, the following conditions are true:

- All LXT9785/LXT9785E ports and the clock are shut down.
- All outputs are three-stated.
- All weak pad pull-up and pull-down resistors are disabled.
- The MDIO registers are not accessible.
- Configuration pins are read upon release of the PWRDWN pin, and registers are loaded with the current values of the hardware configuration pins.

## 4.5.3.2 Port (Software) Power Down

Individual port power-down control is provided by Register bit 0.11 in the respective port Control Registers (refer to Table 84, *Control Register (Address 0)*, on page 192). During individual port power-down, the following conditions are true:

- The individual port is shut down.
- The MDIO registers remain accessible.
- Pull-up and pull-down resisters are not affected and the outputs are not three-stated.
- The register remains unchanged.

# 4.5.4 Reset

The LXT9785/LXT9785E provides both hardware and software resets. Configuration control of Auto-Negotiation, speed, and duplex mode selection is handled differently for each. During a hardware reset, settings for bits 0.13, 0.12, 0.8, and 4.8:5 are read in from the pins (refer to Table 42, *Global Hardware Configuration Settings*, on page 126 for pin settings, and Table 84, *Control Register (Address 0)*, on page 192 and Table 88, *Auto-Negotiation Advertisement Register (Address 4)*, on page 195 for register bit definitions).

During a software reset (Register bit 0.15 = 1), the bit settings are not re-read from the pins and revert back to the values that were read in during the last hardware reset. Any changes to pin values from the last hardware reset are not detected during a software reset.

During a hardware reset, register information is unavailable for 1 ms after de-assertion of the reset. All MII interface pins are disabled during a hardware reset and released to the bus on de-assertion of reset.

During a software reset (0.15 = 1) the registers are available for reading. The reset bit should be polled to see when the part has completed reset (0.15 = 0). Pull up and pull down resisters are not affected.

Cortina recommends that a minimum recovery time be allowed after bringing up a port from software or hardware reset. The recovery times are specified in Table 81, *Power-Up Timing Parameters*, on page 190



# 4.5.5 Hardware Configuration Settings

The LXT9785/LXT9785E provides a hardware option to set the initial device configuration. The hardware option uses three Global CFG pins that provide control for all ports (see Table 42).

# Table 42 Global Hardware Configuration Settings

| De                                                                                                                                                                                                                                                                                                                                     | sired Moo | le        | CFG<br>Pin Settings <sup>1</sup> |      | Resulting Register Bit Values |      |      |     |                         |     |     |     |  |        |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|----------------------------------|------|-------------------------------|------|------|-----|-------------------------|-----|-----|-----|--|--------|--|
| AutoNeg                                                                                                                                                                                                                                                                                                                                | Speed     | Duplex    | 1                                | 2    | 3                             | 0.12 | 0.13 | 0.8 | 4.8                     | 4.7 | 4.6 | 4.5 |  |        |  |
|                                                                                                                                                                                                                                                                                                                                        | 10        | Half      | Low                              | Low  | Low                           |      | 0    | 0   |                         |     |     |     |  |        |  |
| Disabled                                                                                                                                                                                                                                                                                                                               | 10        | Full      | High                             | Low  | High                          |      | 0    | 1   | N/A<br>Auto-Negotiation |     |     |     |  |        |  |
| Disableu                                                                                                                                                                                                                                                                                                                               | 100       | Half      | Low                              | High | Low                           | 0    | 0    | 0   | 0                       | 1   | 0   |     |  | isemen |  |
|                                                                                                                                                                                                                                                                                                                                        | 100       | Full      | High                             | High | High                          |      |      | 1   |                         |     |     |     |  |        |  |
|                                                                                                                                                                                                                                                                                                                                        | 100       | Half      | High                             | Low  | Low                           |      | 1    | 0   | 0                       | 1   | 0   | 0   |  |        |  |
| Enabled                                                                                                                                                                                                                                                                                                                                | 100       | Full/Half | High                             | Low  | High                          | 1    | 1    | 0   | 1                       | 1   | 0   | 0   |  |        |  |
| LIIADIEU                                                                                                                                                                                                                                                                                                                               | 10/100    | Half      | High                             | High | Low                           |      | 1    | 0   | 0                       | 1   | 0   | 1   |  |        |  |
|                                                                                                                                                                                                                                                                                                                                        | 10/100    | Full/Half | High                             | High | High                          |      | 1    | 0   | 1                       | 1   | 1   | 1   |  |        |  |
| <ol> <li>Refer to Table 5, RMII Signal Descriptions – PQFP, on page 36 through Table 17, Receive FIFO Depth<br/>Considerations, on page 50 Table 24, RMII Signal Descriptions – BGA23, on page 80 through Table 36,<br/>Receive FIFO Depth Configurations, on page 96, and Table 39, BGA15 Signal Descriptions, on page 106</li> </ol> |           |           |                                  |      |                               |      |      |     |                         |     |     |     |  |        |  |

# 4.6 Link Establishment

for CFG pin assignments.

# 4.6.1 Auto-Negotiation

The LXT9785/LXT9785E attempts to auto-negotiate with its link partner by sending Fast Link Pulse (FLP) bursts. Each burst consists of 33 link pulses spaced 62.5  $\mu$ s apart. Odd link pulses (clock pulses) are always present. Even link pulses (data pulses) may also be present or absent to indicate a "1" or a "0". Each FLP burst exchanges 16 bits of data, referred to as a "page". All devices that support auto-negotiation must implement the "Base Page", defined by IEEE 802.3 (registers 4 and 5). The LXT9785/LXT9785E also supports the optional "Next Page" function (registers 7 and 8).

# 4.6.1.1 Base Page Exchange

By exchanging Base Pages, the LXT9785/LXT9785E and its link partner communicate their capabilities to each other. Both sides must receive at least three identical base pages for negotiation to proceed. Each side finds their highest common capabilities, exchange more pages, and agree on the operating state of the line.

# 4.6.1.2 Manual Next Page Exchange

Additional information, exceeding that required by base page exchange, is also sent via "Next Pages." The LXT9785/LXT9785E fully supports the IEEE 802.3 method of negotiation via Next Page exchange. The Next Page exchange uses Register 7 to send information and Register 8 to receive it. Next Page exchange occurs only if both ends of the link partners advertise their ability to exchange Next Pages. A special mode has been added to make manual next page exchange easier for software. When Register 6 "page"



is received, it stays set until read. This bit is cleared when a new negotiation occurs, preventing the user from reading an old value in Register 6 and assuming there is valid information in Registers 5 and 8. The page received bit is cleared upon reading the Section Table 90, *Auto-Negotiation Expansion Register (Address 6)*, on page 197.

## 4.6.1.3 Controlling Auto-Negotiation

The following steps are recommended when auto-negotiation is controlled by software:

- After power-up, power-down, or reset, the power-down recovery time, as specified in Table 81, *Power-Up Timing Parameters*, on page 190, must be exhausted before proceeding.
- Set the auto-negotiation advertisement register bits in Register 4 as desired.
- Enable auto-negotiation (set MDIO Register bit 0.12 = 1).
- Enable or restart auto-negotiation as soon as possible after writing to Register 4 to ensure proper operation.

# 4.6.1.4 Link Criteria

In 100 Mbps mode, link is established when the descrambler becomes locked and remains locked for approximately 50 ms. Link remains up unless the descrambler receives less than 16 consecutive idle symbols in any 2 ms period. This provides a robust operation, filtering out any small noise hits that may disrupt the link.

MLT-3 idle waveforms, for short periods, meet all the criteria for 10BASE-T start delimiters. A working 10BASE-T receive may temporarily indicate link to 100BASE-TX waveforms. However, the PHY will not bring up a permanent 10 Mbps link.

According to the IEEE standard 10 Mbps link state machine, the last condition that must be met before 10 Mbps link can come up is a period of transmit and receive idle time. TXEN and RXDV are inactive at the same time. This ensures that link is not brought up in the middle of transmitting or receiving a packet. To ensure link establishment, Cortina recommends no packet transmission into the MII interface until link is established.

The IEEE Standard references this requirement in Section 14.2.3 State Diagrams, Figure 14-6-Link Integrity Test Function State Diagram and in Section 28.3.4 State Diagrams, Figure 28-17-NLP Receive Link Integrity Test State Diagram. These diagrams illustrate that while the PHY is in the Link Test Fail Extend state, the last state before Link Pass state) Packet receive activity (RD) and Transmit Activity (DO) must be idle (RD = idle \* D0 = idle) for link to establish.

## 4.6.1.5 Parallel Detection

In parallel with auto-negotiation, the LXT9785/LXT9785E also monitors for 10 Mbps Normal Link Pulses (NLP) or 100 Mbps Idle symbols. If either symbol is detected, the device automatically reverts to the corresponding operating speed in half-duplex mode. Parallel detection allows the LXT9785/LXT9785E to communicate with devices that do not support auto-negotiation.

When parallel detection resolves a link, the link must be established in half-duplex mode. According to IEEE standards, the forced link partner cannot be configured to full-duplex. If the auto-negotiation link partner does not advertise half-duplex capability at the speed of the forced link partner, link is not established. The IEEE Standard prevents forced full-duplex-to-half-duplex link connections.



#### Figure 14 Auto-Negotiation Operation



# 4.6.1.6 Reliable Link Establishment While Auto MDI/MDIX is Enabled in Forced Speed Mode

With auto MDI/MDIX hardware enabled, end users experience reliable link establishment under all settings of auto MDI/MDIX and speed between the LXT9785/LXT9785E and its link partners. As stated in the IEEE clauses 40.4.5.1 (Auto MDI/MDIX) and 28.3.2 (Parallel Detect), when ports are forced to 10 Mbps or 100 Mbps and auto MDI/MDIX is enabled, and the port is connected to a partner with auto-negotiation enabled, an undefined condition exists between the IEEE auto MDIX and Parallel Detect specifications. Link may not occur according to the IEEE specification.

During this undefined condition, when the LXT9785/LXT9785E is set to 10 Mbps or 100 Mbps and auto MDI/MDIX is enabled, the LXT9785/LXT9785E and the link partner autonegotiation processes are expected to be skewed enough to establish link in all but the rarest cases. Auto MDI/MDIX is configured through hardware and software. If auto MDI/ MDIX operation is desired in forced modes, disabling auto MDI/MDIX using the software programming can aid link establishment.

# 4.7 Serial MII Operation

The LXT9785/LXT9785E exchanges transmit and receive data with the controller via the Serial MII (SMII). The SMII performs the following functions:

- Conveys complete MII information between a 10/100 PHY and MAC with two pins per port.
- Allows a multi-port MAC/PHY communication with one system clock.
- Operates in both half and full-duplex.
- Supports per-packet switching between 10 Mbps and 100 Mbps data rates.



The Serial MII operates at 125 MHz using a global reference clock and frame synchronization signal (REFCLK and SYNC). Each port has an individual two-line data interface (TxData*n* and RxData*n*). All signals are synchronous to REFCLK. Table 43 summarizes the SMII signals.

Data is exchanged in 10-bit serial words. Each word contains one data byte (two nibbles of 4B coded data) and two status bits. When the port is operating at 100 Mbps, each word contains a new data byte. When the port is operating at 10 Mbps, each data byte is repeated 10 times.

| Table 43 | SMII Signal Summary   |  |
|----------|-----------------------|--|
| Table 45 | Sivili Signal Summary |  |

| Signal                                                                                                              | То           | From   | Purpose                 |  |  |  |
|---------------------------------------------------------------------------------------------------------------------|--------------|--------|-------------------------|--|--|--|
| TxData                                                                                                              | PHY          | MAC    | Transmit data & control |  |  |  |
| SYNC                                                                                                                | PHY          | MAC    | Synchronization         |  |  |  |
| RxData                                                                                                              | MAC          | PHY    | Receive data & control  |  |  |  |
| REFCLK                                                                                                              | MAC &<br>PHY | System | Synchronization         |  |  |  |
| 1. Refer to Table 7, <i>SMII Specific Signal Descriptions – PQFP</i> , on page 39 for detailed signal descriptions. |              |        |                         |  |  |  |



# Figure 15 Typical SMI1 Interface





#### Figure 16 Typical SMII Quad Sectionalization





#### Figure 17 100 Mbps Serial MII Data Flow



# 4.7.1 SMII Reference Clock

The REFCLK operates at 125 MHz. The transmit and receive data and control streams must always be synchronized to the REFCLK by the MAC and PHY. The LXT9785/ LXT9785E samples these signals on the rising edge of the REFCLK.

# 4.7.2 TxSYNC Pulse (SMI1/SS-SMI1)

The TxSYNC pulse delimits segment boundaries and synchronizes with REFCLK. The MAC must continuously generate a TxSYNC pulse once every 10 REFCLK cycles. The TxSYNC pulse signals the start of each new segment (see Figure 21 on page 136).

# 4.7.3 Transmit Data Stream

Transmit data and control information are signaled in ten- bit segments. In 100 Mbps mode, each segment contains a new byte of data. In 10 Mbps mode, the MAC must repeat a 10M serial word ten times on TxData. The LXT9785/LXT9785E may sample that serial word at any point.

The TxSYNC pulse signals the start of a new segment as shown in Figure 18.

## 4.7.3.1 Transmit Enable

The MAC must assert the TxEN bit in each segment of TxData, and de-assert TxEN*n* after the last segment of the packet.

## 4.7.3.2 Transmit Error

When the MAC asserts the TxER bit in 100BASE-X mode, the LXT9785/LXT9785E drives "H" symbols onto the network interface. TxER does not have any function in 10M operation.

## Figure 18 Serial MIT Transmit Synchronization

| CLOCK  |                                                                   |
|--------|-------------------------------------------------------------------|
| TxSYNC |                                                                   |
| TX     | Txer /Txen / TXD0/ TXD1/ TXD2/ TXD3/ TXD4/ TXD5/ TXD6/ TXD7/ Txer |



# 4.7.4 Receive Data Stream

Receive data and control information are signalled in ten-bit segments. In 100 Mbps mode, each segment contains a new byte of data. In 10 Mbps mode, each segment is repeated ten times (except for the CRS bit), and the MAC can sample any of the ten segments.

## 4.7.4.1 Carrier Sense

The CRS bit (slot 0) is generated when a packet is received from the network interface. The CRS bit is set in real time, even in 10 Mbps mode (all other bits are repeated in 10 sequential segments).

# 4.7.4.2 Receive Data Valid

The LXT9785/LXT9785E asserts the RX\_DV bit (slot 1) when it receives a valid packet. The assertion timing changes depending on line operating speed:

- For 100BASE-TX and 100BASE-FX links, the RX\_DV bit is asserted from the first nibble of preamble to the last nibble of the data packet.
- For 10BASE-T links, the entire preamble is truncated. The RX\_DV bit is asserted with the first nibble of the Start-of-Frame Delimiter (SFD) "5D" and remains asserted until the end of the packet.

# 4.7.4.3 Receive Error

When the LXT9785/LXT9785E receives an invalid symbol from the network in 100BASE-TX mode, it drives "0101" on the associated RxData signals.

## 4.7.4.4 Receive Status Encoding

The LXT9785/LXT9785E encodes status information onto the RxData line during IPG as seen in Table 44 on page 134. Status bit RxData<5> indicates the validity of the upper nibble (RxData<7:4> of the last byte of the previous frame). RxData and RX\_DV are passed through the internal elasticity FIFO to smooth any clock rate differences between the recovered clock and the 125 MHz reference clock.

# 4.7.5 Collision

The SMII interface does not provide a collision output and relies on the MAC to interpret COL conditions using CRS and TxEN. CRS is unaffected by the transmit path.

#### Figure 19 Serial MII Receive Synchronization





#### Table 44 RX Status Encoding Bit Definitions

| Signal                                                                                                                                                                                | Definition                                                                                                                                                                                                      |                                       |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|--|--|--|--|
| CRS                                                                                                                                                                                   | Carrier Sense - identical to MII, except that it is not an asynchronous signal.                                                                                                                                 |                                       |  |  |  |  |  |
| RxDV                                                                                                                                                                                  | Receive Data Valid - identical to MII. When RX_DV = 0, status information is transmitted to the MAC. When RX_DV = 1, received data is transmitted to the MAC.       0 = Status Byte         1 = Valid Data Byte |                                       |  |  |  |  |  |
| RxER<br>(RxData0)                                                                                                                                                                     | Inter-frame status bit RxData0 indicates whether or not the PHY detected an error somewhere in the previous frame.                                                                                              | 0 = No Error<br>1 = Error             |  |  |  |  |  |
| SPEED<br>(RxData1)                                                                                                                                                                    | Inter-frame status bit RxData1 indicates port operating speed.                                                                                                                                                  | 0 = 10 Mbps<br>1 = 100 Mbps           |  |  |  |  |  |
| DUPLEX<br>(RxData2)                                                                                                                                                                   | Inter-frame status bit RxData2 indicates port duplex condition.                                                                                                                                                 | 0 = Half-duplex<br>1 = Full-duplex    |  |  |  |  |  |
| LINK<br>(RxData3)                                                                                                                                                                     | Inter-frame status bit RxData3 indicates port link status.                                                                                                                                                      | 0 = Down<br>1 = Up                    |  |  |  |  |  |
| JABBER<br>(RxData4)                                                                                                                                                                   | Inter-frame status bit RxData4 indicates port jabber status.                                                                                                                                                    | 0 = OK<br>1 = Error                   |  |  |  |  |  |
| VALID<br>(RxData5)                                                                                                                                                                    | Inter-frame status bit RxData5 conveys the validity of the upper nibble of the last byte of the previous frame                                                                                                  | 0 = Invalid<br>1 = Valid              |  |  |  |  |  |
| False Carrier<br>(RxData6)                                                                                                                                                            | Inter-frame status bit RxData6 indicates whether or not the PHY has detected a false carrier event.                                                                                                             | 0 = No FC detected<br>1 = FC detected |  |  |  |  |  |
| RxData7                                                                                                                                                                               | ata7 This bit is set to 1. 1 = Always                                                                                                                                                                           |                                       |  |  |  |  |  |
| <ol> <li>Both RxData0 and RxData5 bits are valid in the segment immediately following a frame, and remain valid<br/>until the first data segment of the next frame begins.</li> </ol> |                                                                                                                                                                                                                 |                                       |  |  |  |  |  |

# 4.7.6 Source Synchronous-Serial Media Independent Interface

Some system designs require the PHY to be placed between 3 to 12 inches away from the MAC. A new Source Synchronous-Serial Media Independent Interface (SS-SMII) definition has been added because of this requirement. To provide a source synchronous interface between the PHY and MAC, the PHY must drive the RxCLK and the RxSYNC signals to the MAC. Also, the MAC must drive the TxCLK and the TxSYNC signal to the PHY. The REFCLK is also needed to synchronize the data to the PHY's core clock domain. TxData is clocked in using TxCLK and then synchronized to REFCLK and transmitted to the twisted-pair. The RxData is synchronized to the RxCLK. See Figure 23 on page 137.

## Table 45 SS-SMII

| Signal | То  | From   | Purpose                 |
|--------|-----|--------|-------------------------|
| TxData | PHY | MAC    | Transmit data & control |
| TxCLK  | PHY | MAC    | Transmit clock          |
| TxSYNC | PHY | MAC    | Synchronization pulses  |
| RxData | MAC | PHY    | Receive data & control  |
| RxCLK  | MAC | PHY    | Receive clock           |
| RxSYNC | MAC | PHY    | Receive Synchronization |
| REFCLK | MAC | System | Synchronization         |



# Figure 20 Typical SS-SMII Interface





#### Figure 21 Typical SS-SMII Quad Sectionalization





#### Figure 22 SS-SMIT Transmit Timing



## Figure 23 SS-SMI1 Receive Timing



# 4.8 **RMII Operation**

The LXT9785/LXT9785E provides an independent Reduced MII port for each network port. Each RMII uses four signals to pass received data to the MAC: RxDatan<1:0>, RxERn, and CRS\_DVn (where n reflects the port number). Three signals are used to transmit data from the MAC: TxDatan<1:0> and TxENn. Both receive and transmit signals are clocked by REFCLK. Data transmission across the RMII is implemented in dibit pairs which equal a 4-bit wide nibble.

**Note:** The BGA15 package does not support the RMII interface.

# 4.8.1 RMII Reference Clock

The LXT9785/LXT9785E requires a 50 MHz reference clock (REFCLK). The device samples the RMII input signals on the rising edge of REFCLK and drives RMII output signals on the falling edge.



# 4.8.2 Transmit Enable

TxEN*n* must be asserted and de-asserted synchronously with REFCLK. The MAC must assert TxEN*n* at the same time as the first nibble of preamble. TxEN*n* must be de-asserted after the last bit of the packet.

# 4.8.3 Carrier Sense & Data Valid

The LXT9785/LXT9785E asserts CRS\_DV*n* when it detects activity on the line. However, RxData*n* outputs zeros until the received data is decoded and available for transfer to the controller.

# 4.8.4 Receive Error

Whenever the LXT9785/LXT9785E receives an error symbol from the network, it asserts RxER*n*. When it detects a bad Start-of-Stream Delimiter (SSD) it drives a "10" jam pattern on the RxData pins to indicate a false carrier event.

# 4.8.5 Out-of-Band Signaling

The LXT9785/LXT9785E has the capability of encoding status information in the RxData stream during IPG. See 4B/5B Coding Operations

The 100BASE-X protocol specifies the use of a 5-bit symbol code on the network media. However, data is normally transmitted across the RMII interface in 2-bit nibblets or "dibits". The LXT9785/LXT9785E incorporates a parallel/serial converter that translates between di-bit pairs and 4-bit nibbles, and a 4B/5B encoder/decoder circuit that translates between 4-bit nibbles and 5-bit symbols for the 100BASE-X connection. Figure 24 shows the data conversion flow from nibbles to symbols. Table 46 on page 142 shows 4B/5B symbol coding (not all symbols are valid).

#### Figure 24 RMII Data Flow





# Figure 25 Typical RMI1 Interface



Cortina Systems<sup>®</sup> LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers



#### Figure 26 Typical RMII Quad Sectionalization





# 4.9 100 Mbps Operation

# 4.9.1 **100BASE-X Network Operations**

During 100BASE-X operation, the LXT9785/LXT9785E transmits and receives 5-bit symbols across the network link. Figure 27 shows the structure of a standard frame packet. When the MAC is not actively transmitting data, the LXT9785/LXT9785E sends out Idle symbols on the line.

In 100BASE-TX mode, the device scrambles the data and transmits it to the network using MLT-3 line code. The MLT-3 signals received from the network are de-scrambled and decoded, and sent across the RMII to the MAC.

In 100BASE-FX mode, the LXT9785/LXT9785E transmits and receives NRZI signals across the LVPECL interface. An external 100BASE-FX transceiver module is required to complete the fiber connection.

As shown in Figure 27, the MAC starts each transmission with a preamble pattern. As soon as the LXT9785/LXT9785E detects the start of preamble, it transmits a J/K Start-of-Stream Delimiter (SSD) symbol to the network. It then encodes and transmits the rest of the packet, including the balance of the preamble, the Start-of-Frame Delimiter (SFD), packet data, and CRC. Once the packet ends, the LXT9785/LXT9785E transmits the T/R End-of-Stream Delimiter (ESD) symbol and then returns to transmitting Idle symbols.

## Figure 27 100BASE-X Frame Format



# 4.9.2 100BASE-X Protocol Sublayer Operations

In a 7-layer communications model, the LXT9785/LXT9785E is a Physical Layer 1 (PHY) device. The LXT9785/LXT9785E implements the Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA), and Physical Medium Dependent (PMD) sublayers of the reference model defined by the IEEE 802.3u specification. The following paragraphs discuss the LXT9785/LXT9785E operation from the reference model point of view.

# 4.9.2.1 PCS Sublayer

The Physical Coding Sublayer (PCS) provides the RMII interface, as well as the 4B/5B encoding/decoding function. For 100BASE-TX and 100BASE-FX operation, the PCS layer provides IDLE symbols to the PMD-layer line driver as long as TxEN is de-asserted. For 10T operation, the PCS layer merely provides a bus interface and serialization/de-serialization function. 10T operation does not use the 4B/5B encoder.



## 4.9.2.1.1 Preamble Handling

When the MAC asserts TxEN, the PCS substitutes a /J/K/ symbol pair, also known as the Start-of-Stream Delimiter (SSD), for the first two nibbles received across the RMII. The PCS layer continues to encode the remaining RMII data until TxEN is de-asserted (see Table 46 on page 142). It then returns to supplying IDLE symbols to the line driver.

The PCS layer performs the opposite function in the receive direction by substituting two preamble nibbles for the SSD.





# 4.9.3 PMA Sublayer

The 100BASE-X PMA protocol uses the 4B/5B data encoding scheme to encode/decode the data streams. The coding scheme is shown in Table 46.

#### Table 46 4B/5B Coding

| Code Type | 4B Code<br>3 2 1 0                                                                                                           | Name | 5B Code<br>4 3 2 1 0                          | Interpretation |
|-----------|------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------|----------------|
|           | 0000                                                                                                                         | 0    | 11110                                         | Data 0         |
|           | 0001                                                                                                                         | 1    | 01001                                         | Data 1         |
|           | 0010                                                                                                                         | 2    | 10100                                         | Data 2         |
|           | 0011                                                                                                                         | 3    | 10101                                         | Data 3         |
|           | 0100                                                                                                                         | 4    | 01010                                         | Data 4         |
|           | 0101                                                                                                                         | 5    | 01011                                         | Data 5         |
|           | code group is sent<br>(SSD) code grou</td <td></td> <td>between frames.<br/>s sent in pairs; /K/ follo</td> <td>ws /J/.</td> |      | between frames.<br>s sent in pairs; /K/ follo | ws /J/.        |

3. The /T/ and /R/ (ESD) code groups are always sent in pairs; /R/ follows /T/.

4. An /H/ (Error) code group is used to signal an error condition.



## Table 46 4B/5B Coding

| Code Type | 4B Code<br>3 2 1 0 | Name           | 5B Code<br>4 3 2 1 0 | Interpretation                                  |
|-----------|--------------------|----------------|----------------------|-------------------------------------------------|
|           | 0110               | 6              | 01110                | Data 6                                          |
| DATA      | 0111               | 7              | 01111                | Data 7                                          |
|           | 1000               | 8              | 10010                | Data 8                                          |
|           | 1001               | 9              | 10011                | Data 9                                          |
|           | 1010               | А              | 10110                | Data A                                          |
|           | 1011               | В              | 10111                | Data B                                          |
|           | 1100               | С              | 11010                | Data C                                          |
|           | 1101               | D              | 11011                | Data D                                          |
|           | 1110               | E              | 11100                | Data E                                          |
|           | 1111               | F              | 11101                | Data F                                          |
| IDLE      | undefined          | I <sup>1</sup> | 1 1 1 11             | Idle. Used as inter stream fill code            |
|           | 0101               | J <sup>2</sup> | 11000                | Start-of-Stream Delimiter (SSD), part 1 of 2.   |
| CONTROL   | 0101               | K <sup>2</sup> | 10001                | Start-of-Stream Delimiter (SSD), part 2 of 2.   |
|           | undefined          | Т <sup>3</sup> | 01101                | End-of-Stream Delimiter (ESD),<br>part 1 of 2.  |
|           | undefined          | R <sup>3</sup> | 00111                | End-of-Stream Delimiter (ESD),<br>part 2 of 2.  |
|           | undefined          | H <sup>4</sup> | 00100                | Transmit Error. Used to force signaling errors. |
|           | undefined          | Invalid        | 00000                | Invalid                                         |
|           | undefined          | Invalid        | 00001                | Invalid                                         |
|           | undefined          | Invalid        | 00010                | Invalid                                         |
| INVALID   | undefined          | Invalid        | 00011                | Invalid                                         |
|           | undefined          | Invalid        | 00101                | Invalid                                         |
|           | undefined          | Invalid        | 00110                | Invalid                                         |
|           | undefined          | Invalid        | 01000                | Invalid                                         |
|           | undefined          | Invalid        | 01100                | Invalid                                         |
|           | undefined          | Invalid        | 10000                | Invalid                                         |
|           | undefined          | Invalid        | 11001                | Invalid                                         |

1. The /l/ (ldle) code group is sent continuously between frames.

2. The /J/ and /K/ (SSD) code groups are always sent in pairs; /K/ follows /J/.

3. The /T/ and /R/ (ESD) code groups are always sent in pairs; /R/ follows /T/.

4. An /H/ (Error) code group is used to signal an error condition.

# 4.9.3.1 Link

In 100 Mbps mode, the LXT9785/LXT9785E establishes a link whenever the descrambler becomes locked and remains locked for approximately 50 ms. Whenever the descrambler loses lock (<16 consecutive idle symbols during a 2 ms window), the link is taken down. This provides a robust link, filtering out any small noise hits that may otherwise disrupt the link. Furthermore, 100 Mbps idle patterns will not bring up a 10 Mbps link.



The LXT9785/LXT9785E reports link failure via the Register status bits (1.2, 17.10, and 19.4) and interrupt functions. If auto-negotiate is enabled, link failure causes the device to re-negotiate.

# 4.9.3.2 Link Failure Override

The LXT9785/LXT9785E normally transmits 100 Mbps data packets or Idle symbols only if it detects the link is up, and transmits only FLP bursts if the link is not up. Setting bit 16.14 = 1 overrides this function, allowing the LXT9785/LXT9785E to transmit data packets even when the link is down. This feature is provided as a diagnostic tool.

Note: Auto-negotiation must be disabled to transmit data packets in the absence of link. If autonegotiation is enabled, the LXT9785/LXT9785E automatically begins transmitting FLP bursts if the link goes down.

# 4.9.3.3 Carrier Sense/Data Valid (RMII)

The LXT9785/LXT9785E asserts CRS\_DV whenever the respective port receiver is in a non-idle state (as defined by the RMII Specification Revision 1.2), including false carrier events. Assertion of CRS\_DV is asynchronous with respect to REFCLK. In the event that signal decoding is not complete when CRS\_DV is asserted, the LXT9785/LXT9785E outputs 00 on the RxData1:0 lines until the decoded data are available.

When the line returns to an idle state, CRS\_DV is de-asserted synchronously with respect to REFCLK. If the FIFO still contains data to be passed to the MAC via the RMII when CRS is de-asserted, CRS\_DV toggles on nibble boundaries until the FIFO is empty. For 100BASE-X signals, CRS\_DV toggles at 25 MHz. For 10BASE-T signals, CRS\_DV toggles at 2.5 MHz.

## 4.9.3.4 Carrier Sense (SMII)

For 100BASE-TX and 100BASE-FX links, a Start-of-Stream Delimiter (SSD) or /J/K/ symbol pair causes assertion of carrier sense (CRS). An End-of-Stream Delimiter (ESD), or /T/R/ symbol pair causes de-assertion of CRS. The PMA layer also de-asserts CRS if IDLE symbols are received without /T/R/. In this event, receive error is indicated during the IPG until the next packet is received.

For 10T links, CRS assertion is based on receipt of valid preamble, and de-assertion on receipt of an End-of-Frame (EOF) marker.

## 4.9.3.5 Receive Data Valid (SMII)

The LXT9785/LXT9785E asserts the RX\_DV bit when it receives a valid packet. However, RxData outputs zeros until the received data are decoded and available for transfer to the controller.

## 4.9.3.6 Twisted-Pair PMD Sublayer

The twisted-pair Physical Medium Dependent (PMD) layer provides the signal scrambling and descrambling, line coding and decoding (MLT-3 for 100BASE-TX, Manchester for 10T), as well as receiving, polarity correction, and baseline wander correction functions.

## 4.9.3.6.1 Scrambler (100BASE-TX Only)

The purpose of the scrambler is to spread the signal power spectrum and further reduce EMI using an 11-bit, non-data-dependent polynomial. The receiver automatically decodes the polynomial whenever IDLE symbols are received.


The scrambler/descrambler can be bypassed by setting Register bit 16.12 = 1. The scrambler is automatically bypassed when the fiber port is enabled. Scrambler bypass is provided for diagnostic and test support.

### 4.9.3.6.2 Baseline Wander Correction

The LXT9785/LXT9785E provides a baseline wander correction function which makes the device robust under all network operating conditions. The MLT3 coding scheme used in 100BASE-TX is, by definition, "unbalanced". This means that the DC average value of the signal voltage can "wander" significantly over short time intervals (tenths of seconds). This wander may cause receiver errors, particularly in less robust designs, at long line lengths (100 meters). The exact characteristics of the wander are completely data dependent.

The LXT9785/LXT9785E baseline wander correction characteristics allow the device to recover error-free data while receiving worst-case "killer" packets over all cable lengths.

### 4.9.3.6.3 Polarity Correction

The LXT9785/LXT9785E automatically detects and corrects for the condition where the receive signal (TPFIP/N) is inverted. Reversed polarity is detected if eight inverted link pulses or four inverted End-of-Frame (EOF) markers are received consecutively. If link pulses or data are not received by the maximum receive time-out period, the polarity state is reset to a non-inverted state. Before the polarity switch occurs, every frame is inverted and causes RxER to assert. The specific number of RxER events observed depends on how many link pulses occur between packets.

### 4.9.3.7 Fiber PMD Sublayer

The LXT9785/LXT9785E provides an LVPECL interface for connection to an external 3.3 V or 5 V fiber transceiver. (The external transceiver provides the PMD function for the optical medium.) The LXT9785/LXT9785E uses a 125 Mbaud NRZI format for the fiber interface, and does not support 10BASE-FL applications.

**Note:** The BGA15 package does not support fiber interface.

#### 4.9.3.7.1 Far End Fault Indications

The LXT9785/LXT9785E Signal Detect pins independently detect signal faults from the local fiber transceivers via the SD pins. The device also uses Register bit 1.4 to report Remote Fault indications received from its link partner. The device "ORs" both fault conditions to set bit 1.4. Register bit 1.4 is set once and clears when read.

The far-end fault detection process in fiber operation requires idles to establish link. Link will not establish if a far-end fault pattern is the initial signal detected.

Either fault condition causes the LXT9785/LXT9785E to drop the link unless Forced Link Pass is selected (16.14 = 1). Link down condition is then reported via interrupts and status bits.

In response to locally detected signal faults (SD activated by the local fiber transceiver), the affected port can transmit the far end fault code if fault code transmission is enabled by Register bit 16.2.

 When Register bit 16.2 = 1, transmission of the far end fault code is enabled. The LXT9785/LXT9785E transmits far end fault code if fault conditions are detected by the Signal Detect pins.



• When Register bit 16.2 = 0, the LXT9785/LXT9785E does not transmit far end fault code. It continues to transmit idle code and may or may not drop link depending on the setting for Register bit 16.14.

The occurrence of a Far End Fault causes all transmission of data from the Reconciliation Sublayer to stop and the Far End fault code to begin. The Far End Fault code consists of 84 ones's followed by a single "0" and is repeated until the Far End Fault condition is removed.

# 4.10 10 Mbps Operation

The LXT9785/LXT9785E operates as a standard 10BASE-T transceiver and supports all the standard 10 Mbps functions. During 10BASE-T (10T) operation, the LXT9785/LXT9785E transmits and receives Manchester-encoded data across the network link. When the MAC is not actively transmitting data, the device sends out link pulses on the line.

In 10T mode, the polynomial scrambler/descrambler is inactive. Manchester-encoded signals received from the network are decoded by the LXT9785/LXT9785E and sent across the MII to the MAC.

Note: The LXT9785/LXT9785E does not support fiber connections at 10 Mbps.

# 4.10.1 **Preamble Handling**

The LXT9785/LXT9785E offers two options for preamble handling, which are selected by Register bit 16.5. In 10BASE-T mode, when Register bit 16.5 = 0, the device strips the preamble off the received packets. In RMII and the SMII modes, the CRS signal is asserted based upon receive activity. In the SMII modes, Out-of-Band (OOB) signaling is present until the SFD is output. The DV signal is initially asserted in the frame that the SFD is output. In RMII mode, zeros are output after receive activity is detected until the SFD is output. The packet is output following the SFD.

When Register bit 16.5 = 1 in 10BASE-T mode, the LXT9785/LXT9785E passes the preamble through the RMII and the SMII interfaces. In RMII and the SMII modes, the CRS signal is asserted based upon receive activity. In the SMII modes, OOB signaling is continued until preamble is available from the receive FIFO. After the preamble, the SFD is output with the initial assertion of the DV signal. The RMII interface outputs zeros after receive activity is detected until preamble is available from the FIFO. The number of zero nibbles output before preamble is based upon the FIFO initial fill settings (Register bits 18.15:14). The preamble is followed by the SFD and the packet body. Register bit 16.5 has no effect in 100 Mbps operation.

# 4.10.2 Dribble Bits

The LXT9785/LXT9785E device handles dribble bits in all modes. If one through four dribble bits are received, the nibble is passed across the RMII. If five through seven dribble bits are received, the second nibble is not sent onto the RMII bus.

# 4.10.3 Link Test

The LXT9785/LXT9785E always transmits link pulses in 10T mode. When enabled, the link test function monitors the connection for link pulses. Once link pulses are detected, data transmission is enabled and remains enabled as long as either the link pulses or data transmission continue. If link pulses stop, the data transmission is disabled.



If the link test function is disabled, the LXT9785/LXT9785E transmits to the connection regardless of detected link pulses. The link test function is disabled by setting Register bit 16.14 = 1.

# 4.10.3.1 Link Failure

Link failure occurs if Link Test is enabled and link pulses or packets stop being received. If this condition occurs, the LXT9785/LXT9785E returns to the auto-negotiation phase if auto-negotiation is enabled.

# 4.10.4 Jabber

If a transmission exceeds the jabber timer, the LXT9785/LXT9785E disables the transmit and loopback functions and the Collision Status bit (Register bit 17.11) is set regardless of duplex. The jabber timer, according to the IEEE standard, must be between 20 ms to 150 ms. The RMII does not include a Jabber pin, but the MAC may read Register 1 to determine jabber status. The LXT9785/LXT9785E automatically exits jabber mode after the unjab time expires. This function is disabled by setting Register bit 16.10 = 1.

# 4.11 DTE Discovery Process

The DTE discovery process is port dependent and must be enabled through software. The process is implemented as a next page option to the auto-negotiation flow. When the process is enabled, manual control of auto-negotiation next pages is not allowed. This feature applies to the LXT9785E transceiver only.

The process depends upon an IP phone, or any other DTE capable of being powered remotely, having a specific filter that passes NLPs and FLPs. This filter should be non-polarized to insure that the latest status of Auto-MDIX operation does not effect operation. This filter attenuates 100 Mbps MLT3 signals and 10 Mbps Manchester-encoded signals, and must be bypassed when power is applied to the IP phone. Figure 29 shows a typical IP telephone system connection.



# Figure 29 Typical IP Telephone System Connection



# 4.11.1 Definitions

The terms in Table 47 are used throughout the DTE discovery sections:

### Table 47DTE Terms

| Term                   | Definition                                                                                 |
|------------------------|--------------------------------------------------------------------------------------------|
| Negotiation Process:   | This includes auto-negotiation and parallel detection processes                            |
| System:                | The switch system using the LXT9785E for DTE Discovery                                     |
| Link Partner:          | A device connected to the LXT9785E through twisted pair cables                             |
| DTE:                   | Data Terminal Equipment; any end-of-link partner                                           |
| Standard Link Partner: | A link partner that is not requiring power over a Category 5 cable; typically a PC         |
| Remote-Power DTE:      | Data Terminal Equipment requiring power over a Category 5 cable; typically an IP telephone |
| Discovery:             | The process of identifying the type of link partner present                                |

# 4.11.2 Interaction between Processor, MAC, and PHY

The state machines that control the mechanics of the Discovery process reside within the LXT9785E device. However, control of the power supply and overall system control reside in the system processor. The processor communicates with the power supply unit (PSU) and switches it on and off dependant on the data that is supplied by the PHY. The PHY register data is read by the MAC using the MDIO interface. The required control bits are contained in the PHY device register map and are discussed in detail in the section labeled Section 4.11.3, *Management Interface and Control*, on page 149.

**Note:** The details of the processor/MAC interface and the processor/PSU interface are implementation specific and therefore are out of the scope of this specification.

The following is an overview of the system control for a successful Remote-Power DTE discovery:

- The discovery process is enabled by the DTE Discovery Process Enable (Dis\_EN) Register bit 27.6 and the Auto-Negotiation Enable Register bit 0.12. Writing Register bit 27.6 immediately affects the Auto-Negotiation Base Page. If already enabled, autonegotiation should be restarted after this bit is written to ensure proper operation. Register bit 4.15 is used for manual control of auto-negotiation next pages and should be left in the default state (cleared).
- 2. The LXT9785E PHY then tests to see if a Remote-Power DTE is present as the link partner. If a Remote-Power DTE is found, the Power Enable (Power\_EN) Register bit 27.4 is set. The processor polls this signal via the MAC.
- 3. Upon detecting a Remote-Power DTE, the processor instructs the power supply to switch on. Once power has been applied to the DTE, normal negotiation takes place. The processor must enable the required negotiation process by restarting autonegotiation, or by setting forced speed mode after power has been applied. The processor must poll the link-up Register bit 1.2 for the corresponding LXT9785E port, or the link status change interrupt, to ensure that the link has been established.
- 4. A time-out must be connected with this feature so that if link is not established within a pre-determined time period (system dependant), the processor instructs the power supply to switch off. If link is not established prior to the expiration of the "link fail inhibit timer", the LXT9785E restarts negotiation with DTE detection if auto-



negotiation mode was used to establish link with the phone, and the DTE process is still enabled. The LXT9785E restarts negotiation without DTE detection if either forced speed mode is used to establish link with the phone, or the DTE process is disabled.

5. If power is applied and link is established, the system must still poll the Link Status Register bit 1.2 for the corresponding LXT9785E port or the link status change interrupt. This is required since link status is the only way to know when the Remote-Power DTE is removed or unplugged. On seeing the Link\_Down condition, the processor instructs the power supply to switch off, and the DTE Discovery begins again or is disabled.

# 4.11.3 Management Interface and Control

The management and control of the DTE discovery process is via the MDIO port. Each port on the LXT9785E is capable of running the discovery process, thus each port is independently controlled. This is achieved by each port having a dedicated set of control and status bits. These bits are found in Register 27 as follows:

DTE DISCOVERY PROCESS ENABLE - Register Bit 27.6 (Dis\_EN) R/W Default value = 0: Disabled.

Register bit 27.6 controls the operation of the process. The discovery process is disabled when Register bit 27.6 = 0, and enabled when Register bit 27.6 = 1. The MAC controller sets Register bit 27.6 to a 1 when a port search for a DTE requiring power is desired. Once set, Register bit 27.6 remains = 1 until the MAC clears it, either by directly clearing it or by resetting the PHY. This allows the discovery process to continue to function if unsuccessful in detecting a DTE, without being continually re-enabled by the MAC. If Register bit 27.6 is set after link is established, no action is taken until after the link goes down.

POWER ENABLE - Register Bit 27.4 (Power\_EN) R Default value = 0: No Remote-Power DTE found.

Register bit 27.4 contains the result of the discovery process. When Register bit 27.4 = 0, the discovery process has not found Remote-Power DTE, and when Register bit 27.4 = 1, the discovery process has potentially found a DTE requiring power. This indicates power should be applied to the Category 5 cable. Register bit 27.4 is polled by the MAC during the discovery process, and is cleared when the PHY is reset, when auto-negotiation is restarted, or when auto-negotiation is disabled. In the event of a discovery process being interrupted due to detection of an already powered link partner (auto-negotiation completion or Parallel Detection), Register bit 27.4 = 0.

STANDARD LINK PARTNER DETECTED - Register Bit 27.3 (SLP\_Det) R/W Clear on Read Default value = 0: No link partner found.

When Register bit 27.3 = 1, a standard link partner has been detected by the LXT9785E (NLPs, MLT3 data, FLPs without next page support, or FLPs with non-matching next pages). This indicates power should not be applied to the Category 5 cable. When Register bit 27.3 = 0, other bits are checked to determine overall status of the link partner. Register bit 27.3 is cleared on read, or DTE discovery is disabled, link is established, or auto-negotiation is either restarted or disabled.

LINK FAIL TIMEOUT - Register Bit 27.2 (LFIT Expired)

R/W Clear on Read Default value = 0 (Link Fail Inhibit timer has expired without establishment of link with a standard link partner). Valid only when Standard Link Partner Detected Register bit 27.3 = 1.



Register bit 27.2 is set if link is not established prior to the Link Fail Inhibit Timer expiring. This indicates that the Discovery process has restarted and the Standard Link Partner Detected Register bit may no longer be valid. Register bit 27.2 is cleared on read, or DTE discovery is disabled, link is established, or auto-negotiation is either restarted or disabled.

# 4.11.4 DTE Discovery Process Flow

The following section describes the DTE Discovery process.See Figure 30, *Cortina Systems<sup>®</sup> LXT9785E Negotiation Flow Chart*, on page 152 for a flow chart of the discovery process.When DTE Discovery (27.6) and auto-negotiation (0.12) are enabled (auto-negotiation mode is required), the LXT9785E transmits the auto-negotiation base page with the next page ability bit set

(Section Table 88, Auto-Negotiation Advertisement Register (Address 4), on page 195).

System software polls Register 27 to determine if or when a Remote-Power DTE is detected. The receiver monitors the line to determine if NLPs, MLT3 data, or FLP bursts are being received. If the receive activity is FLP bursts, the status of the next page ability bit is checked. If the detected "link partner" also supports next page, then the LXT9785E transmits out the next page sequence associated with message code #5 (Organizationally Unique Identifier (OUI) Tag Code). The definition for the next pages to be sent out for this message code include some user-defined code values. These values are loaded with randomly created data from an internal LSFR that is free running and seeded with the PHY address of the LXT9785E port. The Next Pages are hard coded in the logic (the LXT9785E ignores any data written into Register 7) and are outlined in Table 48. The receiver monitors the next pages to determine that the exact next page data (especially the random data) transmitted is received. As soon as the first non-matching next page is detected, the DTE Discovery process is stopped and the base page is used to determine the capability options. The Power-Enable Register bit 27.4 is set when a Remote-Power DTE is detected as the link partner, and the last next page is repeatedly transmitted until software restarts the required negotiation process (auto-negotiation or forced-speed mode).

The software should be written so that the negotiation is not restarted until the DTE has been powered up over the Category 5 cable. The Power-Enable Register bit 27.4 is cleared upon restarting or disabling auto-negotiation (selecting forced mode). The system must be able to detect over-current conditions and be capable of disabling power in case the link partner is not a Remote-Power DTE. Some examples of devices that would mistakenly set Power-Enable Register bit 27.4 are a token-ring balun and a loopback cable. Once link partner power has been stabilized and sufficient time has passed for the link partner to initialize, the auto-negotiation process may be restarted.

The negotiation process establishes link if a compatible mode exists between the LXT9785E and the link partner. If a compatible mode does not exist (not compatible or not established within the Link Fail Inhibit Timer period), the LXT9785E either restarts auto-negotiation/DTE discovery (discovery is enabled (27.6=1) and auto-negotiation is enabled (0.12 = 1)), or normal negotiation (discovery is disabled (27.6=0) and auto-negotiation is enabled (0.12 = 1)), or either 10 Mbps or 100 Mbps forced-mode operation (auto-negotiation is disabled (0.12 = 0)). The software must detect this non-link state and disable power.



| Next<br>Page<br>Encoding | D1<br>5 | D1<br>4 | D1<br>3 | D1<br>2 | D1<br>1 | D1<br>0  | D9       | D8       | D7       | D6       | D5       | D4       | D3       | D2       | D1       | C |
|--------------------------|---------|---------|---------|---------|---------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|---|
| OUI<br>Tagged<br>Message | 1       | а       | 1       | 0       | t       | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 1        | 0        |   |
| User<br>Page 1           | 1       | а       | 0       | 0       | t       | 3.1<br>0 | 3.1<br>1 | 3.1<br>2 | 3.1<br>3 | 3.1<br>4 | 3.1<br>5 | 2.0      | 2.1      | 2.2      | 2.3      | 2 |
| User<br>Page 2           | 1       | а       | 0       | 0       | t       | 2.5      | 2.6      | 2.7      | 2.8      | 2.9      | 2.1<br>0 | 2.1<br>1 | 2.1<br>2 | 2.1<br>3 | 2.1<br>4 | 2 |
| User<br>Page 3           | 1       | а       | 0       | 0       | t       | 0        | 0        | L.8      | L.7      | L.6      | L.5      | L.4      | L.3      | L.2      | L.1      | L |
| User<br>Page 4           | 1       | а       | 0       | 0       | t       | L.1<br>0 | L.9      | L.8      | L.7      | L.6      | L.5      | L.4      | L.3      | L.2      | L.1      | L |

# Table 48 Next Page Message #5 Code Word Definitions

# 4.11.5 DTE Discovery Behavior

The device behavior checks the comparison bit after each next page is successfully autonegotiated. If the first next page or any subsequent next page does not match, the DTE Discovery process transmits one last null page with the next page bit cleared to stop the DTE Discovery process. If each page is successfully auto-negotiated (it matches the transmitted page), DTE Discovery completes as previously described. The five Next Pages consist of a message page and four user pages.



# Figure 30 Cortina Systems<sup>®</sup> LXT9785E Negotiation Flow Chart



Cortina Systems<sup>®</sup> LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers



# 4.12 Monitoring Operations

# 4.12.1 Monitoring Auto-Negotiation

Auto-negotiation may be monitored as follows:

- Bits 1.2 and 17.10 = 1 once the link is established.
- Additional bits in Register 1 (refer to Table 85, Status Register (Address 1), on page 193) and Register 17 (refer to Table 94, Quick Status Register (Address 17, Hex 11), on page 200) can be used to determine the link operating conditions and status.

# 4.12.2 Per-Port LED Driver Functions

The LXT9785/LXT9785E incorporates three direct drive LEDs per port (LED $n_1_L$ , LED $n_2_L$ , and LED $n_3_L$ ).

On power up, all the LEDs lights up for approximately one second after reset de-asserts. Each LED may be programmed to one of several different display modes using the LED Configuration Register. Each per-port LED may be programmed (refer to Table 97, *LED Configuration Register (Address 20, Hex 14)*, on page 204) to indicate one of the following conditions:

- Operating Speed
- Transmit Activity
- Receive Activity
- Collision Condition
- Link Status
- Duplex Mode
- Isolate Condition

The LEDs can also be programmed to display various combined status conditions. For example, setting bits 20.15:12 = 1101 produces the following combination of Link and Activity indications:

- If Link is down, LED is off.
- If Link is up, LED is on.
- If Link is up AND activity is detected, the LED blinks at the stretch interval selected by bits 20.3:2 and continues to blink as long as activity is present.

The LED driver pins are open drain circuits (10 mA max current rating). Refer to Section 5.2.6, *LED Circuit*, on page 164 under the Application Information Section for LED circuit design details. The LED Configuration Register also provides optional LED pulse stretching to 30, 60, or 100 ms. If during this pulse stretch period, the event occurs again, the pulse stretch time is further extended (see Table 97, *LED Configuration Register (Address 20, Hex 14)*, on page 204).

When an event such as receiving a packet occurs, it is edge detected and starts the stretch timer. The LED driver remains asserted until the stretch timer expires. If another event occurs before the stretch timer expires, the stretch timer is reset and the stretch time extended.



When a long event (such as duplex status) occurs, it is edge detected and starts the stretch timer. When the stretch timer expires, the edge detector is reset so that a long event causes another pulse to be generated from the edge detector. The edge detector resets the stretch timer, causing the LED driver to remain asserted. Figure 31 on page 154 shows how the stretch operation functions.

# Figure 31 LED Pulse Stretching



# 4.12.3 Out-of-Band Signaling

The LXT9785/LXT9785E provides an out-of-band signaling option to transfer status information across the RMII receive interface. This feature is enabled when Register bit 25.0 = 1 and uses the RxData(1:0) data bus during the Inter-Packet Gap (IPG) time as shown in Figure 32. Out-of-Band signaling is disabled when Isolate mode is enabled by setting Register 0.10.

**Note:** The BGA15 package does not support Out-of-Band Signaling nor the RMII interface.

The two status bits transferred across the RxData bus are software selectable via Register 25 (see Table 99, *RMII Out-of-Band Signaling Register (Address 25, Hex 19)*, on page 206).

In normal operation, the LXT9785/LXT9785E stuffs the RxData bus with zeros during the IPG. A software-selectable bit enables the RMII out-of-band signaling feature. Once this bit is set, the LXT9785/LXT9785E replaces the zeros with selected status bits during the IPG.



#### Figure 32 RMII Programmable Out-of-Band Signaling



- When network activity is detected, the LXT9785/LXT9785E asserts CRS\_DV asynchronously with respect to REFCLK.
- After CRS\_DV is asserted, the LXT9785/LXT9785E zero-stuffs the RxData bits until the received data has been processed through the FIFO.
- 3. When network activity ceases, the LXT9785/LXT9785E de-asserts CRS\_DV synchronously with respect to REFCLK. CRS\_DV toggles until all data in the FIFO has been processed through the RMII. Once the FIFO is empty, LXT9785/LXT9785E drives the status bits selected by the Out-of-Band Signaling Register (refer to Table 99, *RMII Out-of-Band Signaling Register (Address 25, Hex 19)*, on page 206) on the

The LXT9785/LXT9785E includes an IEEE 1149.1 boundary scan test port for board level testing. All digital input, output, and input/output pins are accessible.

# 4.12.4 Boundary Scan Interface

This interface consists of five pins (TMS, TDI, TDO, TCK and TRST\_L). It includes a state machine, data register array, and instruction register. The TMS and TDI pins are internally pulled up and the TCK pin is internally pulled down. TDO does not have an internal pull-up or pull-down.

# 4.12.5 State Machine

The TAP controller is a 16-state machine driven by the TCK and TMS pins. Upon reset, the TEST\_LOGIC\_RESET state is entered. The state machine is also reset when TMS and TDI are High for five TCK periods.

# 4.12.6 Instruction Register

The IDCODE instruction is always invoked after the state machine resets. The decode logic ensures the correct data flow to the Data registers according to the current instruction. Valid instructions are listed in Table 50.



# 4.12.7 Boundary Scan Register

Each Boundary Scan Register (BSR) cell has two stages. A flip-flop and a latch are used for the serial shift stage and the parallel output stage. There are four modes of operation as listed in Table 49. Refer to the Identification Information section in the Cortina Systems<sup>®</sup> LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers Specification Update (document number 249357) for the JTAG ID numbers.

# Table 49BSR Mode of Operation

| Mode | Description     |
|------|-----------------|
| 1    | Capture         |
| 2    | Shift           |
| 3    | Update          |
| 4    | System Function |

# Table 50 Supported JTAG Instructions

| Name   | Code     | Description        | Data Register |
|--------|----------|--------------------|---------------|
| EXTEST | 0000 Hex | External Test      | BSR           |
| IDCODE | FFFE Hex | ID Code Inspection | ID REG        |
| SAMPLE | FFF8 Hex | Sample Boundary    | BSR           |
| High Z | FFCF Hex | Force Float        | Bypass        |
| Clamp  | FFEF Hex | Clamp              | BSR           |
| BYPASS | FFFF Hex | Bypass Scan        | Bypass        |

# 4.13 Cable Diagnostics Overview

Debugging cable problems increases the overall cost of owning and operating a local area network. Cable Diagnostic tools were incorporated into the LXT9785/LXT9785E device to help customers debug network cable problems. The Cable Diagnostic tools provide the ability to detect severe cable problems, such as open and short circuits, and determine the distance to the discontinuity.

# 4.13.1 Features

The following are three cases to consider for Cable Diagnostics:

- · Distance to a short circuit between wires of a single twisted-pair
- An open circuit
- Detection of an improperly terminated cable by the link partner.

An improperly terminated cable will not meet IEEE 802.3 return loss requirements. Register 29 has been added to control cable testing and report cable testing results.

Cable Diagnostics provides a method to determine the distance to opens and shorts when the link partner is inactive on the twisted-pair under test. The cable tests produce undefined results if the link partner is transmitting signals. Implementation methods may vary depending upon the system use requirements of Cable Diagnostics. LXT9785/LXT9785E Datasheet 249241, Revision 11.0 16 April 2007



# 4.13.2 Operation

Cable Diagnostics utilizes the PHY transmit drivers and receivers to test a single twistedpair. A transmit pulse is driven down the twisted-pair under test and the reflected signal is analyzed. Link partners transmitting NLP, FLP, MLT3, or other TDR pulses may interfere with the ability of the LXT9785/LXT9785E to properly analyze the reflected Cable Diagnostic pulse. Implementation algorithms must take these potential situations into consideration.

# 4.13.2.1 Short and Long Cable Testing Requirements

Implementing Cable Diagnostic tests, by enabling short and long cable tests sequentially, allows more accurate measurements to a detected fault. Both tests are necessary to reach full precision. The short and long cable tests can be run by writing 0x7400h and 0x6C00h to Register 29, respectively. See Section 4.13.4, *Basic Implementation*, on page 158 for implementation details.

# 4.13.2.2 Precision

Cable Diagnostics estimates the distance to a fault up to 150 m. Category 5 or better cable produces the most accurate test results. Less than Category 5 cable may produce less accurate results on long cable lengths. Cable Diagnostics returns the distance to the closest fault, if a fault is present.

Cable Diagnostic tests report the distance to a cable fault based on the velocity of signal propagation, which is used to determine the electrical length to the fault. The electrical length may vary slightly from the physical cable length. The measurement accuracy may vary by +/- 2 m. The following basic equation is used to calculate the distance to a fault:

Distance\_to\_Fault = (Reg29[7:0] - 3.5) / 1.16

# 4.13.3 Implementation Considerations

Before performing Cable Diagnostics, the twisted-pair to be tested may be verified to be inactive. All applicable link configurations should be attempted. Cable Diagnostic tests may be started if the attempts indicate no link partners are active. If link partners are detected, additional tests and decisions as to next steps may need to be implemented in the cable testing algorithm to ensure the most accurate results.

Cortina recommends that a 100BASE-TX link be attempted with MDI and MDIX enabled sequentially, prior to performing Cable Diagnostic testing, to determine if a 100BASE-TX-only link partner is present. If a link partner is in forced 100BASE-TX operation, transmitting MLT3, the Cable Diagnostic test result will be undefined due to the interference MLT3 causes in attempting to process the reflected Cable Diagnostic pulse. Auto MDI/MDIX on the link partner should be accounted for in deriving the cable testing algorithm.

Cortina recommends auto MDI/MDIX be disabled when running the cable tests. The transmit and receive twisted-pairs must be tested one at a time with both short and long cable test suites. The MDI/MDIX control bits in Table 100, *Trim Enable Register (Address 27, Hex 1B)*, on page 207 can be used to select the twisted-pair to be tested. This requirement creates a minimum of four test permutations that must be completed to determine if the fault exists, the distance to the fault.



If Cable Diagnostics testing is completed using a powered down LXT9785/LXT9785E device as the link partner, specific results can be expected. The results will indicate an open connection when the PWRDWN hardware configuration pin is used. These power-down methods disable the internal termination resistors to create a high impedance connection equivalent to an open circuit.

If Transmit Disable (Register bit 16.13) or software controlled Power-Down (Register bit 0.11) is used, the powered down device transmit logic will look like an open circuit and the receive circuit will look like a 100  $\Omega$  terminated connection. The Transmit Disable bit and the software Power-Down bit disable the transmit circuit but do not affect the receive circuit.

The result of Cable Diagnostic tests using an IP Phone indicate an open or a short fault at a gross approximation of the distance to the IP Phone. The termination resistors are not powered and do not create a proper termination. The filter circuit used by some manufacturers adversely affects the test results.

Transmission and reception of packets is disabled when Cable Diagnostics is enabled. Internal loopback must be disabled for Cable Diagnostics to operate properly. Internal loopback disables the analog interface.

# 4.13.4 Basic Implementation

Register 29 is used to control and report the Cable Diagnostics test results. The function tests one pair of the twisted-pair cable at a time. The basic process flow is described as follows (see Table 101, *Cable Diagnostics Register (Address 29, Hex 1D)*, on page 209 for Register 29 bit definitions):

- 1. Disable auto-negotiation by clearing Register bit 0.12, set to MDI by clearing Register bits 27.9:8, and ensure internal loopback is disabled, Register bit 0.14 = 0.
- 2. Write 0x7400h to Register 29. Setting these bits places the device in short cable Cable Diagnostics mode and forces link to drop. The device waits a specific amount of time (1.2 s to 1.5 s) to ensure link drops on any connected link partner, and initiates the Cable Diagnostics test on the selected twisted-pair.
- 3. Poll Register bit 29.9. When this bit is set, the test is complete and Register bits 29.7:0 contain a value used to determine if a cable fault was found and the distance to that fault. A value of 0xFFh indicates no fault was found. Any other value indicates a fault was found, that value should be stored for later use.
- 4. Write 0x6C00h to Register 29. Setting these bits places the device in long cable Cable Diagnostics mode.
- 5. Poll Register bit 29.9. When set, record the value of Register bits 29.7:0 if a fault is found.
- 6. If a fault is present, a calculation is used to determine the distance to the fault. Insert the smallest value recorded from Register bits 29.7:0 in steps 3 and 5 above into the following formula:

Distance\_to\_Fault = (Reg29[7:0] - 3.5) / 1.16

Register bit 29.8 is set if the fault is detected as a short circuit and is cleared if the fault is detected as an open circuit. Register bits 29.12:11 are cleared when read and are cleared during the same read cycle when Register bit 29.9 is read, indicating a fault condition exists.

7. Normal PHY operation can be resumed by writing 0x4000h to Register 29 or by software or hardware reset. The test suite can be run again by resuming at step 2 above.



# 4.14 Link Hold-Off Overview

The PHY link is established as soon as the system platform powers-up. In many cases, the system platform is not capable of supporting network operation until configuration firmware is loaded. It is desirable in such cases to prevent the PHY from establishing a link until the system platform is fully configured and ready for network operation. Link Hold-Off was incorporated into the LXT9785/LXT9785E device to satisfy these requirements. Enabling Link Hold-Off disables the PHY Link capability until the system platform is fully configured network operation. The feature is enabled by hardware control at power-up or software control during normal operation.

# 4.14.1 Features

Link Hold-Off prevents the LXT9785/LXT9785E from establishing a link by disabling the analog transmit and receive capability. The digital capabilities of the PHY are unaffected including register access and LED operation. Link Hold-Off can be enabled by an external hardware pin for all ports or by software register access for individual ports. When Link Hold-Off is enabled, the transmitter and receiver on the selected ports are forced into software power-down mode (see Section 4.5.3, *Power-Down Mode*, on page 124) to block signal activity from establishing a link and passing packets through the PHY.

The hardware enabled Link Hold-Off is controlled by the LINKHOLD pin. Internal pulldown resistors hold the pin in the inactive state. Connecting a 5k pull-up resistor to the pin enables the feature at power-up reset or external hardware pin Reset. Once a PHY port is programmed as desired, clearing Register bit 0.11 will re-enable that port. Each port must be individually re-enabled.

When a port is software reset, by setting Register 0.15, the state of the hardware configuration pin captured by the last hardware or power-up reset determines the default register values for the specific function for that port. Link Hold-Off, once enabled by hardware configuration, is re-enabled on a port by issuing a software reset for that port. It is not necessary to reset the entire PHY or switch system to re-enable Link Hold-Off.

Link Hold-Off software control is enabled or disabled on individual ports by respectively setting or clearing Register bit 0.11, the power-down bit, during normal operation. It is not required to have previously enabled Link Hold-Off by hardware configuration.

Link Hold-Off is disabled if the external pin MDDIS is active. The MDDIS pin disables the MDIO interface required to re-enable normal transmit and receive link operation. MDDIS is intended to disable the MDIO management interface for unmanaged applications. Internal loopback circuitry is unaffected in Link Hold-Off mode.

# 4.14.2 Operation

Link Hold-Off is implemented in one of the following two ways:

- Using a hardware pin at power-up or hardware reset
- Using software control through the MII Management (MDC/MDIO) interface.

Link Hold-Off use by an external hardware pin is as follows:

- 1. Pull the LINKHOLD pin High with a pull-up resistor (approximately 5 k Ohms).
- 2. Power up the system or drive the reset pin active.
- 3. All ports are link disabled.
- 4. Program all ports to the desired configuration.



- 5. Clear Register Bit 0.11, power-down for each individual port.
- 6. Normal operation resumes on each port after Register bit 0.11 is cleared (see Table 83 for the recovery time).

Link Hold-Off is enabled on a per port basis by software control using the following two methods:

# Method One:

This method requires that Link Hold-Off is enabled by the LINKHOLD pin during the last power-up or hardware reset.

- 1. Set Register bit 0.15 to reset and re-enable Link Hold-Off for the desired port.
- 2. Program the PHY to the desired configuration.
- 3. Clear Register bit 0.11 (power-down) to disable Link Hold-Off.
- 4. Normal operation resumes.

# Method Two:

This method enables Link Hold-Off regardless of the LINKHOLD hardware configuration state.

- 1. Set Register bit 0.11(power-down) to enable Link Hold-Off for the desired port.
- 2. Program the PHY to the desired configuration.
- 3. Clear Register bit 0.11 (power-down) to disable Link Hold-Off.
- 4. Normal operation resumes.
- Note: High is defined by the IO voltage supply level selected (2.5V or 3.3V).

LXT9785/LXT9785E Datasheet 249241, Revision 11.0 16 April 2007



# 5.0 Application Information

# 5.1 Design Recommendations

The LXT9785/LXT9785E is designed to comply with IEEE 802.3 requirements to provide outstanding receive Bit Error Rate (BER), and long-line-length performance. To achieve maximum performance from the LXT9785/LXT9785E, attention to detail and good design practices are required. Refer to the Cortina Systems<sup>®</sup> LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers Design and Layout Guide application note for detailed design and layout information.

# 5.2 General Design Guidelines

Adherence to generally accepted design practices is essential to minimize noise levels on power and ground planes. Up to 50 mV maximum of noise is considered acceptable. High-frequency switching noise can be reduced, and its effects eliminated, by following these simple guidelines throughout the design:

- Fill in unused areas of the signal planes with solid copper and attach them with vias to a VCC or ground plane that is not located adjacent to the signal layer.
- Use ample bulk and decoupling capacitors throughout the design (a value of  $0.01 \mu F$  is recommended for decoupling caps).
- Provide ample power and ground planes.
- Provide termination on all high-speed switching signals and clock lines.
- Provide impedance matching on long traces to prevent reflections.
- Route high-speed signals next to a continuous, unbroken ground plane.
- Filter and shield DC-DC converters, oscillators, etc.
- Do not route any digital signals between the LXT9785/LXT9785E and the RJ-45 connectors at the edge of the board.
- Do not extend any circuit power and ground plane past the center of the magnetics or to the edge of the board. Use this area for chassis ground, or leave it void.

# 5.2.1 Power Supply Filtering

Power supply ripple and digital switching noise on the VCC plane may cause EMI problems and degrade line performance. The best approach to this problem is to minimize ground noise as much as possible using good general techniques and by filtering the VCC plane. It is generally difficult to predict in advance the performance of any design, although certain factors greatly increase the risk of having problems:

- Poorly-regulated or over-burdened power supplies.
- Wide data busses (32-bits+) running at a high clock rate.
- DC-to-DC converters.

Cortina recommends filtering the power supply to the analog VCC pins of the LXT9785/ LXT9785E. This has two benefits. First, it keeps digital switching noise out of the analog circuitry inside the LXT9785/LXT9785E, helping with line performance. Second, if the VCC planes are laid out correctly, digital switching noise is kept away from external connectors, reducing EMI problems.



The recommended implementation is to break the VCC plane into two sections. The digital section supplies power to the VCCD and VCCIO pins of the LXT9785/LXT9785E. The analog section supplies power to the VCCA pins. The break between the two planes should run underneath the device. In designs with more than one the LXT9785/ LXT9785E, a single continuous analog VCC plane can be used to supply them all.

The digital and analog VCC planes should be joined at one or more points by ferrite beads. The beads should produce at least a 100  $\Omega$  impedance at 100 MHz. Beads should be placed so that current flow is evenly distributed. The maximum current rating of the beads should be at least 150% of the current that is actually expected to flow through them. A bulk cap (2.2 -10 $\mu$ F) should be placed on each side of each bead.

In addition, a high-frequency bypass cap (0.01  $\mu\text{F})$  should be placed near each analog VCC pin.

# 5.2.2 Power and Ground Plane Layout Considerations

Great care needs to be taken when laying out the power and ground planes.

- Follow the guidelines in the Cortina Systems<sup>®</sup> LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers Design and Layout Guide for locating the split between the digital and analog VCC planes.
- Keep the digital VCC plane away from the TPFOP/N and TPFIP/N signals, the magnetics, and the RJ-45 connectors.
- Place the layers so the TPFOP/N and TFPIP/N signals can be routed close to the ground plane. For EMI reasons, it is more important to shield TPFOP/N than TPFIP/N.

# 5.2.2.1 Chassis Ground

For ESD reasons, it is a good design practice to create a separate chassis ground that encircles the board and is isolated via moats and keep-out areas from all circuit-ground planes and active signals. Chassis ground should extend from the RJ-45 connectors to the magnetics, and can be used to terminate unused signal pairs (Bob Smith termination). In single-point grounding applications, provide a single connection between chassis and circuit grounds with a 2 kV isolation capacitor. In multi-point grounding schemes (chassis and circuit grounds joined at multiple points), provide 2 kV isolation to the Bob Smith termination.

# 5.2.3 MII Terminations

Series termination resistors are required on all the SS-SMII output signals driven by the LXT9785/LXT9785E. Special trace layout consideration should be used when using the SMII interface. Keep all traces orthogonal and as short as possible. Whenever possible, route the clock and sync traces evenly between the longest and shortest data routes. This minimizes round-trip, clock-to-data delays and allows a larger margin to the setup and hold requirements.

# 5.2.4 Twisted-Pair Interface

Use the following standard guidelines for a twisted-pair interface:

- Place the magnetics as close as possible to the LXT9785/LXT9785E.
- Keep transmit pair traces as short as possible; both traces should have the same length.
- Avoid vias and layer changes as much as possible.



- Keep the transmit and receive pairs apart to avoid cross-talk.
- Route the transmit pair adjacent to a ground plane. The optimum arrangement is to place the transmit traces two to three layers from the ground plane, with no intervening signals.
- Improve EMI performance by filtering the TPO center tap. A single ferrite bead rated at 400 mA may be used to supply center tap current to all ports.

# 5.2.4.1 Magnetic Requirements

The LXT9785/LXT9785E requires a 1:1 ratio for both the receive transformers and the transmit transformers. The transmit isolation voltage should be rated at 1.5 kV to protect the circuitry from static voltages across the connectors and cables. The LXT9785/LXT9785E is a current driven transceiver that requires an external voltage (center tap) to drive the transmit signal. In order to support the Auto-MDIX functionality of the LXT9785/LXT9785E, the magnetic must provide a center tap for both the transmit and receive magnetic winding, with both connected to VCCT. See the LXT9785/LXT9785E Design and Layout Guide (249509-001) for magnetic testing with the LXT9785/LXT9785E. Before committing to a specific component, designers should contact the manufacturer for current product specifications, and validate the magnetics for the specific application. Table 51 provides the magnetics requirements.

| Parameter                   | Min | Nom | Мах | Units | Test Condition |
|-----------------------------|-----|-----|-----|-------|----------------|
| Rx turns ratio              | -   | 1:1 | -   | -     |                |
| Tx turns ratio              | -   | 1:1 | -   | -     |                |
| Insertion loss              | 0.0 | 0.6 | 1.1 | dB    |                |
| Primary inductance          | 350 | -   | -   | μH    |                |
| Transformer isolation       | -   | 2   | -   | kV    |                |
| Differential to common mode | 40  | -   | -   | dB    | .1 to 60 MHz   |
| rejection                   | 35  | -   | -   | dB    | 60 to 100 MHz  |
| Return Loss                 | -16 | -   | -   | dB    | 30 MHz         |
|                             | -10 | _   | _   | dB    | 80 MHz         |

### Table 51 Magnetics Requirements

# 5.2.5 The Fiber Interface

The fiber interface consists of an LVPECL transmit and receive pair to an external fiber transceiver. Both 3.3 V fiber transceivers and 5 V fiber transceivers can be used with the LXT9785/LXT9785E. See the 100BASE-FX Fiber Optic Transceivers-Connecting a PECL/LVPECL Interface Application Note (document number 250781) for detailed information on fiber interface designs and recommendations for Cortina PHYs.

The following should occur in 3.3 V fiber transceiver applications as shown in Figure 36:

- The transmit pair should be AC-coupled with 2.5 V supplies and re-biased to 3.3 V LVPECL levels
- The transmit pair should contain a balance offset in the pull-up resistors to prevent PHY-to-fiber transceiver crosstalk amplification in power-down, loopback, and reset states (see fiber interface application note)



- The receive pair should be DC-coupled with an emitter current path for the fiber transceiver
- The signal detect pin should be DC-coupled with an emitter current path for the fiber transceiver

Refer to the fiber transceiver manufacturer's recommendations for termination circuitry. Figure 36 shows a typical example of an LXT9785/LXT9785E-to-3.3 V fiber transceiver interface.

The following occurs in 5 V fiber transceiver applications as shown in Figure 37:

- The transmit pair should be AC-coupled and re-biased to 5 V PECL input levels
- The transmit pair should contain a balance offset in the pull-up resistors to prevent PHY-to-fiber transceiver crosstalk amplification in power-down, loopback, and reset states (see fiber interface application note)
- The receive pair should be AC-coupled with an emitter current path for the fiber transceiver and re-biased to 1.2 V
- The signal detect pin on a 5 V fiber transceiver interface should use the logic translator circuitry as shown in Figure 38.

Refer to the fiber transceiver manufacturer's recommendations for termination circuitry. Figure 37 shows a typical example of an LXT9785/LXT9785E-to-5 V fiber transceiver interface, while Figure 38 shows the interface circuitry for the logic translator.

# 5.2.6 LED Circuit

Each Direct Drive LED has a corresponding open-drain pin. The LEDs are connected through a current-limiting resistor to a positive-voltage rail. The LEDs are turned on when the output pin drives Low. The open-drain LED pins are 5 V tolerant, allowing use of either a 3.3 V or 5 V rail (a 2.5 V rail is unlikely to work with standard forward voltage LEDs). A 5 V rail eases LED component selection by allowing more common, high-forward voltage LEDs to be used. Refer to Figure 33 for a circuit illustration.







# 5.3 Typical Application Circuits

Figure 34 through Figure 37 on page 168 show typical application circuits for the LXT9785/LXT9785E. Figure 38 on page 169 shows the interface circuitry for the logic translator.

Figure 34 Power and Ground Supply Connections





### Figure 35 Typical Twisted-Pair Interface





# Figure 36 Recommended LXT9785/LXT9785E-to-3.3 V Fiber Transceiver Interface Circuitry





# Figure 37 Recommended LXT9785/LXT9785E-to-5 V Fiber Transceiver Interface Circuitry





### Figure 38 ON Semiconductor Triple PECL-to-LVPECL Translator





# 6.0 Test Specifications

Table 52 through Table 82 and Figure 39 through Figure 62 represent the target specifications of the LXT9785/LXT9785E. These specifications are not guaranteed and are subject to change without notice. Minimum and maximum values listed in Table 54 through Table 82 apply over the recommended operating conditions specified in Table 53.

# Table 52Absolute Maximum Ratings

| Paran          | neter       | Sym                                                                                                                                                                                | Min      | Мах  | Units |  |  |  |
|----------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|-------|--|--|--|
| Supply voltage |             | V <sub>CCIO</sub> , V <sub>CC</sub> PECL                                                                                                                                           | -0.3     | 4.0  | V     |  |  |  |
| Supply vollage |             | V <sub>CCA</sub> , VCCD                                                                                                                                                            | -0.3 3.0 |      | V     |  |  |  |
| Storage temper | ature       | Тѕт                                                                                                                                                                                | -65      | +150 | °C    |  |  |  |
| Caution:       | operation u | g these values may cause permanent damage. Functional<br>under these conditions is not implied. Exposure to maximum<br>ditions for extended periods may affect device reliability. |          |      |       |  |  |  |

# Table 53Operating Conditions (Sheet 1 of 2)

| Para                        | ameter                        | Sym        | Min  | Typ1<br>(2.5 Vccio) | Typ1<br>(3.3 Vccio) | Мах  | Units |
|-----------------------------|-------------------------------|------------|------|---------------------|---------------------|------|-------|
| Commercial                  | Ambient                       | Тора       | 0    | -                   | -                   | 70   | °C    |
| Operating<br>Temperature    | Operating<br>Temperature Case |            | 0    |                     |                     | 108  | ٥C    |
| Extended                    | Ambient                       | Тора       | -40  |                     |                     | 85   | °C    |
| Operating<br>Temperature    | Case                          | Торс       | -40  |                     |                     | 123  | ٥C    |
|                             | Analog & Digital              | Vcca, Vccd | 2.38 | 2.5                 | 2.5                 | 2.63 | V     |
| Supply voltogo <sup>2</sup> | I/O                           | Vccio      | 2.38 | 2.5                 | 3.3                 | 3.46 | V     |
| Supply voltage <sup>2</sup> | I/O (SD_2P5V = 0)             | VCCPECL    | 3.14 | N/A                 | 3.3                 | 3.46 | V     |
|                             | I/O (SD_2P5V = 1)             | VCCFECL    | 2.38 | 2.5                 | N/A                 | 2.63 | V     |
|                             | 100BASE-TX                    | Icc        | -    | 780                 |                     | 810  | mA    |
|                             | TOUBASE-TX                    | Iccio      | -    | 60 130              |                     | 160  | mA    |
|                             | 100BASE-FX                    | Icc        | -    | 380                 |                     | 410  | mA    |
|                             | TOUBAGE-FX                    | Iccio      | -    | 90                  | 170                 | 200  | mA    |
| Operating                   | 10BASE-T                      | Icc        | -    | 71                  | 10                  | 765  | mA    |
| Current - RMII <sup>3</sup> | IUBASE-I                      | Iccio      | -    | 30                  | 70                  | 90   | mA    |
|                             | Power-Down                    | Icc        | -    | 2                   | 0                   | 20   | mA    |
|                             | Mode<br>Hardware              | Iccio      | -    | 2                   | 3                   | 4    | mA    |
|                             | Auto Negotiation              | Icc        | -    | 50                  | 00                  | 540  | mA    |
|                             | Auto-Negotiation              | Iccio      | -    | 2                   | 4                   | 4    | mA    |

1. Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing.

2. Voltages with respect to ground unless otherwise specified.

3. Values are aggregated for all eight ports.



#### Table 53 **Operating Conditions (Sheet 2 of 2)**

|                                                   |                       |                  |            |                     | -                   |             |       |
|---------------------------------------------------|-----------------------|------------------|------------|---------------------|---------------------|-------------|-------|
| Para                                              | ameter                | Sym              | Min        | Typ1<br>(2.5 Vccio) | Тур1<br>(3.3 Vccio) | Мах         | Units |
|                                                   | 100BASE-TX            | Icc              | -          | 80                  | 00                  | 830         | mA    |
|                                                   | TUUBASE-TA            | Iccio            | -          | 70                  | 130                 | 160         | mA    |
|                                                   | 100BASE-FX            | Icc              | -          | 38                  | 30                  | 410         | mA    |
| TUUBASE-FX                                        | TOOBAGE-FX            | Iccio            | -          | 90                  | 170                 | 200         | mA    |
| Operating<br>Current - SMII <sup>3</sup> 10BASE-T | Icc                   | -                | 74         | 40                  | 770                 | mA          |       |
|                                                   | Iccio                 | -                | 60         | 110                 | 130                 | mA          |       |
|                                                   | Power-Down            | Icc              | -          | 5                   | 0                   | 50          | mA    |
|                                                   | Mode<br>Hardware      | Iccio            | -          | 3                   | 5                   | 5           | mA    |
|                                                   | Icc                   | -                | 52         | 570                 | mA                  |             |       |
|                                                   | Auto-Negotiation      | Iccio            | -          | 20 30               |                     | 30          | mA    |
|                                                   | 100BASE-TX            | Icc              | -          | 800                 |                     | 835         | mA    |
|                                                   | TOOBAGE-TX            | Iccio            | -          | 90 170              |                     | 200         | mA    |
|                                                   | 100BASE-FX            | I <sub>cc</sub>  | -          | 380                 |                     | 410         | mA    |
|                                                   | TOOBAGE-FX            | Iccio            | -          | 90                  | 170                 | 200         | mA    |
| Operating                                         | 10BASE-T              | Icc              | -          | 74                  | 40                  | 780         | mA    |
| Current -<br>SS-SMII <sup>3</sup>                 | TUBASE-T              | Iccio            | -          | 90                  | 150                 | 180         | mA    |
|                                                   | Power-Down            | Icc              | -          | 3                   | 0                   | 40          | mA    |
|                                                   | Mode<br>Hardware      | Іссю             | -          | 3 5                 |                     | 5           | mA    |
|                                                   | Auto Nagotiation      | Icc              | -          | 53                  | 30                  | 570         | mA    |
|                                                   | Auto-Negotiation      | Iccio            | -          | 50 70               |                     | 80          | mA    |
| 1 Typical value                                   | s are at 25 °C and ar | e for design air | d only: no | ot quaranteed a     | nd not subject      | to producti | on    |

1. Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing.

Voltages with respect to ground unless otherwise specified.
 Values are aggregated for all eight ports.

#### Table 54 Digital I/O DC Electrical Characteristics (VCCIO = 2.5 V +/- 5%)

| Parameter                                                                                                                              | Sym     | Min  | Тур1 | Max  | Units | Test Conditions |  |
|----------------------------------------------------------------------------------------------------------------------------------------|---------|------|------|------|-------|-----------------|--|
| Input Low voltage                                                                                                                      | VIL     | -    | -    | 0.75 | V     | -               |  |
| Input High voltage                                                                                                                     | Vін     | 1.75 | -    | -    | V     | -               |  |
| Input current                                                                                                                          | lı      | -100 | -    | 100  | μΑ    | 0.0 < VI < VCC  |  |
| Output Low voltage                                                                                                                     | Vol     | -    | -    | 0.2  | V     | IOL = 4 mA      |  |
| Output Low voltage (LED <i>m_n_L</i> pins)                                                                                             | VOL-LED | -    | -    | 0.5  | V     | IOL = 10 mA     |  |
| Output High voltage                                                                                                                    | Voh     | 2.07 | -    | -    | V     | Іон = -4 mA     |  |
| <ol> <li>Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production<br/>testing.</li> </ol> |         |      |      |      |       |                 |  |



## Table 55 Digital I/O DC Electrical Characteristics (VCCIO = 3.3 V +/- 5%)

| Parameter                                   | Sym            | Min        | Тур1      | Max       | Units      | Test Conditions    |
|---------------------------------------------|----------------|------------|-----------|-----------|------------|--------------------|
| Input Low voltage                           | VIL            | -          | -         | 0.8       | V          | -                  |
| Input High voltage                          | Vih            | 2.0        | -         | -         | V          | -                  |
| Input current                               | lı             | -100       | -         | 100       | μA         | 0.0 < VI < VCC     |
| Output Low voltage                          | Vol            | -          | -         | 0.2       | V          | IOL = 4 mA         |
| Output Low voltage (LEDm_n_L pins)          | Vol-LED        | -          | -         | 0.5       | V          | IOL = 10 mA        |
| Output High voltage                         | Voн            | 2.4        | -         | -         | V          | Іон = -4 mA        |
| 1. Typical values are at 25 °C and testing. | are for design | n aid only | ; not gua | ranteed a | nd not sub | ject to production |

#### Table 56 Digital I/O DC Electrical Characteristics – SD Pins

| Parameter                                                                                             | Sym                                                                                                      | Min  | Typ <sup>1</sup> | Max  | Units | Test Conditions |  |  |  |
|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|------------------|------|-------|-----------------|--|--|--|
| 2.5 V Operation                                                                                       |                                                                                                          |      |                  |      |       |                 |  |  |  |
| Input Low voltage         VIL         0.69         0.8         1.03         V         VCCPECL = 2.5 V |                                                                                                          |      |                  |      |       |                 |  |  |  |
| Input High voltage                                                                                    | Viн                                                                                                      | 1.34 | 1.6              | 1.62 | V     | VCCPECL = 2.5 V |  |  |  |
|                                                                                                       | 3.3 V Operation                                                                                          |      |                  |      |       |                 |  |  |  |
| Input Low voltage                                                                                     | VIL                                                                                                      | 1.49 | 1.6              | 1.83 | V     | VCCPECL = 3.3 V |  |  |  |
| Input High voltage                                                                                    | Input High voltage         VIH         2.14         2.4         2.42         V         VCCPECL = 3.3 V   |      |                  |      |       |                 |  |  |  |
| testing.                                                                                              | 1. Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production |      |                  |      |       |                 |  |  |  |

3. For 3.3 V operation, SD\_2P5V = GNDPECL or Floating and VCCPECL=3.3 V.

### Table 57 Required Clock Characteristics

| Parameter                                              | Sym        | Min | Typ <sup>2</sup> | Мах  | Units | Test Conditions        |
|--------------------------------------------------------|------------|-----|------------------|------|-------|------------------------|
| SMII Input frequency                                   | f          | -   | 125              | -    | MHz   | -                      |
| RMII Input frequency                                   | f          | -   | 50               | -    | MHz   | -                      |
| Input clock frequency tolerance <sup>1</sup>           | $\Delta f$ | -   | -                | ± 50 | ppm   | -                      |
| Input clock duty cycle <sup>1</sup>                    | Tdc        | 35  | 50               | 65   | %     | RMII selection         |
| Input clock duty cycle - REFCLK,<br>TxCLK <sup>1</sup> | Tdc        | 40  | 50               | 60   | %     | SMII/SS-SMII selection |
| Output RxCLK duty cycle                                | Tdc        | 45  | 50               | 55   | %     | SS-SMII only           |

1. Parameter is guaranteed by design; not subject to production testing.

2. Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing.



#### Table 58 100BASE-TX Transceiver Characteristics

| Parameter                                                                                                | Sym                 | Min  | Typ <sup>1</sup> | Мах     | Units | Test Conditions                                          |  |  |  |
|----------------------------------------------------------------------------------------------------------|---------------------|------|------------------|---------|-------|----------------------------------------------------------|--|--|--|
| Peak differential output voltage                                                                         | Vp                  | 0.95 | -                | 1.05    | V     | Note 2                                                   |  |  |  |
| Signal amplitude symmetry                                                                                | Vss                 | 98   | -                | 102     | %     | Note 2                                                   |  |  |  |
| Signal rise/fall time                                                                                    | t <sub>rf</sub>     | 3    | -                | 5       | ns    | Note 2                                                   |  |  |  |
| Rise/fall time symmetry                                                                                  | t <sub>rfs</sub>    | -    | -                | 0.5     | ns    | Note 2                                                   |  |  |  |
| Duty cycle distortion                                                                                    | -                   | -    | -                | +/- 0.5 | ns    | Offset from 16 ns pulse<br>width at 50% of pulse<br>peak |  |  |  |
| Overshoot                                                                                                | Vo                  | -    | -                | 5       | %     | -                                                        |  |  |  |
| Jitter magnitude (measured differentially)                                                               | t <sub>tx-jit</sub> | -    | -                | 1.4     | ns    | -                                                        |  |  |  |
| 1. Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production |                     |      |                  |         |       |                                                          |  |  |  |

testing. 2. Measured at the line side of the transformer, line replaced by  $100\Omega$  (+/-1%) resistor.

# Table 59 100BASE-FX Transceiver Characteristics

| Parameter                                                                                                                                                                                                              | Sym                 | Min          | Typ <sup>1</sup> | Мах          | Units | Test Conditions |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------|------------------|--------------|-------|-----------------|--|--|--|--|--|
| Transmitter                                                                                                                                                                                                            |                     |              |                  |              |       |                 |  |  |  |  |  |
| Peak-to-peak differential<br>output voltage                                                                                                                                                                            | VDIFFP-P            | 0.6          | 1.44             | -            | V     | -               |  |  |  |  |  |
| Signal rise/fall time                                                                                                                                                                                                  | t <sub>rf</sub>     | -            | -                | 1.8          | ns    | Note 2          |  |  |  |  |  |
| Jitter magnitude (measured differentially)                                                                                                                                                                             | t <sub>tx-jit</sub> | _            | -                | 1.4          | ns    | -               |  |  |  |  |  |
| Receiver                                                                                                                                                                                                               |                     |              |                  |              |       |                 |  |  |  |  |  |
| Peak differential input voltage                                                                                                                                                                                        | Vip                 | 0.55         | -                | -            | V     | -               |  |  |  |  |  |
| Common mode input range                                                                                                                                                                                                | VCMIR               | -            | -                | Vcc - 0.5    | V     | -               |  |  |  |  |  |
| Input Low Voltage (SD pins)                                                                                                                                                                                            | VIL                 | Vcc<br>-1.84 |                  | Vcc<br>-1.63 | V     | -               |  |  |  |  |  |
| Input High Voltage (SD Pins)                                                                                                                                                                                           | Vih                 | Vcc<br>-1.04 |                  | Vcc<br>-0.88 | V     | -               |  |  |  |  |  |
| <ol> <li>Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing.</li> <li>20 - 80 percent into 100 Ω equivalent load of a typical fiber transceiver.</li> </ol> |                     |              |                  |              |       |                 |  |  |  |  |  |



#### Table 60 **10BASE-T Transceiver Characteristics**

| Sym                 | Min                                                        | Typ1                                                                                                                                                 | Мах                                                                                                                                                                                                                  | Units                                                                                                                                                                                                                                                                                                                         | Test Conditions                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|---------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Transmitter         |                                                            |                                                                                                                                                      |                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Vop                 | 2.2                                                        | 2.5                                                                                                                                                  | 2.8                                                                                                                                                                                                                  | V                                                                                                                                                                                                                                                                                                                             | Note 2                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| -                   | 8                                                          | -                                                                                                                                                    | 24                                                                                                                                                                                                                   | ms                                                                                                                                                                                                                                                                                                                            | -                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| t <sub>tx-jit</sub> | -                                                          | -                                                                                                                                                    | 11                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                            | -                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|                     | Rec                                                        | eiver                                                                                                                                                |                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| Zin                 | _                                                          | 100                                                                                                                                                  | -                                                                                                                                                                                                                    | W                                                                                                                                                                                                                                                                                                                             | Between TPFIP and<br>TPFIN                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| TLRmin              | 2                                                          | _                                                                                                                                                    | 7                                                                                                                                                                                                                    | ms                                                                                                                                                                                                                                                                                                                            | -                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| TLRmax              | 50                                                         | _                                                                                                                                                    | 150                                                                                                                                                                                                                  | ms                                                                                                                                                                                                                                                                                                                            | -                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| Vds                 | _                                                          | 475                                                                                                                                                  | _                                                                                                                                                                                                                    | mV Peak                                                                                                                                                                                                                                                                                                                       | 5 MHz square wave<br>input                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|                     | Vop<br>-<br>t <sub>tx-jit</sub><br>ZIN<br>TLRmin<br>TLRmax | VOP         2.2           -         8           t <sub>tx-jit</sub> -           ZIN         -           TLRmin         2           TLRmax         50 | VOP         2.2         2.5           -         8         -           t <sub>tx-jit</sub> -         -           ZIN         -         100           TLRmin         2         -           TLRmax         50         - | VOP         2.2         2.5         2.8           -         8         -         24           t <sub>tx-jit</sub> -         -         11           Receiver           ZIN         -         100         -           TLRmin         2         -         7         7           TLRmax         50         -         150         - | VOP         2.2         2.5         2.8         V           -         8         -         24         ms           t <sub>tx-jit</sub> -         -         11         ns           Receiver           ZIN         -         100         -         W           TLRmin         2         -         7         ms           TLRmax         50         -         150         ms |  |  |  |  |  |

are for design aid only; not guaranteed and not subject to production тур testing.

 Parameter is guaranteed by design; not subject to production testing.
 IEEE 802.3 specifies maximum jitter addition at 1.5 ns for the AUI cable, 0.5 ns from the encoder, and 3.5 ns from the MAU.

4. After line model specified by IEEE 802.3 for 10BASE-T MAU.

#### Figure 39 SMII - 100BASE-TX Receive Timing





#### Table 61 SMII - 100BASE-TX Receive Timing Parameters

| -                                           |           |                                                                                                          |      |     |                 |                                         |  |  |  |  |
|---------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------|------|-----|-----------------|-----------------------------------------|--|--|--|--|
| Parameter                                   | Sym       | Min                                                                                                      | Тур1 | Max | Units           | Test Conditions                         |  |  |  |  |
| RxData output delay from REFCLK rising edge | t1        | 1.5                                                                                                      | -    | 5   | ns              | Minimum CL = 5 pF<br>Maximum CL = 20 pF |  |  |  |  |
| RxData Rise/Fall Time                       | t2        | -                                                                                                        | 1.0  | -   | ns              | -                                       |  |  |  |  |
| Receive start of /J/ to CRS asserted        | t3        | -                                                                                                        | 21   | 29  | BT <sup>2</sup> | Synchronous sampling of SMII            |  |  |  |  |
| Receive start of /T/ to CRS de-<br>asserted | t4        | -                                                                                                        | 25   | 30  | BT <sup>2</sup> | Synchronous sampling of SMII            |  |  |  |  |
| SYNC setup to REFCLK rising edge            | t5        | 1.5                                                                                                      | -    | -   | ns              | -                                       |  |  |  |  |
| SYNC hold from REFCLK rising edge           | t6        | 1.0                                                                                                      | -    | -   | ns              | -                                       |  |  |  |  |
| 1. Typical values are at 25 °C and are      | for desig | 1. Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production |      |     |                 |                                         |  |  |  |  |

testing. "BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using

2. 100BASE-TX or 100BASE-FX).

Note: The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).

#### Figure 40 SMII - 100BASE-TX Transmit Timing



#### Table 62 SMII - 100BASE-TX Transmit Timing Parameters

| Parameter                                                                                                                                                                                                                                                           | Sym                      | Min       | Тур1      | Мах     | Units           | Test<br>Conditions |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------|-----------|---------|-----------------|--------------------|--|
| SYNC setup to REFCLK rising edge and TxData setup to REFCLK rising edge                                                                                                                                                                                             | t1                       | 1.5       | _         | _       | ns              | -                  |  |
| SYNC hold from REFCLK rising edge and<br>TxData hold from REFCLK rising edge     t2     1.0     -     -     ns     -                                                                                                                                                |                          |           |           |         |                 |                    |  |
| TxEN sampled to start of /J/                                                                                                                                                                                                                                        | t3                       | -         | 11        | 18      | BT <sup>2</sup> | -                  |  |
| <ol> <li>Typical values are at 25 °C and are for detesting.</li> <li>"BT" signifies bit times at the line rate (tha 100BASE-TX or 100BASE-FX).</li> <li>Note: The table latency values are derived default configuration of 00 (32 bits of the section).</li> </ol> | t is, BT =<br>with the h | 100 ns it | iusing 10 | BASE-T, | BT = 10 ns      | s if using         |  |



### Figure 41 SMII - 100BASE-FX Receive Timing



#### Table 63 SMII - 100BASE-FX Receive Timing Parameters

| i                                           |            |            |           |           |                 |                                         |
|---------------------------------------------|------------|------------|-----------|-----------|-----------------|-----------------------------------------|
| Parameter                                   | Sym        | Min        | Тур1      | Max       | Units           | Test Conditions                         |
| RxData output delay from REFCLK rising edge | t1         | 1.5        | _         | 5         | ns              | Minimum CL = 5 pF<br>Maximum CL = 20 pF |
| RxData Rise/Fall Time                       | t2         | -          | 1         | -         | ns              | -                                       |
| Receive start of /J/ to CRS asserted        | t3         | _          | 18        | 26        | BT <sup>2</sup> | Synchronous<br>sampling of SMII         |
| Receive start of /T/ to CRS de-<br>asserted | t4         | -          | 23        | 27        | BT <sup>2</sup> | Synchronous<br>sampling of SMII         |
| SYNC setup to REFCLK rising edge            | t5         | 1.5        | -         | -         | ns              | -                                       |
| SYNC hold from REFCLK rising edge           | t6         | 1.0        | -         | -         | ns              | -                                       |
| 1. Typical values are at 25 °C and are      | for design | n aid only | ; not qua | ranteed a | and not sub     | pject to production                     |

1. Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing.

"BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).

*Note:* The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).

# Figure 42 SMII - 100BASE-FX Transmit Timing





### Table 64 SMII - 100BASE-FX Transmit Timing Parameters

| Parameter                                                                                                | Sym | Min | Тур1 | Max | Units           | Test Conditions |  |
|----------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----------------|-----------------|--|
| SYNC setup to REFCLK rising edge and TxData setup to REFCLK rising edge                                  | t1  | 1.5 | -    | -   | ns              | _               |  |
| SYNC hold from REFCLK rising edge<br>and TxData hold from REFCLK rising<br>edge                          | t2  | 1.0 | -    | -   | ns              | -               |  |
| TxEN sampled to start of /J/                                                                             | t3  | -   | 10   | 17  | BT <sup>2</sup> |                 |  |
| 1. Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production |     |     |      |     |                 |                 |  |

testing.
"BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).

100BASE-TX or 100BASE-FX). **Note:** The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).

### Figure 43 SMII - 10BASE-T Receive Timing



### Table 65SMII - 10BASE-T Receive Timing Parameters (Sheet 1 of 2)

| Parameter                                                                                                                                                                                                                                       | Sym                                                    | Min                             | Тур1                           | Мах        | Units     | Test Conditions                           |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------------------------|--------------------------------|------------|-----------|-------------------------------------------|--|--|--|
| RxData output delay from<br>REFCLK rising edge                                                                                                                                                                                                  | t1                                                     | 1.5                             | -                              | 5          | ns        | Minimum CL = 5 pF<br>Maximum CL = 20 pF   |  |  |  |
| RxData Rise/Fall Time                                                                                                                                                                                                                           | t2                                                     | -                               | 1                              | -          | ns        | _                                         |  |  |  |
| Receive Start-of-Frame to CRS t3 – 17 21 BT <sup>3</sup> Synchronous sampling                                                                                                                                                                   |                                                        |                                 |                                |            |           | Synchronous sampling of SMII <sup>2</sup> |  |  |  |
| <ol> <li>Typical values are at 25 °C at<br/>testing.</li> <li>Assumes each SMII segment</li> <li>"BT" signifies bit times at the<br/>100BASE-TX or 100BASE-F?</li> <li>Note: The table latency values<br/>default configuration of 0</li> </ol> | : is samp<br>line rate<br>K).<br>are deri <sup>,</sup> | led for<br>(that is<br>ved with | CRS.<br>, BT = 1(<br>n the har | 00 ns if u | using 10B |                                           |  |  |  |



#### Table 65 SMII - 10BASE-T Receive Timing Parameters (Sheet 2 of 2)

| Parameter                                                                                                                              | Sym | Min | Тур1 | Мах | Units           | Test Conditions                           |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----------------|-------------------------------------------|--|--|
| Receive Start-of-Idle to CRS de-asserted                                                                                               | t4  | _   | 17   | 18  | BT <sup>3</sup> | Synchronous sampling of SMII <sup>2</sup> |  |  |
| SYNC setup to REFCLK rising edge                                                                                                       | t5  | 1.5 | -    | -   | ns              | -                                         |  |  |
| SYNC hold from REFCLK rising edge                                                                                                      | t6  | 1.0 | -    | -   | ns              | -                                         |  |  |
| <ol> <li>Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production<br/>testing.</li> </ol> |     |     |      |     |                 |                                           |  |  |

2. Assumes each SMII segment is sampled for CRS.

3. "BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).

**Note:** The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).

# Figure 44 SMII - 10BASE-T Transmit Timing



### Table 66 SMII-10BASE-T Transmit Timing Parameters

| Parameter                                                                                                                                                                                                                                                                                                                                                                                    | Sym | Min | Тур1 | Мах | Units           | Test<br>Conditions |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----------------|--------------------|--|--|
| SYNC setup to REFCLK rising edge and TxData setup to REFCLK rising edge                                                                                                                                                                                                                                                                                                                      | t1  | 1.5 | _    | _   | ns              | -                  |  |  |
| SYNC hold to REFCLK rising edge and<br>TxData hold from REFCLK rising edge     t2     1.0     -     -     ns     -                                                                                                                                                                                                                                                                           |     |     |      |     |                 |                    |  |  |
| TxEN sampled to start-of-frame                                                                                                                                                                                                                                                                                                                                                               | t3  | -   | 10   | 14  | BT <sup>2</sup> | -                  |  |  |
| <ol> <li>Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing.</li> <li>"BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).</li> <li>Note: The table latency values are derived with the hardware configuration pins FIFOSELI1:0] set at a</li> </ol> |     |     |      |     |                 |                    |  |  |

*lote:* The table latency values are derived with the hardware configuration pins default configuration of 00 (32 bits of initial fill).



### Figure 45 SS-SMII - 100BASE-TX Receive Timing



### Table 67 SS-SMII - 100BASE-TX Receive Timing Parameters

| Parameter                                                                                                                                                                                                                                                                     | Sym                          | Min | Тур1 | Max | Units           | Test Conditions                       |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----|------|-----|-----------------|---------------------------------------|--|--|--|
| REFCLK rising edge to RxCLK rising edge                                                                                                                                                                                                                                       | t1                           | -   | 1.5  | -   | ns              | -                                     |  |  |  |
| RxData/RxSYNC output delay<br>from RxCLK rising edge                                                                                                                                                                                                                          | t2                           | 1.5 | -    | 5   | ns              | Minimum CL = 5pF<br>Maximum CL = 40pF |  |  |  |
| RxData/RxSYNC Rise/Fall time                                                                                                                                                                                                                                                  | t3                           | -   | 1.0  | -   | ns              | -                                     |  |  |  |
| Receive start of /J/ to CRS asserted                                                                                                                                                                                                                                          | t4                           | _   | 21   | 27  | BT <sup>2</sup> | -2 _                                  |  |  |  |
| Receive start of /T/ to CRS de-asserted                                                                                                                                                                                                                                       | t5 – 25 30 BT <sup>2</sup> – |     |      |     |                 |                                       |  |  |  |
| <ol> <li>Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing.</li> <li>"BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).</li> </ol> |                              |     |      |     |                 |                                       |  |  |  |

**Note:** The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).



### Figure 46 SS-SMII - 100BASE-TX Transmit Timing



# Table 68 SS-SMIT - 100BASE-TX Transmit Timing

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                           | Sym | Min | Тур1 | Max | Units           | Test<br>Conditions |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----------------|--------------------|--|--|
| TxSYNC setup to TxCLK rising edge and TxData setup to TxCLK rising edge                                                                                                                                                                                                                                                                                                                                                                             | t1  | 1.5 | -    | _   | ns              | -                  |  |  |
| TxSYNC hold from TxCLK rising edge and TxData hold to TxCLK rising edge                                                                                                                                                                                                                                                                                                                                                                             | t2  | 1.0 | -    | -   | ns              | _                  |  |  |
| TxEN sampled to start of /J/                                                                                                                                                                                                                                                                                                                                                                                                                        | t3  | -   | 11   | 18  | BT <sup>2</sup> | -                  |  |  |
| <ol> <li>Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing.</li> <li>"BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).</li> <li>Note: The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).</li> </ol> |     |     |      |     |                 |                    |  |  |

### Figure 47 SS-SMII - 100BASE-FX Receive Timing




#### Table 69 SS-SMII - 100BASE-FX Receive Timing Parameters

| Parameter                                                                                                | Sym | Min | Тур1 | Max | Units           | Test Conditions                       |  |
|----------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----------------|---------------------------------------|--|
| REFCLK rising edge to RxCLK rising edge                                                                  | t1  | -   | 1.5  |     | ns              | -                                     |  |
| RxData/RxSYNC output delay from RxCLK rising edge                                                        | t2  | 1.5 | -    | 5   | ns              | Minimum CL = 5pF<br>Maximum CL = 40pF |  |
| RxData/RxSYNC Rise/Fall time                                                                             | t3  | -   | 1    | -   | ns              | -                                     |  |
| Receive start of /J/ to CRS asserted                                                                     | t4  | -   | 18   | 23  | BT <sup>2</sup> | -                                     |  |
| Receive start of /T/ to CRS de-asserted                                                                  | t5  | -   | 21   | 26  | BT <sup>2</sup> | -                                     |  |
| 1. Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production |     |     |      |     |                 |                                       |  |

testing.
"BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).

*Note:* The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).

#### Figure 48 SS-SMII - 100BASE-FX Transmit Timing



#### Table 70 SS-SMII - 100BASE-FX Transmit Timing Parameters

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                           | Sym                                                                                         | Min | Тур1 | Max | Units | Test Conditions |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----|------|-----|-------|-----------------|--|--|
| TxSYNC setup to TxCLK rising edge and TxData setup to TxCLK rising edge                                                                                                                                                                                                                                                                                                                                                                             | t1                                                                                          | 1.5 | _    | -   | ns    | _               |  |  |
| TxSYNC hold from TxCLK rising edge and TxData hold to TxCLK rising edge                                                                                                                                                                                                                                                                                                                                                                             | t2                                                                                          | 1.0 | -    | -   | ns    | _               |  |  |
| TxData to TPFO Latency                                                                                                                                                                                                                                                                                                                                                                                                                              | TxData to TPFO Latency         t3         -         11         13         BT <sup>2</sup> - |     |      |     |       |                 |  |  |
| <ol> <li>Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing.</li> <li>"BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).</li> <li>Note: The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).</li> </ol> |                                                                                             |     |      |     |       |                 |  |  |



#### Figure 49 SS-SMII - 10BASE-T Receive Timing



#### Table 71 SS-SMII - 10BASE-T Receive Timing Parameters

| Parameter                                                                                                         | Sym | Min | Тур1 | Max | Units           | Test Conditions                           |  |  |
|-------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----------------|-------------------------------------------|--|--|
| REFCLK rising edge to RxCLK rising edge                                                                           | t1  | -   | 1.5  | -   | ns              | -                                         |  |  |
| RxData/RxSYNC output delay from<br>RxCLK rising edge                                                              | t2  | 1.5 | -    | 5   | ns              | Minimum $CL = 5pF$<br>Maximum $CL = 40pF$ |  |  |
| RxData/RxSYNC Rise/Fall time                                                                                      | t3  | -   | 1    | -   | ns              | -                                         |  |  |
| Receive Start-of-Frame to CRS asserted                                                                            | t4  | -   | 10   | 11  | BT <sup>3</sup> | Synchronous sampling of SMII <sup>2</sup> |  |  |
| Receive Start-of-Idle to CRS de-asserted                                                                          | t5  | -   | 18   | 21  | BT <sup>3</sup> | Synchronous sampling of SMII <sup>2</sup> |  |  |
| 1. Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. |     |     |      |     |                 |                                           |  |  |

 Assumes each SMII segment is sampled for CRS.
 "BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).

The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a Note: default configuration of 00 (32 bits of initial fill).



#### Figure 50 SS-SMII - 10BASE-T Transmit Timing



## Table 72 SS-SMII - 10BASE-T Transmit Timing Parameters

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                           | Sym | Min | Тур1 | Max | Units           | Test<br>Conditions |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----------------|--------------------|--|--|
| TxSYNC setup to TxCLK rising edge and<br>TxData setup to TxCLK rising edge                                                                                                                                                                                                                                                                                                                                                                          | t1  | 1.5 | -    | -   | ns              | -                  |  |  |
| TxSYNC hold to TxCLK rising edge and TxData     t2     1.0     -     ns     -                                                                                                                                                                                                                                                                                                                                                                       |     |     |      |     |                 |                    |  |  |
| TxData to TPFO Latency                                                                                                                                                                                                                                                                                                                                                                                                                              | t3  | -   | 10   | 14  | BT <sup>2</sup> | -                  |  |  |
| <ol> <li>Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing.</li> <li>"BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).</li> <li>Note: The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).</li> </ol> |     |     |      |     |                 |                    |  |  |

## Figure 51 RMII - 100BASE-TX Receive Timing





#### Table 73 RMII - 100BASE-TX Receive Timing Parameters

| Parameter                                                                                                | Sym | Min | Тур1 | Max | Units           | Test<br>Conditions |  |  |
|----------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----------------|--------------------|--|--|
| RxData<1:0>, CRS_DV, RXER setup to REFCLK rising edge <sup>3</sup>                                       | t1  | 4   | -    | 14  | ns              | -                  |  |  |
| RxData<1:0>, CRS_DV, RXER hold from REFCLK rising edge <sup>3</sup>                                      | t2  | 2   | -    | 14  | ns              | -                  |  |  |
| Receive start of /J/ to CRS_DV asserted                                                                  | t3  | -   | 16   | 21  | BT <sup>2</sup> | -                  |  |  |
| Receive start of /T/ to CRS_DV de-asserted                                                               | t4  | -   | 20   | 27  | BT <sup>2</sup> | -                  |  |  |
| 1. Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production |     |     |      |     |                 |                    |  |  |

testing. 2. "BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using

100BASE-TX or 100BASE-FX).

3. Values and conditions from RMII Specification, Rev. 1.2.

**Note:** The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).

#### Figure 52 RMII - 100BASE-TX Transmit Timing



#### Table 74 RMII - 100BASE-TX Transmit Timing Parameters

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                           | Sym | Min | Тур1 | Max | Units           | Test<br>Conditions |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----------------|--------------------|--|
| TxData<1:0>/TxEN setup to REFCLK rising edge                                                                                                                                                                                                                                                                                                                                                                                                        | t1  | 4   | -    | -   | ns              | -                  |  |
| TxData<1:0>/TxEN hold from REFCLK rising edge                                                                                                                                                                                                                                                                                                                                                                                                       | t2  | 2   | -    | -   | ns              | -                  |  |
| TxEN sampled to TPFO out (Tx latency)                                                                                                                                                                                                                                                                                                                                                                                                               | t3  | -   | 12   | 17  | BT <sup>2</sup> | -                  |  |
| <ol> <li>Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing.</li> <li>"BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).</li> <li>Note: The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).</li> </ol> |     |     |      |     |                 |                    |  |



#### Figure 53 RMII - 100BASE-FX Receive Timing



#### Table 75 RMII - 100BASE-FX Receive Timing Parameters

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Sym | Min | Тур1 | Max | Units           | Test<br>Conditions |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----------------|--------------------|--|--|
| RxData<1:0>, CRS_DV, RXER setup to<br>REFCLK rising edge <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                 | t1  | 4   | -    | 14  | ns              | _                  |  |  |
| RxData<1:0>, CRS_DV, RXER hold from     t2     2     -     14     ns     -                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |     |      |     |                 |                    |  |  |
| Receive start of /J/ to CRS_DV asserted         t3         -         14         18         BT <sup>2</sup> -                                                                                                                                                                                                                                                                                                                                                                                                          |     |     |      |     |                 |                    |  |  |
| Receive start of /T/ to CRS_DV de-asserted                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | t4  | -   | 18   | 25  | BT <sup>2</sup> | _                  |  |  |
| <ol> <li>Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing.</li> <li>"BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).</li> <li>Values and conditions from RMII Specification, Rev. 1.2.</li> <li>Note: The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).</li> </ol> |     |     |      |     |                 |                    |  |  |

# Figure 54 RMII - 100BASE-FX Transmit Timing





#### Table 76 RMII - 100BASE-FX Transmit Timing Parameters

| Parameter                                                                                                                              | Sym | Min | Тур1 | Мах | Units           | Test<br>Conditions |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----------------|--------------------|--|--|
| TxData<1:0>/TxEN setup to REFCLK rising edge                                                                                           | t1  | 4   | -    | -   | ns              | -                  |  |  |
| TxData<1:0>/TX-EN hold from REFCLK rising edge                                                                                         | t2  | 2   | -    | -   | ns              | -                  |  |  |
| TxEN sampled to TPFO out (Tx latency)                                                                                                  | t3  | -   | 10   | 12  | BT <sup>2</sup> | -                  |  |  |
| <ol> <li>Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production<br/>testing.</li> </ol> |     |     |      |     |                 |                    |  |  |

 "BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).

**Note:** The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).

#### Figure 55 RMII - 10BASE-T Receive Timing



## Table 77 RMII - 10BASE-T Receive Timing Parameters

| Parameter                                                                                                         | Sym | Min | Тур1 | Max | Units           | Test<br>Conditions |  |  |
|-------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----------------|--------------------|--|--|
| RxData<1:0>, CRS_DV setup to REFCLK rising edge <sup>3</sup>                                                      | t1  | 4   | -    | 14  | ns              | _                  |  |  |
| RxData<1:0>, CRS_DV hold from REFCLK rising edge <sup>3</sup>                                                     | t2  | 2   | -    | 14  | ns              | _                  |  |  |
| TPFI in to CRS_DV asserted                                                                                        | t3  | 1.5 | 3    | 4   | BT <sup>2</sup> | _                  |  |  |
| TPFI quiet to CRS_DV de-asserted                                                                                  | t4  | 12  | 15   | 16  | BT <sup>2</sup> | -                  |  |  |
| 1. Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. |     |     |      |     |                 |                    |  |  |

 "BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).

3. Values and conditions from RMII Specification, Rev. 1.2.

**Note:** The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).



#### Figure 56 RMII - 10BASE-T Transmit Timing



#### Table 78 RMII - 10BASE-T Transmit Timing Parameters

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Sym | Min | Тур1 | Мах | Units           | Test<br>Conditions |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-----------------|--------------------|--|
| TxData<1:0>/TxEN setup to REFCLK rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | t1  | 4   | _    | _   | ns              | -                  |  |
| TxData<1:0>/TxEN hold from REFCLK rising edge     t2     2     -     ns     -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |     |      |     |                 |                    |  |
| TxEN sampled to TPFO out (Tx latency)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | t3  | -   | 8.5  | 14  | BT <sup>2</sup> | -                  |  |
| <ol> <li>Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing.</li> <li>"BT" signifies bit times at the line rate (that is, BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE-TX or 100BASE-FX).</li> </ol> Note: The table latency values are derived with the hardware configuration pipe EIEOSEI [1:0] set at a set of the s |     |     |      |     |                 |                    |  |

*Note:* The table latency values are derived with the hardware configuration pins FIFOSEL[1:0] set at a default configuration of 00 (32 bits of initial fill).

## Figure 57 Auto-Negotiation and Fast Link Pulse Timing





## Figure 58 Fast Link Pulse Timing



#### Table 79 Auto-Negotiation and Fast Link Pulse Timing Parameters

| Parameter                                                                                                                              | Sym | Min  | Тур1 | Мах  | Units | Test Conditions |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|-------|-----------------|--|--|
| Clock/Data pulse width                                                                                                                 | t1  | -    | 100  | -    | ns    | -               |  |  |
| Clock pulse to Data pulse                                                                                                              | t2  | 55.5 | -    | 69.5 | μs    | -               |  |  |
| Clock pulse to Clock pulse                                                                                                             | t3  | 111  | -    | 139  | μs    | -               |  |  |
| FLP burst width                                                                                                                        | t4  | -    | 2    | -    | ms    | -               |  |  |
| FLP burst to FLP burst                                                                                                                 | t5  | 8    | -    | 24   | ms    | -               |  |  |
| Clock/Data pulses per burst                                                                                                            | -   | 17   | -    | 33   | ea    | -               |  |  |
| <ol> <li>Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production<br/>testing.</li> </ol> |     |      |      |      |       |                 |  |  |

#### Figure 59 MDIO Write Timing (MDIO Sourced by MAC)





## Figure 60 MDIO Read Timing (MDIO Sourced by PHY)



## Table 80 MDIO Timing Parameters

| Parameter                                                                                                                              | Sym | Min | Тур1 | Max | Units | Test Conditions |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|-------|-----------------|--|--|
| MDIO setup before MDC, sourced by STA                                                                                                  | t1  | 10  | -    | -   | ns    | -               |  |  |
| MDIO hold after MDC, sourced by STA                                                                                                    | t2  | 10  | -    | -   | ns    | -               |  |  |
| MDC to MDIO output delay, sourced by PHY                                                                                               | t3  | 0   | -    | 40  | ns    | -               |  |  |
| <ol> <li>Typical values are at 25° C and are for design aid only; not guaranteed and not subject to production<br/>testing.</li> </ol> |     |     |      |     |       |                 |  |  |

## Figure 61 Power-Up Timing





#### Table 81 Power-Up Timing Parameters

| Parameter                                                                                                                              | Sym               | Min | Тур1 | Max | Units | Test Conditions |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----|------|-----|-------|-----------------|--|--|
| Voltage Threshold                                                                                                                      | v1                | 2.1 | -    | -   | V     | -               |  |  |
| Power-up recovery time                                                                                                                 | t <sub>PDR</sub>  | 100 | -    | _   | ms    | _               |  |  |
| Software power-down <sup>2</sup>                                                                                                       | t <sub>SPDR</sub> | 20  | -    | -   | ms    | -               |  |  |
| <ol> <li>Typical values are at 25° C and are for design aid only; not guaranteed and not subject to production<br/>testing.</li> </ol> |                   |     |      |     |       |                 |  |  |

2. The minimum time required between bringing up consecutive ports powered down by Register bit 0.11, or a software or hardware reset.

# Figure 62 RESET\_L Recovery Timing



#### Table 82 RESET\_L Recovery Timing Parameters

| Parameter                                                                                                                              | Sym    | Min | Тур1 | Мах | Units | Test Conditions |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------|--------|-----|------|-----|-------|-----------------|--|--|
| Reset pulse width                                                                                                                      | tPW    | 10  | -    | -   | ns    | -               |  |  |
| Reset recovery delay                                                                                                                   | tRcdly | 0.4 | -    | -   | ms    | -               |  |  |
| <ol> <li>Typical values are at 25° C and are for design aid only; not guaranteed and not subject to production<br/>testing.</li> </ol> |        |     |      |     |       |                 |  |  |



# 7.0 **Register Definitions**

The LXT9785/LXT9785E register set includes multiple 16-bit registers and 18 registers per port. Table 83 presents a complete register listing. Table 84, *Control Register* (Address 0), on page 192 through Table 101, *Cable Diagnostics Register (Address 29, Hex 1D)*, on page 209 define individual registers and Table 102, *Register Bit Map, on page 210* provides a consolidated memory map of all registers.

Base registers (0 through 8) are defined in accordance with the "Reconciliation Sublayer and Media Independent Interface" and "Physical Layer Link Signaling for 10/100 Mbps Auto-Negotiation" sections of the IEEE 802.3 standard.

Additional registers (16 through 21, 25, 27, and 29) are defined in accordance with the IEEE 802.3 standard for adding unique device functions.

The BGA15 package on some registers has different default values. Some LXT9785/ LXT9785E features are not available on the BGA15 package. These differences are called out in the register description and in the table notes in individual register tables.

#### Table 83 Register Set

| Address | Register Name                                                        | Bit Assignments                |
|---------|----------------------------------------------------------------------|--------------------------------|
| 0       | Control Register (Address 0)                                         | Refer to Table 84 on page 192  |
| 1       | Status Register (Address 1)                                          | Refer to Table 85 on page 193  |
| 2       | PHY Identification Register 1 (Address 2)                            | Refer to Table 86 on page 194  |
| 3       | PHY Identification Register 2 (Address 3)                            | Refer to Table 87 on page 194  |
| 4       | Auto-Negotiation Advertisement Register (Address 4)                  | Refer to Table 88 on page 195  |
| 5       | Auto-Negotiation Link Partner Base Page Ability Register (Address 5) | Refer to Table 89 on page 196  |
| 6       | Auto-Negotiation Expansion Register (Address 6)                      | Refer to Table 90 on page 197  |
| 7       | Auto-Negotiation Next Page Transmit Register (Address 7)             | Refer to Table 91 on page 198  |
| 8       | Auto-Negotiation Link Partner Next Page Receive Register (Address 8) | Refer to Table 92 on page 198  |
| 9       | 1000BASE-T/100BASE-T2 Control                                        | Not Implemented                |
| 10      | 1000BASE-T/100BASE-T2 Status                                         | Not Implemented                |
| 15      | Extended Status                                                      | Not Implemented                |
| 16      | Port Configuration Register (Address 16, Hex 10)                     | Refer to Table 93 on page 199  |
| 17      | Quick Status Register (Address 17, Hex 11)                           | Refer to Table 94 on page 200  |
| 18      | Interrupt Enable Register (Address 18, Hex 12)                       | Refer to Table 95 on page 201  |
| 19      | Interrupt Status Register (Address 19, Hex 13)                       | Refer to Table 96 on page 203  |
| 20      | LED Configuration Register (Address 20, Hex 14)                      | Refer to Table 97 on page 204  |
| 21      | Receive Error Count Register (Address 21, Hex 15)                    | Refer to Table 98 on page 205  |
| 22-24   | Reserved                                                             | N/A                            |
| 25      | RMII Out-of-Band Signaling Register (Address 25, Hex 19)             | Refer to Table 99 on page 206  |
| 26      | Reserved                                                             | N/A                            |
| 27      | Trim Enable Register (Address 27, Hex 1B)                            | Refer to Table 100 on page 207 |



#### Table 83 Register Set

| Address | Register Name                                   | Bit Assignments                |
|---------|-------------------------------------------------|--------------------------------|
| 28      | Reserved                                        | N/A                            |
| 29      | Cable Diagnostics Register (Address 29, Hex 1D) | Refer to Table 101 on page 209 |
| 30 - 31 | Reserved                                        | N/A                            |

#### Table 84 Control Register (Address 0)

| Description<br>0 = Normal operation                                                                                                                                       | Type <sup>1</sup><br>R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1 = PHY reset                                                                                                                                                             | SC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0 <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <ul> <li>0 = Disable loopback mode</li> <li>1 = Enable loopback mode</li> <li>Not recommended to enable auto-negotiation while in internal loopback operation.</li> </ul> | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0.6 0.13<br>1 1 = Reserved<br>1 0 = 1000 Mbps (not allowed)<br>0 1 = 100 Mbps<br>0 0 = 10 Mbps                                                                            | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | LSHR <sup>3,4</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0 = Disable auto-negotiation process<br>1 = Enable auto-negotiation process                                                                                               | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | LSHR <sup>3,4</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0 = Normal operation<br>1 = Power-down                                                                                                                                    | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | LSHR <sup>3,5</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0 = Normal operation<br>1 = Electrically isolate PHY from RMII/SMII/SS-<br>SMII interfaces                                                                                | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0 = Normal operation<br>1 = Restart auto-negotiation process                                                                                                              | R/W<br>SC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0 = Half-duplex<br>1 = Full-duplex                                                                                                                                        | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | LSHR <sup>3,4</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                           | 1 = Enable loopback mode         Not recommended to enable auto-negotiation while in internal loopback operation.         0.6       0.13         1       1 = Reserved         1       0 = 1000 Mbps (not allowed)         0       1 = 100 Mbps         0       0 = 10 Mbps         0       0 = Notrmal operation process         1 = Power-down       1 = Power-down         0 = Normal operation       1 = Electrically isolate PHY from RMII/SMII/SS-SMII interfaces         0 = Normal operation       1 = Restart auto-negotiation process         0 = Half-duplex       0 = Half-duplex | 1 = Enable loopback mode       R/W         Not recommended to enable auto-negotiation while in internal loopback operation.       R/W         0.6       0.13       1       1 = Reserved         1       0 = 1000 Mbps (not allowed)       R/W       R/W         0       1 = 100 Mbps       0 = 10 Mbps       R/W         0       0 = 10 Mbps       R/W       R/W         0 = Disable auto-negotiation process       R/W       R/W         0 = Normal operation       R/W       SC         0 = Normal operation       R/W       SC         0 = Half-duplex       R/W       SC |

1. R/W = Read/Write, SC = Self Clearing when operation complete.

2. During a hardware reset, all LHR information is latched in from the pins. During a software reset (0.15), the LSHR information is not re-read from the pins. This information reverts back to the information that was read in during the hardware reset. During a hardware rest, register information is unavailable from 1 ms after de-assertion of the reset. During a software reset (0.15) the registers are available for reading. The reset bit should be polled to see when the part has completed reset.

3. LSHR = Default value is derived from a single device input pin state or a group of device input pin states as the pin(s) are latched at startup or hardware reset.

4. Default value of Register bits 0.12, 0.13, and 0.8 are determined by the CFG pins as described in Table 42, *Global Hardware Configuration Settings*, on page 126.

5. Default value of Register bit 0.11 is determined by the LINKHOLD configuration pin.

 Link Status is reported in 10 Mbps mode as down and in 100 Mbps mode as up in loopback mode. Register bits 17.12 (Receive Status) and 17.13 (Transmit Status) are not updated in 10 Mbps loopback mode.



# Table 84 Control Register (Address 0)

| Bit                                        | Name                                                             | Description                                                                                              | Type <sup>1</sup> | Default |  |  |  |
|--------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------|---------|--|--|--|
| 7                                          | Collision Test                                                   | This bit is ignored by the LXT9785/LXT9785E<br>0 = Disable COL signal test<br>1 = Enable COL signal test |                   | 0       |  |  |  |
| 6                                          | Speed Selection<br>1000 Mbps                                     | 0.6 0.13<br>1 1 = Reserved<br>1 0 = 1000 Mbps (not allowed)<br>0 1 = 100 Mbps<br>0 0 = 10 Mbps           | R/W               | 0       |  |  |  |
| 5:0                                        | Reserved                                                         | Write as 0, ignore on Read                                                                               | R/W               | 000000  |  |  |  |
| 2. Du<br>LS<br>rea<br>afte<br>res<br>3. LS | 1. R/W = Read/Write, SC = Self Clearing when operation complete. |                                                                                                          |                   |         |  |  |  |

4. Default value of Register bits 0.12, 0.13, and 0.8 are determined by the CFG pins as described in Table 42, Global Hardware Configuration Settings, on page 126.

- 5. Default value of Register bit 0.11 is determined by the LINKHOLD configuration pin.
- Link Status is reported in 10 Mbps mode as down and in 100 Mbps mode as up in loopback mode. Register bits 17.12 (Receive Status) and 17.13 (Transmit Status) are not updated in 10 Mbps loopback mode.

#### Table 85Status Register (Address 1)

| Bit | Name                      | Description                                                                                                                                            | Type <sup>1,</sup> | Default |
|-----|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|
| 15  | 100BASE-T4                | 0 = PHY not able to perform 100BASE-T4<br>1 = PHY able to perform 100BASE-T4                                                                           | R                  | 0       |
| 14  | 100BASE-X<br>Full-Duplex  | 0 = PHY not able to perform full-duplex 100BASE-X<br>1 = PHY able to perform full-duplex 100BASE-X                                                     | R                  | 1       |
| 13  | 100BASE-X<br>Half-Duplex  | 0 = PHY not able to perform half-duplex 100BASE-X<br>1 = PHY able to perform half-duplex 100BASE-X                                                     | R                  | 1       |
| 12  | 10 Mbps Full-Duplex       | <ul> <li>0 = PHY not able to operate at 10 Mbps in full-duplex<br/>mode</li> <li>1 = PHY able to operate at 10 Mbps in full-duplex<br/>mode</li> </ul> | R                  | 1       |
| 11  | 10 Mbps Half-Duplex       | 0 = PHY not able to operate at 10 Mbps in half-duplex<br>1 = PHY able to operate at 10 Mbps in half-duplex<br>mode                                     | R                  | 1       |
| 10  | 100BASE-T2<br>Full-Duplex | 0 = PHY not able to perform full-duplex 100BASE-T2<br>1 = PHY able to perform full-duplex 100BASE-T2                                                   | R                  | 0       |
| 9   | 100BASE-T2<br>Half-Duplex | 0 = PHY not able to perform half-duplex 100BASE-T2<br>1 = PHY able to perform half-duplex 100BASE-T2                                                   | R                  | 0       |
| 8   | Extended Status           | 0 = No extended status information in Register 15<br>1 = Extended status information in Register 15                                                    | R                  | 0       |
| 7   | Reserved                  | Write as 0, ignore on Read                                                                                                                             | R                  | 0       |



## Table 85Status Register (Address 1)

| Bit | Name                                     | Description                                                                                                                                                        | Type <sup>1,</sup> | Default |
|-----|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|
| 6   | MF Preamble<br>Suppression               | <ul> <li>0 = PHY will not accept management frames with<br/>preamble suppressed</li> <li>1 = PHY accepts management frames with preamble<br/>suppressed</li> </ul> | R                  | 0       |
| 5   | Auto-Negotiation complete                | 0 = Auto-negotiation not complete<br>1 = Auto-negotiation complete                                                                                                 | R                  | 0       |
| 4   | Remote Fault                             | 0 = No remote fault condition detected<br>1 = Remote fault condition detected                                                                                      | R/LL               | 0       |
| 3   | Auto-Negotiation<br>Ability              | <ul> <li>0 = PHY is not able to perform auto-negotiation</li> <li>1 = PHY is able to perform auto-negotiation</li> </ul>                                           | R                  | 1       |
| 2   | Link Status                              | 0 = Link is down<br>1 = Link is up                                                                                                                                 | R/LL               | 0       |
| 1   | Jabber Detect                            | 0 = Jabber condition not detected<br>1 = Jabber condition detected                                                                                                 | R/LH               | 0       |
| 0   | Extended Capability                      | 0 = Basic register capabilities<br>1 = Extended register capabilities                                                                                              | R                  | 1       |
|     | = Read Only<br>is that Latch High (LH) o | r Latch Low (LL) automatically clear when read.                                                                                                                    |                    |         |

#### Table 86PHY Identification Register 1 (Address 2)

| Bit    | Name             | Description                                                 | Type <sup>1</sup> | Default  |  |  |  |
|--------|------------------|-------------------------------------------------------------|-------------------|----------|--|--|--|
| 15:0   | PHY ID Number    | The PHY identifier composed of bits 3 through 18 of the OUI | R                 | 0013 hex |  |  |  |
| 1. R = | 1. R = Read Only |                                                             |                   |          |  |  |  |

# Table 87PHY Identification Register 2 (Address 3)

| Bit                                                                                                                                                                  | Name                                 | Description                                                  | Type <sup>1</sup> | Default          |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------|-------------------|------------------|--|--|
| 15:10                                                                                                                                                                | PHY ID Number                        | The PHY identifier composed of bits 19 through 24 of the OUI | R                 | 011110           |  |  |
| 9:4                                                                                                                                                                  | Manufacturer's<br>Model Number       | 6 bits containing manufacturer's part number                 | R                 | 001111           |  |  |
| 3:1                                                                                                                                                                  | Manufacturer's<br>Revision<br>Number | 3 bits containing manufacturer's revision number             | R                 | XXX <sup>2</sup> |  |  |
| 0                                                                                                                                                                    | Model Variant                        | 0 = LXT9785<br>1 = LXT9785/LXT9785E                          | R                 | X <sup>2</sup>   |  |  |
| <ol> <li>R = Read Only</li> <li>Refer to the Identification Information section in the Cortina Systems<sup>®</sup> LXT9785/LXT9785E Specification Update.</li> </ol> |                                      |                                                              |                   |                  |  |  |



#### Figure 63 **PHY Identifier Bit Mapping**



#### Table 88 Auto-Negotiation Advertisement Register (Address 4)

|                 | -                                  |                                                                                                                                                                                                                                                                                     |                   |                     |  |  |
|-----------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------|--|--|
| Bit             | Name                               | Description                                                                                                                                                                                                                                                                         | Type <sup>1</sup> | Default             |  |  |
| 15              | Next Page                          | <ul> <li>0 = Port has no ability to send manual next pages</li> <li>1 = Port has ability to send manual next pages</li> <li>Note: This bit should only be set to manually control the autonegotiation process. It is not needed and should be cleared for DTE Discovery.</li> </ul> | R/W               | 0                   |  |  |
| 14              | Reserved                           | Write as 0, ignore on Read                                                                                                                                                                                                                                                          | R                 | 0                   |  |  |
| 13 <sup>6</sup> | Remote Fault                       | 0 = No remote fault<br>1 = Remote fault                                                                                                                                                                                                                                             | R/W               | 0                   |  |  |
| 12              | Reserved                           | Write as 0, ignore on Read                                                                                                                                                                                                                                                          | R/W               | 0                   |  |  |
| 11              | Asymmetric<br>Pause                | Pause operation defined in Clause 40 and 27<br>0 = Port is not Pause capable<br>1 = Port can only send Pause                                                                                                                                                                        | R/W               | 0                   |  |  |
| 10              | Pause <sup>5</sup>                 | 0 = Pause operation disabled<br>1 = Port can send and receive Pause<br><b>Note:</b> Default for the BGA15 package is 0.                                                                                                                                                             | R/W               | LSHR <sup>2,3</sup> |  |  |
| 2. LS⊦          | 1. R/W = Read/Write, R = Read Only |                                                                                                                                                                                                                                                                                     |                   |                     |  |  |

3. The default setting of Register bit 4.10 is determined by the PAUSE pin. The BGA15 package does not have a Pause hardware configuration pin and has a default of 0.

4. Default settings for bits 4.5:8 are determined by CFG pins as described in Table 42, Global Hardware Configuration Settings, on page 126.

5. Pause operation is only valid for full-duplex modes.

If Register bit 4.13 is set to advertise a fault, Register bit 1.4 will be set. Register bit 4.13 is set or cleared 6. only through the MDC/MDIO interface and is not cleared upon completion of auto-negotiation.

Note: Restart the auto-negotiation process whenever Register 4 is written/modified.



## Table 88 Auto-Negotiation Advertisement Register (Address 4)

| Bit                                                                                                        | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Description                                                                                                                                                                                                                                                                                                                                         | Type <sup>1</sup> | Default             |  |  |  |
|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------|--|--|--|
| 9                                                                                                          | 100BASE-T4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0 = 100BASE-T4 capability is not available<br>1 = 100BASE-T4 capability is available<br>(The LXT9785/LXT9785E does not support 100BASE-T4 but<br>allows this bit to be set to advertise in the auto-negotiation<br>sequence for 100BASE-T4 operation. An external<br>100BASE-T4 transceiver could be switched in if this<br>capability is desired.) | R/W               | 0                   |  |  |  |
| 8                                                                                                          | 100BASE-TX<br>Full-Duplex                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0 = Port is not 100BASE-TX full-duplex capable.<br>1 = Port is 100BASE-TX full-duplex capable                                                                                                                                                                                                                                                       | R/W               | LSHR <sup>2,4</sup> |  |  |  |
| 7                                                                                                          | 100BASE-TX<br>Half-Duplex                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0 = Port is not 100BASE-TX half-duplex capable<br>1 = Port is 100BASE-TX half-duplex capable                                                                                                                                                                                                                                                        | R/W               | LSHR <sup>2,4</sup> |  |  |  |
| 6                                                                                                          | 10BASE-T<br>Full-Duplex                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0 = Port is not 10BASE-T full-duplex capable<br>1 = Port is 10BASE-T full-duplex capable                                                                                                                                                                                                                                                            | R/W               | LSHR <sup>2,4</sup> |  |  |  |
| 5                                                                                                          | 10BASE-T<br>Half-Duplex                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0 = Port is not 10BASE-T half-duplex capable<br>1 = Port is 10BASE-T half-duplex capable                                                                                                                                                                                                                                                            | R/W               | LSHR <sup>2,4</sup> |  |  |  |
| 4:0                                                                                                        | Selector<br>Field,<br>S<4:0>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <pre>&lt;00001&gt; = IEEE 802.3 &lt;0001&gt; = IEEE 802.9 ISLAN-16T &lt;00000&gt; = Reserved for future auto-negotiation development &lt;11111&gt; = Reserved for future auto-negotiation development Unspecified or reserved combinations should not be transmitted</pre>                                                                          | R/W               | 00001               |  |  |  |
| <ol> <li>LSH the state</li> <li>The have</li> <li>Defa</li> <li>Con</li> <li>Pau</li> <li>If Re</li> </ol> | <ol> <li>R/W = Read/Write, R = Read Only</li> <li>LSHR = Default value is derived from a single device input pin state or a group of device input pin states as<br/>the pin(s) are latched at startup or hardware reset.</li> <li>The default setting of Register bit 4.10 is determined by the PAUSE pin. The BGA15 package does not<br/>have a Pause hardware configuration pin and has a default of 0.</li> <li>Default settings for bits 4.5:8 are determined by CFG pins as described in Table 42, <i>Global Hardware</i><br/><i>Configuration Settings</i>, on page 126.</li> <li>Pause operation is only valid for full-duplex modes.</li> <li>If Register bit 4.13 is set to advertise a fault, Register bit 1.4 will be set. Register bit 4.13 is set or cleared<br/>only through the MDC/MDIO interface and is not cleared upon completion of auto-negotiation.</li> </ol> |                                                                                                                                                                                                                                                                                                                                                     |                   |                     |  |  |  |

#### Table 89Auto-Negotiation Link Partner Base Page Ability Register (Address 5)

| Bit | Name                | Description                                                                                                                                                                         | Type <sup>1</sup> | Default <sup>2</sup> |
|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|
| 15  | Next Page           | 0 = Link partner has no ability to send multiple pages<br>1 = Link partner has ability to send multiple pages                                                                       | R                 | 0                    |
| 14  | Acknowledge         | <ul> <li>0 = Link partner has not received Link Code Word from the the LXT9785/LXT9785E</li> <li>1 = Link partner has received Link Code Word from the LXT9785/LXT9785E.</li> </ul> | R                 | 0                    |
| 13  | Remote Fault        | 0 = No remote fault<br>1 = Remote fault                                                                                                                                             | R                 | 0                    |
| 12  | Reserved            | Write as 0, ignore on Read                                                                                                                                                          | R                 | 0                    |
| 11  | Asymmetric<br>Pause | Pause operation defined in Clause 40 and 27<br>0 = Link partner is not Pause capable<br>1 = Link partner can only send Pause                                                        | R                 | 0                    |



## Table 89Auto-Negotiation Link Partner Base Page Ability Register (Address 5)

| Bit | Name                             | Description                                                                                                                                                                                                                                                                | Type <sup>1</sup> | Default <sup>2</sup> |
|-----|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|
| 10  | Pause                            | 0 = Link partner is not Pause capable<br>1 = Link partner can send and receive Pause                                                                                                                                                                                       | R                 | 0                    |
| 9   | 100BASE-T4                       | 0 = Link partner is not 100BASE-T4 capable<br>1 = Link partner is 100BASE-T4 capable                                                                                                                                                                                       | R                 | 0                    |
| 8   | 100BASE-TX<br>Full-Duplex        | 0 = Link partner is not 100BASE-TX full-duplex capable<br>1 = Link partner is 100BASE-TX full-duplex capable                                                                                                                                                               | R                 | 0                    |
| 7   | 100BASE-TX                       | 0 = Link partner is not 100BASE-TX capable<br>1 = Link partner is 100BASE-TX capable                                                                                                                                                                                       | R                 | 0                    |
| 6   | 10BASE-T<br>Full-Duplex          | 0 = Link partner is not 10BASE-T full-duplex capable<br>1 = Link partner is 10BASE-T full-duplex capable                                                                                                                                                                   | R                 | 0                    |
| 5   | 10BASE-T                         | 0 = Link partner is not 10BASE-T capable<br>1 = Link partner is 10BASE-T capable                                                                                                                                                                                           | R                 | 0                    |
| 4:0 | Selector Field<br>S<4:0>         | <pre>&lt;00001&gt; = IEEE 802.3 &lt;00010&gt; = IEEE 802.9 ISLAN-16T &lt;00000&gt; = Reserved for future auto-negotiation development &lt;11111&gt; = Reserved for future auto-negotiation development Unspecified or reserved combinations shall not be transmitted</pre> | R                 | 00000                |
|     | Read Only<br>ault value at the s | start of auto-negotiation code word transmission.                                                                                                                                                                                                                          | 1                 | 1                    |

#### Table 90 Auto-Negotiation Expansion Register (Address 6)

| Bit    | Name                           | Description                                                                                                                                                                                                                                                                                                                                                                          | Type <sup>1</sup> | Default |
|--------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|
| 15:5   | Reserved                       | Write as 0, ignore on Read                                                                                                                                                                                                                                                                                                                                                           |                   | 0x000   |
| 4      | Parallel<br>Detection Fault    | 0 = Parallel detection fault has not occurred<br>1 = Parallel detection fault has occurred                                                                                                                                                                                                                                                                                           | R/<br>LH          | 0       |
| 3      | Link Partner<br>Next Page Able | 0 = Link partner is not next page able<br>1 = Link partner is next page able                                                                                                                                                                                                                                                                                                         | R                 | 0       |
| 2      | Next Page Able                 | 0 = Local device is not next page able<br>1 = Local device is next page able                                                                                                                                                                                                                                                                                                         | R                 | 1       |
| 1      | Page Received                  | <ul> <li>Indicates that a new page has been received and the received code word has been loaded into Register 5 or Register 8 as specified in clause 28 of 802.3.</li> <li>0 = Three identical and consecutive link code words have not been received from link partner</li> <li>1 = Three identical and consecutive link code words have been received from link partner</li> </ul> | R/<br>LH          | 0       |
| 0      | Link Partner<br>A/N Able       | 0 = Link partner is not auto-negotiation able<br>1 = Link partner is auto-negotiation able                                                                                                                                                                                                                                                                                           | R                 | 0       |
| 1. R = | Read Only, LH = I              | _atching High – cleared when read                                                                                                                                                                                                                                                                                                                                                    |                   |         |



## Table 91 Auto-Negotiation Next Page Transmit Register (Address 7)

| Bit    | Name                                  | Description                                                                                                                                                                           | Type <sup>1</sup> | Default         |
|--------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|
| 15     | Next Page<br>(NP)                     | 0 = Last page<br>1 = Additional next pages follow                                                                                                                                     | R/W               | 0               |
| 14     | Reserved                              | Write as 0, ignore on Read.                                                                                                                                                           | R                 | 0               |
| 13     | Message Page<br>(MP)                  | 0 = Unformatted page<br>1 = Message page                                                                                                                                              | R/W               | 1               |
| 12     | Acknowledge 2<br>(ACK2)               | 0 = Cannot comply with message<br>1 = Complies with message                                                                                                                           | R/W               | 0               |
| 11     | Toggle<br>(T)                         | <ul> <li>0 = Previous value of the transmitted link code word<br/>equalled logic one</li> <li>1 = Previous value of the transmitted link code word<br/>equalled logic zero</li> </ul> | R                 | 0               |
| 10:0   | Message/<br>Unformatted<br>Code Field | MP = 0: Code interpreted as "unformatted page"<br>MP = 1: Code interpreted as "message page"                                                                                          | R/W               | 0000000<br>0001 |
| 1. R/V | V = Read Write, R                     | = Read Only                                                                                                                                                                           | •                 | •               |

## Table 92 Auto-Negotiation Link Partner Next Page Receive Register (Address 8)

| Bit  | Name                                  | Description                                                                                                                                                                            | Type <sup>1</sup> | Default <sup>2</sup> |
|------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|
| 15   | Next Page<br>(NP)                     | 0 = Link partner has no additional next pages to send<br>1 = Link partner has additional next pages to send                                                                            | R                 | 0                    |
| 14   | Acknowledge<br>(ACK)                  | <ul> <li>0 = Link partner has not received Link Code Word from<br/>the LXT9785/LXT9785E</li> <li>1 = Link partner has received Link Code Word from the<br/>LXT9785/LXT9785E</li> </ul> | R                 | 0                    |
| 13   | Message Page<br>(MP)                  | 0 = Page sent by the link partner is an unformatted page<br>1 = Page sent by the link partner is a message page                                                                        | R                 | 0                    |
| 12   | Acknowledge 2<br>(ACK2)               | 0 = Link partner cannot comply with the message<br>1 = Link partner complies with the message                                                                                          | R                 | 0                    |
| 11   | Toggle<br>(T)                         | <ul> <li>0 = Previous value of the transmitted Link Code Word<br/>equalled logic one</li> <li>1 = Previous value of the transmitted Link Code Word<br/>equalled logic zero</li> </ul>  | R                 | 0                    |
| 10:0 | Message/<br>Unformatted<br>Code Field | MP = 1: Code interpreted as message page<br>MP = 0: Code interpreted as unformatted page                                                                                               | R                 | 0x000                |
|      | Read Only ault value at the star      | t of auto-negotiation code word transmission.                                                                                                                                          | -                 |                      |



## Table 93 Port Configuration Register (Address 16, Hex 10)

| Bit | Name                                    | Descriptio                                                                                                                                       | on                                                                                                                                                                                                                                                                      | Type <sup>1</sup> | Default             |
|-----|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------|
| 15  | Reserved                                | Write as 0,                                                                                                                                      | ignore on Read                                                                                                                                                                                                                                                          | R/W               | 0                   |
| 14  | Link Disable                            | 1 = Force<br>to pas<br><b>Note:</b> Setti<br>descramble<br>the link to t                                                                         | al operation<br>link pass (sets appropriate registers and LEDs<br>ss)<br>ing this bit in 100 Mbps mode by-passes the<br>er lock requirement to establish link and forces<br>the link-good state. Setting this bit produces<br>results if the descrambler is not locked, | R/W               | 0                   |
| 13  | Transmit Disable                        |                                                                                                                                                  | al operation<br>le twisted-pair transmitter                                                                                                                                                                                                                             | R/W               | 0                   |
| 12  | Bypass Scramble<br>(100BASE-TX)         |                                                                                                                                                  | 0 = Normal operation<br>1 = Bypass scrambler and descrambler                                                                                                                                                                                                            |                   |                     |
| 11  | Reserved                                | Write as 0,                                                                                                                                      | Nrite as 0, ignore on Read                                                                                                                                                                                                                                              |                   |                     |
| 10  | Jabber<br>(10BASE-T)                    | 0 = Normal operation<br>1 = Jabber function is enabled; however, jabber status<br>reporting to Register bit 1.1 is disabled                      |                                                                                                                                                                                                                                                                         |                   | 0                   |
| 9   | Reserved                                | Write as 0,                                                                                                                                      | Write as 0, ignore on Read.                                                                                                                                                                                                                                             |                   |                     |
| 8   | TP Loopback<br>(10BASE-T)               | 0 = Normal operation<br>1 = Disable twisted-pair loopback during half-duplex<br>operation<br>Note: Valid function in SMII and S-SMII modes only. |                                                                                                                                                                                                                                                                         | R/W               | 1                   |
| 7   | Reserved                                | Write as 1,                                                                                                                                      | ignore on Read                                                                                                                                                                                                                                                          | R/W               | 1                   |
| 6   | Reserved                                | Write as 0,                                                                                                                                      | ignore on Read                                                                                                                                                                                                                                                          | R/W               | 0                   |
| 5   | Preamble Enable                         | 10 Mbps                                                                                                                                          | 0 = No preamble (default)<br>1 = Preamble enabled<br><b>Note:</b> Default for BGA15 package is 0.                                                                                                                                                                       | R/W               | LSHR <sup>2,4</sup> |
|     |                                         | 100<br>Mbps                                                                                                                                      | No effect                                                                                                                                                                                                                                                               |                   | N/A                 |
| 4   | Reserved                                | Write as 0,                                                                                                                                      | Write as 0, ignore on Read                                                                                                                                                                                                                                              |                   | 0                   |
| 3   | Reserved                                | Write as 0,                                                                                                                                      | ignore on Read                                                                                                                                                                                                                                                          | R/W               | 0                   |
| 2   | Far End Fault<br>Transmission<br>Enable |                                                                                                                                                  | le Far End Fault transmission<br>e Far End Fault transmission                                                                                                                                                                                                           | R/W               | 1                   |
|     | Invalid for<br>BGA15                    | Write as '0                                                                                                                                      | ', ignore on Read (BGA15).                                                                                                                                                                                                                                              |                   |                     |

1. R/W = Read/Write

2. LSHR = Default value is derived from a single device input pin state or a group of device input pin states as the pin(s) are latched at startup or hardware reset.

3. The default value of Register bit 16.0 is determined by the G\_FX/TP\_L pin.

If G\_FX/TP\_L is tied Low, the default value of Register bit 16.0 = 0. If G\_FX/TP\_L is not tied Low, the default value of Register bit 16.0 = 1. The BGA15 package does not have a G\_FX/TP\_L hardware configuration pin.

4. The default value of Register bit 16.5 is determined by the PREASEL pin. The BGA15 package does not have a PREASEL hardware configuration pin and has a default of 0.

5. The BGA15 package does not support fiber. Default for the BGA15 package is 0.

6. NA means the bits do not have a default value and may initially contain any value.



#### Table 93Port Configuration Register (Address 16, Hex 10)

| Bit | Name                      | Description                                                                                              | Type <sup>1</sup> | Default             |
|-----|---------------------------|----------------------------------------------------------------------------------------------------------|-------------------|---------------------|
| 1   | Reserved                  | Write as 0, ignore on Read.                                                                              | R/W               | 0                   |
| 0   | Fiber Select <sup>5</sup> | <ul><li>0 = Select twisted-pair mode for this port</li><li>1 = Select fiber mode for this port</li></ul> | R/W               | LSHR <sup>2,3</sup> |
|     | Reserved for<br>BGA15     | Write as '0', ignore on Read (BGA15).<br><b>Note:</b> Default for BGA15 is 0.                            |                   |                     |

1. R/W = Read/Write

- 2. LSHR = Default value is derived from a single device input pin state or a group of device input pin states as the pin(s) are latched at startup or hardware reset.
- 3. The default value of Register bit 16.0 is determined by the G\_FX/TP\_L pin.

If G\_FX/TP\_L is tied Low, the default value of Register bit 16.0 = 0. If G\_FX/TP\_L is not tied Low, the default value of Register bit 16.0 = 1. The BGA15 package does not have a G\_FX/TP\_L hardware configuration pin.

4. The default value of Register bit 16.5 is determined by the PREASEL pin. The BGA15 package does not have a PREASEL hardware configuration pin and has a default of 0.

5. The BGA15 package does not support fiber. Default for the BGA15 package is 0.

6. NA means the bits do not have a default value and may initially contain any value.

#### Table 94 Quick Status Register (Address 17, Hex 11)

| Bit                                       | Name                                                                                                                                                                                                                                                           | Description                                                                                                                                                                                                                                                                                 | Type <sup>1</sup> | Default<br>2 |  |  |
|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|--|--|
| 15                                        | Reserved                                                                                                                                                                                                                                                       | Write as 0, ignore on Read                                                                                                                                                                                                                                                                  | R                 | 0            |  |  |
| 14                                        | 10/100 Mode                                                                                                                                                                                                                                                    | <ul> <li>0 = The LXT9785/LXT9785E is operating in 10 Mbps mode</li> <li>1 = The LXT9785/LXT9785E is operating in 100 Mbps mode</li> <li>Note: The status is valid for TX and FX operation.</li> </ul>                                                                                       | R                 | 0            |  |  |
| 13                                        | Transmit Status                                                                                                                                                                                                                                                | 0 = The LXT9785/LXT9785E is not transmitting a packet<br>1 = The LXT9785/LXT9785E is transmitting a packet                                                                                                                                                                                  | R<br>LH           | 0            |  |  |
| 12                                        | Receive Status                                                                                                                                                                                                                                                 | <ul><li>0 = Packet has not been received since last read</li><li>1 = Packet has been received since last read</li></ul>                                                                                                                                                                     | R<br>LH           | 0            |  |  |
| 11                                        | Collision Status                                                                                                                                                                                                                                               | <ul> <li>0 = A collision is not occurring</li> <li>1 = A collision is occurring</li> <li>Note: This bit is set when jabber is detected, regardless of duplex. Status is valid only when link is up.</li> </ul>                                                                              | R<br>LH           | 0            |  |  |
| 10                                        | Link                                                                                                                                                                                                                                                           | 0 = Link is down<br>1 = Link is up                                                                                                                                                                                                                                                          | R                 | 0            |  |  |
| 9                                         | Duplex Mode                                                                                                                                                                                                                                                    | 0 = Half-duplex<br>1 = Full-duplex                                                                                                                                                                                                                                                          | R                 | 0            |  |  |
| 8                                         | 8       Auto-Negotiation       0 = The LXT9785/LXT9785E is in manual mode       R       Note 3         1       The LXT9785/LXT9785E is in auto-negotiation mode       R       Note 3         This signal is based upon Register bit 0.12.       R       Note 3 |                                                                                                                                                                                                                                                                                             |                   |              |  |  |
| <ol> <li>The time</li> <li>The</li> </ol> | default values are u<br>. Cortina recommen<br>default value is dete                                                                                                                                                                                            | tching High – cleared when read.<br>pdated on completion of reset and reflect the status or chang<br>ds that the register status be read on completion of reset.<br>ermined by the default value of Register bit 0.12.<br>derived from a single device input pin state or a group of device |                   |              |  |  |

the pin(s) are latched at startup or hardware reset.

5. Default values are set by the hardware configuration PAUSE pin. The BGA15 package does not have a Pause hardware configuration pin. The default for the BGA15 package is 0.



#### Table 94 Quick Status Register (Address 17, Hex 11)

| Bit         | Name                                       | Description                                                                                                                                                                                                                                        | Type <sup>1</sup> | Default<br>2        |
|-------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------|
| 7           | Auto-Negotiation<br>Complete               | 0 = Auto-negotiation process is not complete<br>1 = Auto-negotiation process is complete                                                                                                                                                           | R                 | 0                   |
| 6           | FIFO Error                                 | 0 = No FIFO error occurred<br>1 = FIFO error occurred (overflow or underflow)                                                                                                                                                                      | R<br>LH           | 0                   |
| 5           | Polarity                                   | <ul> <li>0 = Polarity is not reversed</li> <li>1 = Polarity is reversed</li> <li>Note: During 100 Mbps operation, this bit is not valid and may vary. Auto MDIX activity may increase the variability.</li> </ul>                                  | R                 | 0                   |
| 4           | Pause                                      | <ul> <li>0 = The LXT9785/LXT9785E is not Pause capable</li> <li>1 = The LXT9785/LXT9785E is pause capable</li> <li>Note: This bit is not affected by Register bit 4.10.</li> <li>Note: The default for the BGA15 package is 0.</li> </ul>          | R                 | LSHR <sup>4,5</sup> |
| 3           | Error                                      | <ul> <li>0 = No error occurred</li> <li>1 = Error Occurred (remote fault, RxERCntFUL, FIFO error, jabber, parallel detect fault)</li> <li>Note: The register is cleared when the registers that generated the error condition are read.</li> </ul> | R                 | 0                   |
| 2:0         | Reserved                                   | Write as 0, ignore on Read.                                                                                                                                                                                                                        | R                 | 0                   |
| 2. The time | default values are u<br>. Cortina recommen | tching High – cleared when read.<br>Ipdated on completion of reset and reflect the status or chang<br>ds that the register status be read on completion of reset.<br>ermined by the default value of Register bit 0.12.                            | ge in status      | at that             |

4. LSHR = Default value is derived from a single device input pin state or a group of device input pin states as the pin(s) are latched at startup or hardware reset.

 Default values are set by the hardware configuration PAUSE pin. The BGA15 package does not have a Pause hardware configuration pin. The default for the BGA15 package is 0.

#### Table 95 Interrupt Enable Register (Address 18, Hex 12)

| Bit                 | Name                   | Description T                                                                                        |     | Default             |  |
|---------------------|------------------------|------------------------------------------------------------------------------------------------------|-----|---------------------|--|
| 15:14 <sup>2</sup>  | RxFIFO Initial<br>Fill | 00 = Reserved<br>01 = Low, 16 bits<br>10 = Normal, 32 bits (default)<br>11 = Jumbo packets, 128 bits | R/W | LSHR <sup>4,5</sup> |  |
| 1. R/W = Read/Write |                        |                                                                                                      |     |                     |  |

 In 10 Mbps operation, Register bit 18.13 = 1 cannot be used when Register bits 18.15:14 = "11" and in RMII mode, Registers bits 18.15:14 = "11" or "10" cannot be used because the minimum Inter Gap Packet becomes less than specified in the \*IEEE 802.3 specification.

3. SFD Frame Alignment is applicable to SMII and SS-SMII only.

4. LSHR = Default value is derived from a single device input pin state or a group of device input pin states as the pin(s) are latched at startup or hardware reset

5. Default values are set by hardware configuration pins FIFOSEL1 and FIFOSEL0 (see Table 17, *Receive FIFO Depth Considerations*, on page 50).



#### Table 95 Interrupt Enable Register (Address 18, Hex 12)

| Bit  | Name                                                    | Descriptio                                                                                                   | n                                                                                                                                                                              | Type <sup>1</sup> | Default |
|------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|
| 13   | SFD Frame<br>Alignment <sup>3</sup><br>13 (RxDV asserts | 10 Mbps                                                                                                      | When Register bit 16.5 = 1, preamble is<br>not suppressed.<br>0 = Disabled<br>1 = Enabled<br>When Register bit 16.5 = 0, SFD is always<br>aligned, and preamble is suppressed. | R/W               | 0       |
|      | with CRS when<br>enabled)                               | 100 Mbps                                                                                                     | 0 = Disabled<br>1 = Enabled<br>When enabled, all but one byte of<br>preamble is suppressed.                                                                                    | R/W               | 0       |
| 12:9 | Reserved                                                | Write as 0,                                                                                                  | Write as 0, ignore on Read                                                                                                                                                     |                   |         |
| 8    | CNTRMSK                                                 | Mask for C<br>0 = Do no<br>1 = Enable                                                                        | R/W                                                                                                                                                                            | 0                 |         |
| 7    | ANMSK                                                   | 0 = Do no                                                                                                    | Mask for Auto-Negotiate Complete<br>0 = Do not allow event to cause interrupt<br>1 = Enable event to cause interrupt                                                           |                   |         |
| 6    | SPEEDMSK                                                | Mask for Speed Interrupt<br>0 = Do not allow event to cause interrupt<br>1 = Enable event to cause interrupt |                                                                                                                                                                                |                   | 0       |
| 5    | DUPLEXMSK                                               | 0 = Do no                                                                                                    | Mask for Duplex Interrupt<br>0 = Do not allow event to cause interrupt<br>1 = Enable event to cause interrupt                                                                  |                   |         |
| 4    | LINKMSK                                                 | 0 = Do no                                                                                                    | Mask for Link Status Interrupt<br>0 = Do not allow event to cause interrupt<br>1 = Enable event to cause interrupt                                                             |                   |         |
| 3    | ISOLMSK                                                 | 0 = Do no                                                                                                    | Mask for Isolate Interrupt<br>0 = Do not allow event to cause interrupt<br>1 = Enable event to cause interrupt                                                                 |                   |         |
| 2    | Reserved                                                | Write as 0,                                                                                                  | ignore on Read                                                                                                                                                                 | R/W               | 0       |
| 1    | INTEN                                                   |                                                                                                              | e interrupts on this port<br>e interrupts on this port                                                                                                                         | R/W               | 0       |
| 0    | TINT                                                    | 0 = Norma<br>1 = Test fo                                                                                     | R/W                                                                                                                                                                            | 0                 |         |

 In 10 Mbps operation, Register bit 18.13 = 1 cannot be used when Register bits 18.15:14 = "11" and in RMII mode, Registers bits 18.15:14 = "11" or "10" cannot be used because the minimum Inter Gap Packet becomes less than specified in the \*IEEE 802.3 specification.

3. SFD Frame Alignment is applicable to SMII and SS-SMII only.

4. LSHR = Default value is derived from a single device input pin state or a group of device input pin states as the pin(s) are latched at startup or hardware reset

5. Default values are set by hardware configuration pins FIFOSEL1 and FIFOSEL0 (see Table 17, *Receive FIFO Depth Considerations*, on page 50).



# Table 96 Interrupt Status Register (Address 19, Hex 13)

| Bit  | Name       | Description                                                                                                                                                                                                  | Type <sup>1</sup> | Default <sup>2</sup> |
|------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|
| 15:9 | Reserved   | Write as 0, ignore on Read                                                                                                                                                                                   | R                 | 0                    |
| 8    | RxERCntFUL | RxER Counter Full Status.         0 = The internal counters have not reached maximum values         1 = One of the internal counters has reached its maximum value                                           | R/LH              | 0                    |
| 7    | ANDONE     | Auto-Negotiation Status.0 = Auto-negotiation has not completed1 = Auto-negotiation has completed                                                                                                             | R/LH              | N/A                  |
| 6    | SPEEDCHG   | <ul> <li>Speed Change Status.</li> <li>0 = A speed change has not occurred since last reading this register</li> <li>1 = A speed change has occurred since last reading this register</li> </ul>             | R/LH              | 0                    |
| 5    | DUPLEXCHG  | Duplex Change Status.       0         0 = A duplex change has not occurred since last reading this register         1 = A duplex change has occurred since last reading this register                        |                   | 0                    |
| 4    | LINKCHG    | Link Status Change Status.<br>0 = A link change has not occurred since last reading this<br>register<br>1 = A link change has occurred since last reading this<br>register                                   | R/LH              | 0                    |
| 3    | Isolate    | <ul> <li>MII Isolate Change Status.</li> <li>0 = An Isolate change has not occurred since last reading this register</li> <li>1 = An Isolate change has occurred since last reading this register</li> </ul> | R/LH              | 0                    |
| 2    | MDINT      | 0 = Interrupt not pending<br>1 = Interrupt pending                                                                                                                                                           |                   | 0                    |
| 1:0  | Reserved   | Reserved                                                                                                                                                                                                     | R                 | 0                    |



## Table 97 LED Configuration Register (Address 20, Hex 14)

| Bit   | Name                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Type <sup>1</sup> | Default |
|-------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|
| 15:12 | LED1<br>Programming<br>bits | <ul> <li>0000 =Display Speed Status (Continuous, Default)</li> <li>0001 =Display Transmit Status (Stretched)</li> <li>0010 =Display Receive Status (Stretched)</li> <li>0011 = Display Collision Status (Stretched)</li> <li>0100 =Display Link Status (Continuous)</li> <li>0101 =Display Duplex Status (Continuous)</li> <li>0110 = Display Isolate Status (Continuous)</li> <li>0111 = Display Receive or Transmit Activity (Stretched)</li> <li>1000 = est mode- turn LED on (Continuous)</li> <li>1010 = Test mode- turn LED off (Continuous)</li> <li>1010 = Test mode- blink LED fast (Continuous)</li> <li>1011 = Test mode- blink LED slow (Continuous)</li> <li>1100 = Display Link and Receive Status combined<sup>2</sup> (Stretched)<sup>3</sup></li> <li>1111 = Display Duplex and Collision Status combined<sup>4</sup> (Stretched)<sup>3</sup></li> <li>1111 = Display Link and RxER Status combined<sup>2</sup> (Blink)</li> </ul> | R/W               | 0000    |
| 11:8  | LED2<br>Programming<br>bits | 0000 =Display Speed Status<br>0001 =Display Transmit Status<br>0010 =Display Receive Status<br>0011 =Display Collision Status<br>0100 =Display Link Status<br>0101 =Display Duplex Status<br>0111 = Display Isolate Status<br>0111 = Display Receive or Transmit Activity<br>1000 =Test mode- turn LED on<br>1001 =Test mode- turn LED off<br>1010 =Test mode- blink LED fast<br>1011 = Test mode- blink LED fast<br>1011 = Test mode- blink LED slow<br>1100 =Display Link and Receive Status combined <sup>2</sup><br>(Stretched) <sup>3</sup><br>1101 = Display Duplex and Collision Status combined <sup>4</sup><br>(Stretched) <sup>3</sup><br>1111 = Display Link and RxER Status combined <sup>2</sup> (Blink)                                                                                                                                                                                                                               | R/W               | 1101    |

3. Combined event LED settings are not affected by Pulse Stretch Register bit 20.1. These display settings are stretched regardless of the value of 20.1.

4. Duplex status is the primary LED driver. The LED is asserted (solid ON) when the link is full-duplex.

Collision status is the secondary LED driver. The LED changes state (blinks) when a collision occurs.



#### LED Configuration Register (Address 20, Hex 14) Table 97

| Bit | Name                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Type <sup>1</sup> | Defaul |
|-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------|
| 7:4 | LED3<br>Programming<br>bits | <ul> <li>0000 =Display Speed Status</li> <li>0001 =Display Transmit Status</li> <li>0010 =Display Receive Status</li> <li>0011 =Display Collision Status</li> <li>0100 =Display Link Status</li> <li>0101 =Display Duplex Status</li> <li>0111 = Display Isolate Status</li> <li>0111 = Display Receive or Transmit Activity</li> <li>1000 =Test mode- turn LED on</li> <li>1001 =Test mode- blink LED fast</li> <li>1010 = Display Link and Receive Status combined<sup>2</sup> (Stretched)<sup>3</sup></li> <li>1110 = Display Duplex and Collision Status combined<sup>4</sup> (Default) (Blink)<sup>3</sup></li> <li>1111 = Display Link and RxER Status combined <sup>2</sup> (Blink)</li> </ul> | R/W               | 1110   |
| 3:2 | LEDFREQ                     | 00 = Stretch LED events to 30 ms<br>01 = Stretch LED events to 60 ms<br>10 = Stretch LED events to 100 ms<br>11 = Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W               | 00     |
| 1   | PULSE-<br>STRETCH           | <ul> <li>0 = Disable pulse stretching of all LEDs<sup>3</sup></li> <li>1 = Enable pulse stretching of all LEDs</li> <li>Note: Receive activity LEDs are initially active based upon carrier sense.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W               | 1      |
| 0   | Reserved                    | Write as 0, ignore on Read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W               | 0      |

The secondary LED driver (Receive, Activity, or Error) causes the LED to change state (blink). 3. Combined event LED settings are not affected by Pulse Stretch Register bit 20.1. These display settings are stretched regardless of the value of 20.1.

Duplex status is the primary LED driver. The LED is asserted (solid ON) when the link is full-duplex. 4.

Collision status is the secondary LED driver. The LED changes state (blinks) when a collision occurs.

#### Table 98 Receive Error Count Register (Address 21, Hex 15)

| Bit                                                                                                                                                                                          | Name                   | Description                                                                                                                                                                                                        | Type <sup>1</sup> | Default |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|--|--|--|--|
| 15:0                                                                                                                                                                                         | Receive Error<br>Count | A 16-bit counter value indicating the number of times a receive packet with errors occurred. Only one event gets counted per packet. When maximum count is reached, the 16-bit counter remains full until cleared. | R/<br>LH          | 0x0000  |  |  |  |  |
| <ol> <li>R = Read Only, LH = Latching High – cleared when read</li> <li>Note: Cortina recommends reading this register once every time link is established to clear the register.</li> </ol> |                        |                                                                                                                                                                                                                    |                   |         |  |  |  |  |



## Table 99RMII Out-of-Band Signaling Register (Address 25, Hex 19)

| Bit            | Name                                        | Description                                                                                                                                                                                                                                                                                                                              | Type <sup>1</sup> | Default |  |  |  |  |  |
|----------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|--|--|--|--|--|
| BGA15          |                                             |                                                                                                                                                                                                                                                                                                                                          |                   |         |  |  |  |  |  |
| 15:0           | Reserved for<br>BGA15                       | Write as 0, ignore on Read.                                                                                                                                                                                                                                                                                                              | R/W               | 0x0000  |  |  |  |  |  |
| PQFP and BGA23 |                                             |                                                                                                                                                                                                                                                                                                                                          |                   |         |  |  |  |  |  |
| 15:7           | 15:7 Reserved Write as 0, ignore on Read RA |                                                                                                                                                                                                                                                                                                                                          |                   |         |  |  |  |  |  |
| 6:4            | BIT1                                        | These three bits select which status information is<br>available on the RxData(1) bit of the RMII bus.<br>000 =Link<br>001 =Speed<br>010 =Duplex<br>011 = Auto-negotiation complete<br>100 =Polarity reversed<br>101 = Jabber detected<br>110 = Interrupt pending<br>111 = Reserved                                                      | R/W               | 000     |  |  |  |  |  |
| 3:1            | віто                                        | These three bits select which status information is<br>available on the RxData(0) bit of the RMII bus.<br>000 =Link<br>001 =Speed<br>010 =Duplex<br>011 = Auto-negotiation complete<br>100 =Polarity reversed<br>101 = Jabber detected<br>110 = Interrupt pending<br>111 = Reserved                                                      | R/W               | 000     |  |  |  |  |  |
| 0              | PROGRMII                                    | <ul> <li>0 = Disable Out-of-Band signaling.</li> <li>1 = Enable programmable RMII Out-of-Band signaling. When enabled, Register bits 6:1 specify which status bits are available on the RMII RxData data bus.</li> <li>Note: Out-of-Band signaling is disabled when the Isolate mode is enabled by setting Register bit 0.10.</li> </ul> | R/W               | 0       |  |  |  |  |  |



#### Table 100 Trim Enable Register (Address 27, Hex 1B)

| Bit                                        | Name                                                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                | Type <sup>5</sup> | Default             |
|--------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------|
| 15:13                                      | Reserved                                                                     | Write as 0, ignore on Read                                                                                                                                                                                                                                                                                                                                                                                                 | R                 | N/A                 |
| 12                                         | Reserved                                                                     | Write as 0, ignore on Read.                                                                                                                                                                                                                                                                                                                                                                                                | R/W               | 0                   |
| 11:10                                      | Per-Port<br>Rise Time<br>Control                                             | 00 = 3.3 ns<br>01 = 3.6 ns<br>10 = 3.9 ns<br>11 = 4.2 ns                                                                                                                                                                                                                                                                                                                                                                   | R/W               | LSHR <sup>1,2</sup> |
|                                            |                                                                              | <b>Note:</b> Values represent nominal load conditions.                                                                                                                                                                                                                                                                                                                                                                     |                   |                     |
| 9                                          | AMDIX_EN                                                                     | 0 = Disable auto MDI/MDIX<br>1 = Enable auto MDI/MDIX                                                                                                                                                                                                                                                                                                                                                                      | R/W               | LSHR <sup>1,3</sup> |
| 8                                          | MDIX                                                                         | <ul> <li>0 = MDI, transmit on pair A (TPFIN<i>n</i>/TPFIP<i>n</i>) and receive on pair B (TPFON<i>n</i>/TPFOP<i>n</i>)</li> <li>1 = MDIX transmit on pair B (TPFON<i>n</i>/TPFOP<i>n</i>) and receive on pair A (TPFIN<i>n</i>/TPFIP<i>n</i>)</li> <li>Note: Manual MDI/MDIX selection (This bit is ignored when Register bit 27.9 = 1).</li> <li>Note: BGA15 does not support the MDIX hardware configuration.</li> </ul> | R/W               | LSHR <sup>1,4</sup> |
| 7                                          | Analog<br>Loopback                                                           | <ul> <li>0 = Disable analog loopback</li> <li>1 = Enable analog loopback (twisted-pair transmit outputs are active)</li> <li>Note: In fiber mode, SD for the port must be asserted.</li> </ul>                                                                                                                                                                                                                             | R/W               | 0                   |
|                                            |                                                                              | DTE Discovery Process Enable.                                                                                                                                                                                                                                                                                                                                                                                              |                   |                     |
| 6                                          | Dis_EN                                                                       | 0 = Disable DTE discovery process<br>1 = Enable DTE discovery process<br>Restart auto-negotiation after writing to this bit to ensure<br>proper operation.                                                                                                                                                                                                                                                                 | R/W               | 0                   |
| 5                                          | Reserved                                                                     | Write as 0, ignore on Read.                                                                                                                                                                                                                                                                                                                                                                                                | R/W               | 0                   |
| 4                                          | Power_EN                                                                     | <ul> <li>Power Enable (Requires Auto-Negotiation Enable<br/>Register bit 0.12 = 1).</li> <li>0 = Remote-Power DTE not discovered; process may not be<br/>complete.</li> <li>1 = Potential Remote-Power DTE discovered; indication to<br/>turn on power over the cable.</li> </ul>                                                                                                                                          | R                 | 0                   |
| the pi<br>2. Defau<br>3. Defau<br>4. Defau | n(s) are latche<br>Ilt values for Re<br>Ilt value for Re<br>Ilt value for Re |                                                                                                                                                                                                                                                                                                                                                                                                                            |                   |                     |

5. R/W = Read/Write, R = Read Only, LH = Latching High – cleared when read.



## Table 100 Trim Enable Register (Address 27, Hex 1B)

| Bit                                                  | Name                                                                                                                                                                                                                                                                                                                                                         | Description                                                                                                                                                                                                                                                                                                                   | Type <sup>5</sup> | Default |  |  |  |  |  |
|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|--|--|--|--|--|
| 3                                                    | SLP_Det       Standard Link Partner Detected.         0 = Standard link partner not discovered; process may not be complete.         1 = Standard link partner discovered; indication not to turn on power over the cable.         Note: This bit is only valid while link is down.                                                                          |                                                                                                                                                                                                                                                                                                                               | R, LH             | 0       |  |  |  |  |  |
| 2 LFIT<br>Expired                                    |                                                                                                                                                                                                                                                                                                                                                              | <ul> <li>Link Fail Inhibit Timer expiration indicator. Valid only when SLP_Det = 1.</li> <li>0 = Link Fail Inhibit Timer has not expired or standard link partner not discovered</li> <li>1 = Link Fail Inhibit Timer expired with a standard link partner detected since last register read or link establishment</li> </ul> | R, LH             | 0       |  |  |  |  |  |
| 1:0                                                  | Reserved                                                                                                                                                                                                                                                                                                                                                     | Write as 0, ignore on Read.                                                                                                                                                                                                                                                                                                   | R                 | 00      |  |  |  |  |  |
| the pir<br>2. Defau<br>3. Defau<br>4. Defau<br>hardw | <ol> <li>LSHR = Default value is derived from a single device input pin state or a group of device input pin states as the pin(s) are latched at startup or hardware reset.</li> <li>Default values for Register bits 27.11:10 are determined by the TxSLEW pins.</li> <li>Default value for Register bit 27.9 is determined by the AMDIX_EN pin.</li> </ol> |                                                                                                                                                                                                                                                                                                                               |                   |         |  |  |  |  |  |



# Table 101 Cable Diagnostics Register (Address 29, Hex 1D)

| Bit   | Name                                                                      | Description                                                                                                                                                                                                                                                                                                          | Type <sup>1</sup> | Default <sup>2</sup> |  |  |  |  |  |
|-------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|--|--|--|--|--|
| 15:14 | Reserved                                                                  | Write as 01, ignore on read                                                                                                                                                                                                                                                                                          | R/W               | 01                   |  |  |  |  |  |
| 13:11 | Start-Test                                                                | 000 =Do not perform cable fault test (Default)<br>101 = Perform long cable fault test only<br>110 = Perform short cable fault test only<br>Once Register bit 29.9 is set, the Start-Test<br>bits will clear when read.<br>Any other combination of the Register bit<br>settings are reserved and should not be used. | R/W<br>LH         | 000                  |  |  |  |  |  |
| 10    | CD_EN                                                                     | 0 = Normal operation<br>1 = Enable cable diagnostic tests. Forces<br>link to drop.                                                                                                                                                                                                                                   | R/W               | 0                    |  |  |  |  |  |
| 9     | Test_Done                                                                 | 0 = Testing is still in progress<br>1 = Testing is complete<br>The Line Fault Counter and Fault_Type bits<br>are valid.                                                                                                                                                                                              |                   | 0                    |  |  |  |  |  |
| 8     | Fault_Type                                                                | 0 = Open condition has been detected<br>1 = Short Condition has been detected                                                                                                                                                                                                                                        | R<br>LH           | 0                    |  |  |  |  |  |
| 7:0   | Line Fault Counter                                                        | "FF" if no line fault is found, or<br>Distance to fault, approximately 1 m * counter<br>value (refer to Section 4.13, <i>Cable<br/>Diagnostics Overview</i> , on page 156 for<br>details).<br>(Valid only when Test_Done bit is set.)                                                                                | R<br>LH           | 0x00                 |  |  |  |  |  |
|       | 1. R/W = Read/Write, R = Read only, LH = Latching High, cleared when read |                                                                                                                                                                                                                                                                                                                      |                   |                      |  |  |  |  |  |



## Table 102 Register Bit Map

|                        | Bit Fields |                               |                          |                            |                            |                                |                           |                                |                |                            |                 |                             |                                      |                   |                  |                             |      |  |
|------------------------|------------|-------------------------------|--------------------------|----------------------------|----------------------------|--------------------------------|---------------------------|--------------------------------|----------------|----------------------------|-----------------|-----------------------------|--------------------------------------|-------------------|------------------|-----------------------------|------|--|
| Reg Title              | B15        | B14                           | B13                      | B12                        | B11                        | B10                            | B9                        | <b>B</b> 8                     | B7             | <b>B6</b>                  | <b>B</b> 5      | B4                          | B3                                   | B2                | B1               | BO                          | Addr |  |
|                        |            |                               |                          |                            |                            | (                              | Control Re                | egister (                      | Address        | s 0)                       |                 |                             |                                      |                   |                  |                             |      |  |
| Control                | Reset      | Loopback                      | Speed<br>Select          | A/N<br>Enable              | Power<br>Down              | Isolate                        | Re-start<br>A/N           | Duplex<br>Mode                 | COL Test       | Speed<br>Select            |                 |                             | Rese                                 | rved              |                  |                             | C    |  |
|                        |            | 1                             | 1                        |                            |                            | 1                              | Status Re                 | gister (                       | Address        | 1)                         | 1               |                             |                                      |                   |                  |                             |      |  |
| Status                 | 100Base-T4 | 100Base-<br>X Full-<br>Duplex | 100Base-X<br>Half-Duplex | 10 Mbps<br>Full-<br>Duplex | 10 Mbps<br>Half-<br>Duplex | 100Base-<br>T2 Full-<br>Duplex | 100Base-T2<br>Half-Duplex | Extended<br>Status             | Reserved       | MF<br>Preamble<br>Suppress | A/N<br>Complete | Remote<br>Fault             | A/N Ability                          | Link Status       | Jabber<br>Detect | Extended<br>Capability      | 1    |  |
|                        |            |                               |                          |                            |                            | РНҮ                            | ID Regis                  | ters (Ac                       | Idress 2       | and 3)                     |                 |                             |                                      |                   |                  |                             |      |  |
| PHY ID 1               | 15         | 14                            | 13                       | 12                         | 11                         | 10                             | 9                         | 8                              | 7              | 6                          | 5               | 4                           | 3                                    | 2                 | 1                | 0                           | 2    |  |
| PHY ID2                |            |                               | PHY IC                   | ) No                       |                            |                                |                           |                                | MFR N          | Aodel No                   |                 |                             |                                      | MFR Rev No        |                  | Model<br>Variant            | 3    |  |
|                        |            |                               |                          |                            | Auto                       | -Negotia                       | tion Adve                 | ertiseme                       | ent Regis      | ster (Add                  | ress 4)         |                             |                                      |                   |                  |                             |      |  |
| A/N<br>Advertise       | Next Page  | Reserved                      | Remote<br>Fault          | Reserved                   | Asymm<br>Pause             | Pause                          | 100Base-T4                | 100Base-<br>TX Full-<br>Duplex | 100Base-<br>TX | 10Base-T<br>Full-Duplex    | 10Base-T        | IEEE Selector Field         |                                      |                   | 4                |                             |      |  |
|                        |            |                               |                          | Auto                       | -Negotia                   | ation Lin                      | k Partner                 | Base Pa                        | age Abil       | ity Regis                  | ter (Addr       | ess 5)                      |                                      |                   |                  |                             |      |  |
| A/N Link<br>Ability    | Next Page  | Ack                           | Remote<br>Fault          | Reserved                   | Asymm<br>Pause             | Pause                          | 100Base-T4                | 100Base-<br>TX Full-<br>Duplex | 100Base-<br>TX | 10Base-T<br>Full-Duplex    | 10Base-T        |                             | IEE                                  | E Selector Fie    | eld              |                             | 5    |  |
|                        |            |                               |                          |                            | Au                         | ito-Nego                       | tiation Ex                | pansion                        | Registe        | er (Addre                  | ss 6)           |                             |                                      |                   |                  |                             |      |  |
| A/N<br>Expansion       |            |                               |                          |                            | Rese                       | erved                          |                           |                                |                |                            | Base Page       | Parallel<br>Detect<br>Fault | Link<br>Partner<br>Next Page<br>Able | Next Page<br>Able | Page<br>Received | Link<br>Partner<br>A/N Able | 6    |  |
|                        |            |                               |                          |                            | Auto-N                     | egotiatio                      | n Next Pa                 | age Trar                       | nsmit Re       | egister (A                 | ddress 7        | )                           |                                      | I                 |                  |                             |      |  |
| A/N Next<br>Page Txmit | Next Page  | Reserved                      | Message<br>Page          | Ack 2                      | Toggle                     |                                |                           |                                |                | Message                    | Unformatted     | Code Field                  |                                      |                   |                  |                             | 7    |  |
|                        |            | •                             | •                        | Auto                       | -Negotia                   | ation Lin                      | k Partner                 | Next Pa                        | age Abil       | ity Regis                  | ter (Addr       | ess 8)                      |                                      |                   |                  |                             |      |  |
| A/N Link<br>Next Page  | Next Page  | Ack                           | Message<br>Page          | Ack 2                      | Toggle                     |                                |                           |                                |                | Message                    | Unformatted     | Code Field                  |                                      |                   |                  |                             | 8    |  |
|                        | •          |                               |                          |                            |                            | Port Co                        | onfigurati                | on Regi                        | ster (Ad       | dress 16                   | )               |                             |                                      |                   |                  |                             |      |  |

Cortina Systems<sup>®</sup> LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers



Table 102 Register Bit Map

| Reg Title             |                                                                                                                         |                 |                    |                                         |                                     |                 | n                       | Bit F                   | ields                | 1                | •               | 1                 | 1                   | n                          | 1                |                 | Addr |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------|-----------------------------------------|-------------------------------------|-----------------|-------------------------|-------------------------|----------------------|------------------|-----------------|-------------------|---------------------|----------------------------|------------------|-----------------|------|
|                       | B15                                                                                                                     | B14             | B13                | B12                                     | B11                                 | B10             | B9                      | <b>B8</b>               | B7                   | <b>B6</b>        | <b>B</b> 5      | B4                | <b>B</b> 3          | B2                         | B1               | BO              |      |
| Port Config           | Reserved                                                                                                                | Link<br>Disable | Txmit<br>Disable   | Bypass<br>Scrambler<br>(100BASE<br>-TX) | Bypass<br>4B/5B<br>(100BAS<br>E-TX) | Jabber<br>(10T) | SQE<br>(10T)            | TP<br>Loopback<br>(10T) | Reserved             | Reserved         | PRE_EN          | Reserved          | Reserved            | Far End<br>Fault<br>Enable | Reserved         | Fiber<br>Select | 16   |
|                       | Quick Status Register (Address 17)                                                                                      |                 |                    |                                         |                                     |                 |                         |                         |                      |                  |                 |                   |                     |                            |                  |                 |      |
| Quick Status          | Reserved                                                                                                                | 10/100<br>Mode  | Transmit<br>Status | Receiver<br>Status                      | Collision<br>Status                 | Link            | Duplex<br>Mode          | Auto-Neg                | Auto-Neg<br>Complete | FIFO Error       | Polarity        | Pause             | Error               | Reserved                   | Reserved         | Reserved        | 17   |
|                       |                                                                                                                         |                 |                    |                                         |                                     | Interr          | upt Enab                | le Regis                | ter (Add             | lress 18)        |                 |                   |                     |                            |                  |                 |      |
| Interrupt<br>Enable   | Reserved Counter Mask Auto                                                                                              |                 |                    |                                         |                                     |                 | Auto-Neg<br>Mask        | Speed<br>Mask           | Duplex<br>Mask       | Link Mask        | lsolate<br>Mask | Reserved          | Interrupt<br>Enable | Test<br>Interrupt          | 18               |                 |      |
|                       |                                                                                                                         |                 |                    |                                         |                                     | Interr          | upt Statu               | is Regist               | ter (Add             | ress 19)         |                 |                   |                     |                            |                  |                 |      |
| Interrupt<br>Status   | Reserved                                                                                                                |                 |                    |                                         |                                     |                 | RxER<br>Counter<br>Full | Auto-Neg<br>Done        | Speed<br>Change      | Duplex<br>Change | Link<br>Change  | lsolate<br>Change | MD<br>Interrupt     | Reserved                   | Reserved         | 19              |      |
|                       |                                                                                                                         |                 |                    |                                         |                                     | LED Co          | onfigurati              | on Regis                | ster (Ad             | dress 20)        | )               |                   |                     |                            |                  |                 |      |
| LED Config            |                                                                                                                         | LE              | D1                 |                                         |                                     | LE              | ED2                     |                         | LED3 L               |                  |                 |                   | LED                 | Freq                       | Pulse<br>Stretch | Reserved        | 20   |
|                       |                                                                                                                         |                 |                    |                                         |                                     | Receive         | Error Co                | unt Reg                 | ister (Ad            | ddress 21        | 1)              |                   |                     |                            |                  |                 |      |
| Rcv Error<br>Count    |                                                                                                                         |                 |                    |                                         |                                     |                 |                         | Receive E               | Fror Count           |                  |                 |                   |                     |                            |                  |                 | 21   |
|                       |                                                                                                                         |                 |                    | Pro                                     | gramma                              | able RMI        | I Out-of-               | Band Sig                | gnaling              | Register         | (Registe        | r 25)             |                     |                            |                  |                 |      |
| RMII OOB<br>Signaling |                                                                                                                         |                 |                    | I                                       | Reserved                            |                 |                         |                         | Bit 1                |                  |                 |                   | Bit 0               |                            | Program<br>RMII  | 25              |      |
|                       |                                                                                                                         |                 |                    |                                         |                                     | Trin            | n Enable                | Register                | r (Addre             | ss 27)           |                 |                   |                     |                            |                  |                 |      |
| Trim Enable           | Reserved Per Port Rise Time AMDIX_EN MDIX Analog Loopback Dis_EN Speed Up Enable Power_EN SLP_Det LFIT Expired Reserved |                 |                    | erved                                   | 27                                  |                 |                         |                         |                      |                  |                 |                   |                     |                            |                  |                 |      |
|                       |                                                                                                                         |                 |                    |                                         |                                     | Cable I         | Diagnosti               | cs Regis                | ster (Ad             | dress 29)        | )               |                   |                     |                            |                  |                 |      |
| Cable<br>Diagnostics  | Reser                                                                                                                   | ved             |                    | Start-Test                              |                                     | CD_EN           | Test-Done               | Fault_<br>Type          | ItLine Fault Counter |                  |                 |                   |                     | 29                         |                  |                 |      |

Cortina Systems® LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers



# 8.0 Package Specifications

Figure 64 208-Pin PQFP Plastic Package Specification





# Figure 65 241-Ball BGA23 Package Specificationss - Top/Side Views (LXT9785BC)





#### Figure 66 241-Ball BGA23 Package Specificationss - Bottom View (LXT9785BC)



#### Table 103 241-Ball BGA23 Package Dimensions

| Symbol            | Min                                                                                                                                                                                                                                                          | Nominal   | Мах   | Units |  |  |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|-------|--|--|--|--|
| A                 | 2.19                                                                                                                                                                                                                                                         | 2.38      | 2.57  | mm    |  |  |  |  |
| A1                | 0.50                                                                                                                                                                                                                                                         | 0.60      | 0.70  | mm    |  |  |  |  |
| A2                | 1.12                                                                                                                                                                                                                                                         | 1.17      | 1.22  | mm    |  |  |  |  |
| D                 | 22.90                                                                                                                                                                                                                                                        | 23.00     | 23.10 | mm    |  |  |  |  |
| D1                | 19.30                                                                                                                                                                                                                                                        | 19.50     | 19.70 | mm    |  |  |  |  |
| E                 | 22.90                                                                                                                                                                                                                                                        | 23.00     | 23.10 | mm    |  |  |  |  |
| E1                | 19.30                                                                                                                                                                                                                                                        | 19.50     | 19.70 | mm    |  |  |  |  |
| e                 | 1.27 (solder bal                                                                                                                                                                                                                                             | ll pitch) |       | mm    |  |  |  |  |
| I                 | 1.34 REF.                                                                                                                                                                                                                                                    |           |       | mm    |  |  |  |  |
| J                 | 1.34 REF.                                                                                                                                                                                                                                                    |           |       | mm    |  |  |  |  |
| М                 | 17 x 17 Matrix                                                                                                                                                                                                                                               |           |       | mm    |  |  |  |  |
| measur<br>Primary | <b>Note:</b> All dimensions and tolerances conform to ANSI Y14.5-1982. Dimension is measured at maximum solder ball diameter parallel to primary datum (-C-). Primary datum (-C-) and seating plane are defined by the spherical crowns of the solder balls. |           |       |       |  |  |  |  |



#### Table 103 241-Ball BGA23 Package Dimensions

| Symbol             | Min                                                                                                                                                                                                                                                          | Nominal | Max  | Units |  |  |  |  |  |  |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|--|--|--|--|--|--|
| b                  | 0.60                                                                                                                                                                                                                                                         | 0.75    | 0.90 | mm    |  |  |  |  |  |  |
| с                  | 0.52                                                                                                                                                                                                                                                         | 0.56    | 0.60 | mm    |  |  |  |  |  |  |
| е                  |                                                                                                                                                                                                                                                              | 1.27    | 1.27 |       |  |  |  |  |  |  |
| measure<br>Primary | <b>Note:</b> All dimensions and tolerances conform to ANSI Y14.5-1982. Dimension is measured at maximum solder ball diameter parallel to primary datum (-C-). Primary datum (-C-) and seating plane are defined by the spherical crowns of the solder balls. |         |      |       |  |  |  |  |  |  |

#### Figure 67 196-Ball BGA15 Package Specs - Top/Side Views (LXT9785MBC)





#### Figure 68 196-Ball BGA15 Package – Bottom View (LXT9785MBC)



## Table 104 196-Ball BGA15 Package Dimensions (LXT9785MBC )

| Symbol | Min Nominal M                                                                                                                                                                                      |       | Мах   | Units |  |  |  |  |  |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|--|--|--|--|--|
| A      | 1.62                                                                                                                                                                                               | 1.81  | 2.00  | mm    |  |  |  |  |  |
| A1     | 0.30                                                                                                                                                                                               | 0.40  | 0.50  | mm    |  |  |  |  |  |
| A2     | 0.80                                                                                                                                                                                               | 0.85  | 0.90  | mm    |  |  |  |  |  |
| D      | 14.90                                                                                                                                                                                              | 15.00 | 15.10 | mm    |  |  |  |  |  |
| D1     | 12.80                                                                                                                                                                                              | 13.00 | 13.20 | mm    |  |  |  |  |  |
| E      | 14.90                                                                                                                                                                                              | 15.00 | 15.10 | mm    |  |  |  |  |  |
| E1     | 12.80                                                                                                                                                                                              | 13.00 | 13.20 | mm    |  |  |  |  |  |
| е      | 1.00 (solder ball p                                                                                                                                                                                | itch) |       | mm    |  |  |  |  |  |
| I      | 1.00 REF.                                                                                                                                                                                          |       |       | mm    |  |  |  |  |  |
| J      | 1.00 REF.                                                                                                                                                                                          |       |       | mm    |  |  |  |  |  |
| М      | 14 x 14 Matrix                                                                                                                                                                                     |       |       | mm    |  |  |  |  |  |
| b      | 0.40                                                                                                                                                                                               | 0.50  | 0.60  | mm    |  |  |  |  |  |
| с      | 0.52                                                                                                                                                                                               | 0.56  | 0.60  | mm    |  |  |  |  |  |
| е      |                                                                                                                                                                                                    | 1.00  |       | mm    |  |  |  |  |  |
| 198    | <b>Note:</b> All dimensions and tolerances conform to ANSI Y14.5-<br>1982.Dimension is measured at maximum solder ball diameter<br>parallel to primary datum (-C-) Primary datum (-C-) and seating |       |       |       |  |  |  |  |  |

parallel to primary datum (-C-). Primary datum (-C-) and seating plane are defined by the spherical crowns of the solder balls.



# 8.1 Top Label Markings

Figure 69 shows a sample PBGA package for the LXT9785/LXT9785E (Part numbers: FWLXT9785BC.C2V, FWLXT9785BC.D0 [241-Pin]).

#### Notes:

- 1. In contrast to the Pb-Free (RoHS-compliant) PBGA package, the non-RoHScompliant package does not have the "e1" symbol in the last line of the package label.
  - 2. Further information regarding RoHS and lead-free components can be obtained from your local Cortina representative.

#### Figure 69 Example of Top Marking Information Labeled as Cortina Systems, Inc.



Earlier versions of the silicon may be marked as either Intel\* or Level One Communications\* as shown in the examples in Figure 70 and Figure 71.

# Figure 70 Example of Top Marking Information Labeled as Intel Corporation\*





# Figure 71 Example of Top Marking Information Labeled as Level One Communications\*



LXT9785/LXT9785E Datasheet 249241, Revision 11.0 16 April 2007



# 9.0 Ordering Information

Table 105 and Figure 72 provide product ordering information.

#### Table 105 Product Information

| Number           | Revision | Package Type | Pin Count | <b>RoHS</b> Compliant |  |
|------------------|----------|--------------|-----------|-----------------------|--|
| FWLXT9785BC.D0   | D0       | PBGA         | 241       | No                    |  |
| PRLXT9785BC.D0   | D0       | PBGA         | 241       | Yes                   |  |
| FWLXT9785EBC.D0  | D0       | PBGA         | 241       | No                    |  |
| PRLXT9785EBC.D0  | D0       | PBGA         | 241       | Yes                   |  |
| FWLXT9785BC.C2V  | C2V      | PBGA         | 241       | No                    |  |
| PRLXT9785BC.C2V  | C2V      | PBGA         | 241       | Yes                   |  |
| FWLXT9785EBC.C2V | C2V      | PBGA         | 241       | No                    |  |
| PRLXT9785EBC.C2V | C2V      | PBGA         | 241       | Yes                   |  |
| GDLXT9785MBC.D0  | D0       | PBGA         | 196       | No                    |  |
| LULXT9785MBC.D0  | D0       | PBGA         | 196       | Yes                   |  |
| HBLXT9785HC.D0   | D0       | HQFP         | 208       | No                    |  |
| WBLXT9785HC.D0   | D0       | HQFP         | 208       | Yes                   |  |
| HBLXT9785EHC.D0  | D0       | HQFP         | 208       | No                    |  |
| WBLXT9785EHC.D0  | D0       | HQFP         | 208       | Yes                   |  |
| HBLXT9785HE.D0   | D0       | HQFP         | 208       | No                    |  |
| WBLXT9785HE.D0   | D0       | HQFP         | 208       | Yes                   |  |
| HBLXT9785EHC.C2V | C2V      | HQFP         | 208       | No                    |  |
| WBLXT9785EHC.C2V | C2V      | HQFP         | 208       | Yes                   |  |
| HBLXT9785HC.C2V  | C2V      | HQFP         | 208       | No                    |  |
| WBLXT9785HC.C2V  | C2V      | HQFP         | 208       | Yes                   |  |
| HBLXT9785HE.C2V  | C2V      | HQFP         | 208       | No                    |  |
| WBLXT9785HE.C2V  | C2V      | HQFP         | 208       | Yes                   |  |



#### Figure 72 Ordering Information - Sample



LXT9785/LXT9785E Datasheet 249241, Revision 11.0 16 April 2007



# **Contact Information**

Cortina Systems, Inc. 840 W. California Ave Sunnyvale, CA 94086

408-481-2300

sales@cortina-systems.com

apps@cortina-systems.com

www.cortina-systems.com

\*Other names and brands may be claimed as the property of others.

© Cortina Systems, Inc. 2007

Cortina Systems® LXT9785 and LXT9785E Advanced 8-Port 10/100 Mbps PHY Transceivers

This document contains information proprietary to Cortina Systems, Inc. Any use or disclosure, in whole or in part, of this information to any unauthorized party, for any purposes other than that for which it is provided is expressly prohibited except as authorized by Cortina Systems, Inc. in writing. Cortina Systems, Inc. reserves its rights to pursue both civil and criminal penalties for copying or disclosure of this material without authorization.

News & Events

search

Support

keyword(s)



#### SONET/SDH Ethernet RPR & ATM FEC/OTN

PDH Telecom PON

**Digital Home Processors** 

#### LXT9785/9785E

- Low-Power 8-Port Ethernet Transceiver

The LXT9785 and LXT9785E are Cortina's lowest power, highest performance octal 10/100 transceivers. The LXT9785/9785E transceivers simplify multi-port switch design through low power, previous-generation register compatibility, and multiple interfaces. The LXT9785/9785E transceiver complies with all applicable requirements of IEEE 802.3 standards and demonstrates superior Ethernet performance with operation up to 200 meters. LXT9785 and LXT9785E are identical except for the Voice over IP (VoIP) telephony features included in the LXT9785E transceiver. The LXT9785E is an enhanced version of the LXT9785 that detects data terminal equipment (DTE) capable of being powered remotely from the switch over a Category 5 cable. The system can use the information collected by the LXT9785E to apply power over the cable if the link partner requires it, such as an IP telephone. The LXT9785E offers an easy to use solution for OEMs designing VoIP systems that need to be as robust as typical PBX-based telephone systems.

#### Ordering Information

#### Click to see leaded to lead free designator codes ...

For customer inquiries, please send to: customerservice@cortina-systems.com and to place orders, please review the Customer Order Process.

| Basename      | Order Code             | RoHS Status | Media Type | Package | Leads | End of Life |
|---------------|------------------------|-------------|------------|---------|-------|-------------|
| LXT9785       | WBLXT9785HE.D0-865114  | RoHS 6      | TRAY       | HQFP    | 208   | No          |
| LXT9785       | WBLXT9785HE.D0-865115  | RoHS 6      | T&R        | HQFP    | 208   | No          |
| LXT9785       | WBLXT9785HC.D0-865112  | RoHS 6      | TRAY       | HQFP    | 208   | No          |
| LXT9785       | WBLXT9785HC.D0-865113  | RoHS 6      | T&R        | HQFP    | 208   | No          |
| LXT9785       | WBLXT9785EHC.D0-865110 | RoHS 6      | TRAY       | HQFP    | 208   | No          |
| LXT9785       | WBLXT9785EHC.D0-865111 | RoHS 6      | T&R        | HQFP    | 208   | No          |
| LXT9785       | PRLXT9785EBC.D0-865125 | RoHS 6      | TRAY       | PBGA    | 241   | No          |
| LXT9785       | PRLXT9785EBC.D0-865129 | RoHS 6      | T&R        | PBGA    | 241   | No          |
| LXT9785       | PRLXT9785BC.D0-865126  | RoHS 6      | TRAY       | PBGA    | 241   | Yes         |
| LXT9785       | PRLXT9785BC.D0-865127  | RoHS 6      | T&R        | PBGA    | 241   | Yes         |
| LXT9785       | LULXT9785MBC.D0-865133 | RoHS 6      | TRAY       | PBGA    | 196   | No          |
| LXT9785       | LULXT9785MBC.D0-865118 | RoHS 6      | T&R        | PBGA    | 196   | No          |
| LXT9785       | GDLXT9785MBC.D0-854705 | RoHS 5      | TRAY       | PBGA    | 196   | No          |
| LXT9785       | FWLXT9785EBC.D0-853300 | RoHS 5      | TRAY       | PBGA    | 241   | Yes         |
| LXT9785       | FWLXT9785EBC.D0-853304 | RoHS 5      | T&R        | PBGA    | 241   | Yes         |
| LXT9785       | FWLXT9785BC.D0-853308  | RoHS 5      | TRAY       | PBGA    | 241   | Yes         |
| LXT9785       | FWLXT9785BC.D0-853312  | RoHS 5      | T&R        | PBGA    | 241   | Yes         |
| LXT9785/9785E | GWLXT9785BC.D0-998803  | RoHS 5      | TRAY       | CABGA   | 241   | No          |
| LXT9785/9785E | QWLXT9785BC.D0-998807  | RoHS 6      | TRAY       | CABGA   | 241   | No          |

Contact Us