SDAS156D - APRIL 1982 - REVISED AUGUST 2000

- Synchronous Load
- Direct Overriding Clear
- Parallel-to-Serial Conversion
- Package Options Include Plastic Small-Outline (D) and Shrink Small-Outline (DB) Packages and Standard Plastic (N) DIP

#### description

The SN74ALS166 parallel-load 8-bit shift register is compatible with most other TTL logic families. All inputs are buffered to lower the drive requirements. Input clamping diodes minimize switching transients and simplify system design.

| D, DB, OR N PACKAGE<br>(TOP VIEW) |   |    |                 |  |  |  |  |  |  |  |
|-----------------------------------|---|----|-----------------|--|--|--|--|--|--|--|
| в[                                | 1 | 16 | V <sub>CC</sub> |  |  |  |  |  |  |  |
|                                   | 2 | 15 | SH/LD           |  |  |  |  |  |  |  |
|                                   | 3 | 14 | H               |  |  |  |  |  |  |  |
|                                   | 4 | 13 | Q <sub>H</sub>  |  |  |  |  |  |  |  |
|                                   | 5 | 12 | G               |  |  |  |  |  |  |  |
|                                   | 6 | 11 | F               |  |  |  |  |  |  |  |
|                                   | 7 | 10 | E               |  |  |  |  |  |  |  |
|                                   | 8 | 9  | CLR             |  |  |  |  |  |  |  |

These parallel-in or serial-in, serial-out registers have a complexity of 77 equivalent gates on the chip. They feature gated clocks (CLK and CLK INH) inputs and an overriding clear (CLR) input. The parallel-in or serial-in modes are established by the shift/load (SH/LD) input. When high, SH/LD enables the serial data (SER) input and couples the eight flip-flops for serial shifting with each clock pulse. When low, the parallel (broadside) data (A–H) inputs are enabled and synchronous loading occurs on the next clock pulse. During parallel loading, serial data flow is inhibited. Clocking is accomplished on the low-to-high-level edge of the clock pulse through a two-input positive-NOR gate, permitting one input to be used as a clock-enable or clock-inhibit function. Holding either of the clock inputs high inhibits clocking; holding either low enables the other clock input. This allows the system clock to be free running and the register can be stopped on command with the clock input. CLK INH should be changed to the high level only when CLK is high. The buffered CLR overrides all other inputs, including CLK, and sets all flip-flops to zero.

|     |       | INP     | UTS        |     |          | INTE            | RNAL            |                          |  |  |  |  |  |
|-----|-------|---------|------------|-----|----------|-----------------|-----------------|--------------------------|--|--|--|--|--|
| CLR | SH/LD | CLK INH | CLK        | 0ED | PARALLEL | Ουτι            | PUTS            | OUTPUT<br>Q <sub>H</sub> |  |  |  |  |  |
| CLR | 5H/LD |         | CLK        | SER | ΑΗ       | QA              | QB              | ₩                        |  |  |  |  |  |
| L   | Х     | Х       | Х          | Х   | Х        | L               | L               | L                        |  |  |  |  |  |
| н   | Х     | L       | L          | Х   | Х        | Q <sub>A0</sub> | $Q_{B0}$        | Q <sub>H0</sub>          |  |  |  |  |  |
| н   | L     | L       | $\uparrow$ | Х   | ah       | а               | b               | h                        |  |  |  |  |  |
| н   | Н     | L       | $\uparrow$ | Н   | Х        | н               | Q <sub>An</sub> | Q <sub>Gn</sub>          |  |  |  |  |  |
| н   | Н     | L       | $\uparrow$ | L   | Х        | L               | Q <sub>An</sub> | Q <sub>Gn</sub>          |  |  |  |  |  |
| н   | Х     | Н       | $\uparrow$ | Х   | х        | Q <sub>A0</sub> | $Q_{B0}$        | Q <sub>H0</sub>          |  |  |  |  |  |

FUNCTION TABLE

The SN74ALS166 is characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2000, Texas Instruments Incorporated

1

SDAS156D - APRIL 1982 - REVISED AUGUST 2000

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Standard 91-1984 and IEC Publication 617-12.



### logic diagram (positive logic)



SDAS156D - APRIL 1982 - REVISED AUGUST 2000



typical clear, shift, load, inhibit, and shift sequences

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub><br>Input voltage range, V <sub>I</sub> |            |                |
|------------------------------------------------------------------------------|------------|----------------|
| Package thermal impedance, $\theta_{IA}$ (see Note 1):                       |            |                |
|                                                                              | DB package | 82°C/W         |
|                                                                              | N package  | 67°C/W         |
| Storage temperature range, T <sub>stg</sub>                                  |            | -65°C to 150°C |

 Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
 NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7.

#### recommended operating conditions

|     |                                | MIN | NOM | MAX  | UNIT |
|-----|--------------------------------|-----|-----|------|------|
| Vcc | Supply voltage                 | 4.5 | 5   | 5.5  | V    |
| VIH | High-level input voltage       | 2   |     |      | V    |
| VIL | Low-level input voltage        |     |     | 0.8  | V    |
| ЮН  | High-level output current      |     |     | -0.4 | mA   |
| IOL | Low-level output current       |     |     | 8    | mA   |
| TA  | Operating free-air temperature | 0   |     | 70   | °C   |



SDAS156D - APRIL 1982 - REVISED AUGUST 2000

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TES                                 | TEST CONDITIONS           |                    |      |      |    |  |
|-----------------|-------------------------------------|---------------------------|--------------------|------|------|----|--|
| VIK             | $V_{CC} = 4.5 V,$                   | lj = -18 mA               |                    |      | -1.5 | V  |  |
| Vон             | $V_{CC} = 4.5 V \text{ to } 5.5 V,$ | I <sub>OH</sub> = -0.4 mA | V <sub>CC</sub> -2 |      |      | V  |  |
| Ve              | V <sub>CC</sub> = 4.5 V             | $I_{OL} = 4 \text{ mA}$   |                    | 0.25 | 0.4  | V  |  |
| VOL             | VCC = 4.5 V                         | $I_{OL} = 8 \text{ mA}$   |                    | 0.35 | 0.5  | v  |  |
| lj              | $V_{CC} = 5.5 V,$                   | V <sub>I</sub> = 7 V      |                    |      | 0.1  | mA |  |
| IIH             | $V_{CC} = 5.5 V,$                   | V <sub>I</sub> = 2.7 V    |                    |      | 20   | μA |  |
| ۱ <sub>IL</sub> | $V_{CC} = 5.5 V,$                   | $V_{I} = 0.4 V$           |                    |      | -0.1 | mA |  |
| IO‡             | V <sub>CC</sub> = 5.5 V,            | V <sub>O</sub> = 2.25 V   | -30                |      | -112 | mA |  |
| ICC             | V <sub>CC</sub> = 5.5 V,            | See Note 2                |                    | 14   | 24   | mA |  |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>. NOTE 2: With 4.5 V applied to SER and all other inputs, except the clock, grounded, I<sub>CC</sub> is measured after a clock transition from 0 V to 4.5 V.

# timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|                 |                            |              | MIN | MAX | UNIT |
|-----------------|----------------------------|--------------|-----|-----|------|
| fclock          | Clock frequency            |              |     | 45  | MHz  |
|                 |                            | CLR low      | 9   |     |      |
| tw              | Pulse duration             | CLK high     | 10  |     | ns   |
|                 |                            | CLK low      | 10  |     |      |
|                 |                            | SH/LD        | 16  |     |      |
| t <sub>su</sub> | Setup time before CLK↑     | Data         | 7   |     | ns   |
|                 |                            | CLR inactive | 11  |     |      |
| t <sub>h</sub>  | Hold time, data after CLK↑ |              | 3   |     | ns   |

# switching characteristics over recommended operating conditions (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | түр† | MAX | UNIT |
|------------------|-----------------|----------------|-----|------|-----|------|
| fmax             |                 |                | 45  |      |     | MHz  |
| <sup>t</sup> PHL | CLR             | Q <sub>H</sub> | 4   | 9    | 14  | ns   |
| <sup>t</sup> PLH | CLK             | 0              | 2   | 7    | 12  | 200  |
| <sup>t</sup> PHL | ULK             | Q <sub>H</sub> | 2   | 9    | 13  | ns   |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .



SDAS156D - APRIL 1982 - REVISED AUGUST 2000

#### PARAMETER MEASUREMENT INFORMATION



| TEST TABLE FOR SYNCHRONOUS INPUTS |                                  |                                      |  |  |  |  |  |  |  |  |
|-----------------------------------|----------------------------------|--------------------------------------|--|--|--|--|--|--|--|--|
| DATA INPUT<br>FOR TEST            | SH/LD OUTPUT TEST<br>(see Note B |                                      |  |  |  |  |  |  |  |  |
| Н                                 | 0 V                              | Q <sub>H</sub> at t <sub>n + 1</sub> |  |  |  |  |  |  |  |  |
| Serial input                      | 4.5 V                            | Q <sub>H</sub> at t <sub>n + 1</sub> |  |  |  |  |  |  |  |  |

#### LOAD CIRCUIT FOR OUTPUT UNDER TEST



- NOTES: A. CL includes probe and jig capacitance.
  - B. Propagation delay times (tpLH and tpHL) are measured at tn+1. Proper shifting of data is verified at tn+8 with a functional test.
  - C. A clear pulse is applied prior to each test.
  - D.  $t_n = bit time before clocking transition, t_{n+1} = bit time after one clocking transition, and t_{n+8} = bit time after eight clocking transitions.$
  - E. The clock pulse has the following characteristics: t<sub>W</sub>(clock) ≤ 20 ns and PRR = 1 MHz. The clear pulse has the following characteristics: t<sub>W</sub>(clear) ≤ 20 ns.
  - F. All pulse generators have the following characteristics:  $Z_O \approx 50 \Omega$ ;  $t_f = t_f = 2 \text{ ns. Duty cycle} = 50\%$  when testing  $f_{max}$ .

#### Figure 1. Load Circuit and Voltage Waveforms





#### **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |               |              |                    |      |                |                 | (6)                           |                    |              |                         |         |
| SN74ALS166D      | ACTIVE        | SOIC         | D                  | 16   | 40             | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | ALS166                  | Samples |
| SN74ALS166DBR    | ACTIVE        | SSOP         | DB                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | G166                    | Samples |
| SN74ALS166DR     | ACTIVE        | SOIC         | D                  | 16   | 2500           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | ALS166                  | Samples |
| SN74ALS166N      | ACTIVE        | PDIP         | N                  | 16   | 25             | RoHS & Green    | NIPDAU                        | N / A for Pkg Type | 0 to 70      | SN74ALS166N             | Samples |
| SN74ALS166NSR    | ACTIVE        | SO           | NS                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM | 0 to 70      | ALS166                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

10-Dec-2020

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74ALS166DBR               | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74ALS166DR                | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74ALS166NSR               | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |



www.ti.com

### PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74ALS166DBR | SSOP         | DB              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74ALS166DR  | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| SN74ALS166NSR | SO           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

3-Jun-2022

### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74ALS166D | D            | SOIC         | 16   | 40  | 507    | 8      | 3940   | 4.32   |
| SN74ALS166N | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| SN74ALS166N | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

### N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **NS0016A**



### **PACKAGE OUTLINE**

SOP - 2.00 mm max height

SOP



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- Per ASME Y14.5M.
  This drawing is subject to change without notice.
  This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



# NS0016A

## **EXAMPLE BOARD LAYOUT**

### SOP - 2.00 mm max height

SOP



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## NS0016A

## **EXAMPLE STENCIL DESIGN**

### SOP - 2.00 mm max height

SOP



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

### D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **DB0016A**



# **PACKAGE OUTLINE**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not

- exceed 0.15 mm per side. 4. Reference JEDEC registration MO-150.



# DB0016A

# **EXAMPLE BOARD LAYOUT**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DB0016A

# **EXAMPLE STENCIL DESIGN**

### SSOP - 2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

8. Board assembly site may have different recommendations for stencil design.



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0°-10° Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated