#### Important notice Dear Customer, On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below. Instead of <a href="http://www.nxp.com">http://www.nxp.com</a>, <a href="http://www.semiconductors.philips.com/">http://www.nxp.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>, Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email) Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below: - © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved Should be replaced with: - © Nexperia B.V. (year). All rights reserved. If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding, Kind regards, Team Nexperia # 74LVT244A; 74LVTH244A 3.3 V octal buffer/line driver; 3-state Rev. 04 — 3 September 2008 **Product data sheet** #### **General description** 1. The 74LVT244A; 74LVTH244A is a high-performance BiCMOS product designed for V<sub>CC</sub> operation at 3.3 V. This device is an octal buffer that is ideal for driving bus lines. The device features two output enables $(1\overline{OE}, 2\overline{OE})$ , each controlling four of the 3-state outputs. #### 2. **Features** - Octal bus interface - 3-state buffers - Output capability: +64 mA and -32 mA - TTL input and output switching levels - Input and output interface capability to systems at 5 V supply - Bus hold data inputs eliminate need for external pull-up resistors to hold unused inputs - Live insertion and extraction permitted - Power-up 3-state - No bus current loading when output is tied to 5 V bus - Latch-up protection - ◆ JESD78 Class II exceeds 500 mA - **ESD** protection: - HBM JESD22-A114E exceeds 2000 V - MM JESD22-A115-A exceeds 200 V #### **Ordering information** 3. Table 1. **Ordering information** | Type number | Package | | | | | | | | |--------------|--------------------------------------------------|----------|-------------------------------------------------------------------------------------------|----------|--|--|--|--| | | Temperature range | Name | Description | Version | | | | | | 74LVT244AD | –40 °C to +85 °C | SO20 | plastic small outline package; 20 leads; | SOT163-1 | | | | | | 74LVTH244AD | | | body width 7.5 mm | | | | | | | 74LVT244ADB | –40 °C to +85 °C | SSOP20 | plastic shrink small outline package; 20 leads; | SOT339-1 | | | | | | 74LVTH244ADB | | | body width 5.3 mm | | | | | | | 74LVT244APW | $-40~^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ | TSSOP20 | plastic thin shrink small outline package; 20 leads; | SOT360-1 | | | | | | 74LVTH244APW | | | body width 4.4 mm | | | | | | | 74LVT244ABQ | –40 °C to +85 °C | DHVQFN20 | plastic dual in-line compatible thermal enhanced | SOT764-1 | | | | | | 74LVTH244ABQ | _ | | very thin quad flat package; no leads; 20 terminals; body $2.5 \times 4.5 \times 0.85$ mm | | | | | | # 4. Functional diagram ### 5. Pinning information #### 5.1 Pinning ### 5.2 Pin description Table 2. Pin description | Symbol | Pin | Description | |-----------------------------------|----------------|----------------------------------| | 1 <del>OE</del> , 2 <del>OE</del> | 1, 19 | output enable input (active low) | | 1A0, 1A1, 1A2, 1A3 | 2, 4, 6, 8 | data input | | 2Y0, 2Y1, 2Y2, 2Y3 | 9, 7, 5, 3 | data output | | GND | 10 | ground (0 V) | | 2A0, 2A1, 2A2, 2A3 | 11, 13, 15, 17 | data input | | 1Y0, 1Y1, 1Y2, 1Y3, | 18, 16, 14, 12 | data output | | V <sub>CC</sub> | 20 | supply voltage | ### 6. Functional description #### 6.1 Function table Table 3. Function table [1] | Control | Input | Output | |---------|-------|--------| | nŌĒ | nAn | nYn | | L | L | L | | | Н | Н | | Н | X | Z | <sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = high-impedance OFF-state. ### 7. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). | | | 0 ) ( ) 0 | | (0 | , | |------------------|-------------------------|--------------------------------------------------|------------------|------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | $V_{CC}$ | supply voltage | | -0.5 | +4.6 | V | | $V_{I}$ | input voltage | | [ <u>1]</u> -0.5 | +7.0 | V | | V <sub>O</sub> | output voltage | output in OFF-state or HIGH-state | <u>[1]</u> –0.5 | +7.0 | V | | I <sub>IK</sub> | input clamping current | V <sub>I</sub> < 0 V | - | -50 | mA | | I <sub>OK</sub> | output clamping current | V <sub>O</sub> < 0 V | - | -50 | mA | | I <sub>O</sub> | output current | output in LOW-state | - | 128 | mA | | | | output in HIGH-state | - | -64 | mA | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | | Tj | junction temperature | | [2] - | 150 | °C | | P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 \text{ to } +85 ^{\circ}\text{C}$ | <u>[3]</u> | 500 | mW | <sup>[1]</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed. ### 8. Recommended operating conditions Table 5. Operating conditions | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------|------------|-----|-----|-----|------| | $V_{CC}$ | supply voltage | | 2.7 | - | 3.6 | V | | $V_{I}$ | input voltage | | 0 | - | 5.5 | V | | I <sub>OH</sub> | HIGH-level output current | | - | - | -32 | mA | 74LVT\_LVTH244A\_4 © NXP B.V. 2008. All rights reserved. <sup>[2]</sup> The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. <sup>[3]</sup> For SO20 packages: above 70 °C derate linearly with 8 mW/K. For SSOP20 and TSSOP20 packages: above 60 °C derate linearly with 5.5 mW/K. For DHVQFN20 packages: above 60 °C derate linearly with 4.5 mW/K. Table 5. Operating conditions ...continued | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|-------------------------------------|--------------------------------------------------|-----|-----|-----|------| | $I_{OL}$ | LOW-level output current | none | - | - | 32 | mA | | | | current duty cycle $\leq$ 50 %; $f_i \geq$ 1 kHz | - | - | 64 | mA | | T <sub>amb</sub> | ambient temperature | in free-air | -40 | - | +85 | °C | | $\Delta t/\Delta V$ | input transition rise and fall rate | outputs enabled | - | - | 10 | ns/V | ### 9. Static characteristics #### Table 6. Static characteristics At recommended operating conditions; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|------|------| | T <sub>amb</sub> = - | 40 °C to +85 °C [1] | | | | | | | $V_{IK}$ | input clamping voltage | $V_{CC} = 2.7 \text{ V}; I_{IK} = -18 \text{ mA}$ | -1.2 | -0.9 | - | V | | $V_{IH}$ | HIGH-level input voltage | | 2.0 | - | - | V | | $V_{IL}$ | LOW-level input voltage | | - | - | 8.0 | V | | $V_{OH}$ | HIGH-level output voltage | $V_{CC}$ = 2.7 V to 3.6 V; $I_{OH}$ = -100 $\mu A$ | V <sub>CC</sub> – 0.2 | V <sub>CC</sub> - 0.1 | - | V | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V; } I_{OH} = -8 \text{ mA}$ | 2.4 | 2.5 | - | V | | | | $V_{CC} = 3.0 \text{ V}; I_{OH} = -32 \text{ mA}$ | 2.0 | 2.2 | - | V | | V <sub>OL</sub> | LOW-level output voltage | $V_{CC}$ = 2.7 V; $I_{OL}$ = 100 $\mu A$ | - | 0.1 | 0.2 | V | | | | $V_{CC} = 2.7 \text{ V}; I_{OL} = 24 \text{ mA}$ | - | 0.3 | 0.5 | V | | | | $V_{CC} = 3.0 \text{ V}; I_{OL} = 16 \text{ mA}$ | - | 0.25 | 0.4 | V | | | | $V_{CC} = 3.0 \text{ V}; I_{OL} = 32 \text{ mA}$ | - | 0.3 | 0.5 | V | | | | $V_{CC} = 3.0 \text{ V}; I_{OL} = 64 \text{ mA}$ | - | 0.4 | 0.55 | V | | l <sub>l</sub> | input leakage current | all input pins | | | | | | | | $V_{CC} = 0 \text{ V or } 3.6 \text{ V; } V_{I} = 5.5 \text{ V}$ | - | 0.1 | 10 | μΑ | | | | control pins | | | | | | | | $V_{CC} = 3.6 \text{ V}; V_I = V_{CC} \text{ or GND}$ | - | ±0.1 | ±1 | μΑ | | | | data pins | [2] | | | | | | | $V_{CC} = 3.6 \text{ V}; V_{I} = V_{CC}$ | - | 0.1 | 1 | μΑ | | | | $V_{CC} = 3.6 \text{ V}; V_I = 0 \text{ V}$ | <b>–</b> 5 | -1 | _ | μΑ | | l <sub>OFF</sub> | power-off leakage current | $V_{CC} = 0 \text{ V}$ ; $V_I \text{ or } V_O = 0 \text{ V}$ to 4.5 V | - | 1 | ±100 | μΑ | | I <sub>BHL</sub> | bus hold LOW current | $V_{CC} = 3 \text{ V}; V_{I} = 0.8 \text{ V}$ | [ <u>3]</u> 75 | 150 | - | μΑ | | I <sub>BHH</sub> | bus hold HIGH current | $V_{CC} = 3 \text{ V}; V_{I} = 2.0 \text{ V}$ | _ | -150 | -75 | μΑ | | I <sub>BHLO</sub> | bus hold LOW overdrive current | nAn input;<br>$V_{CC} = 0 \text{ V to } 3.6 \text{ V; } V_I = 3.6 \text{ V}$ | 500 | - | - | μΑ | | Івнно | bus hold HIGH overdrive current | nAn input;<br>$V_{CC} = 0 \text{ V to } 3.6 \text{ V; } V_I = 3.6 \text{ V}$ | - | - | -500 | μΑ | | I <sub>LO</sub> | output leakage current | nYn output in HIGH-state when $V_O > V_{CC}$ ; $V_O = 5.5 \text{ V}$ ; $V_{CC} = 3.0 \text{ V}$ | - | 60 | 125 | μΑ | | I <sub>O(pu/pd)</sub> | power-up/power-down output current | $V_{CC} \le 1.2 \text{ V}; V_O = 0.5 \text{ V to } V_{CC};$<br>$V_I = \text{GND or } V_{CC}; \text{ n} \overline{\text{OE}} = \text{don't care}$ | <u>[4]</u> _ | ±1 | ±100 | μΑ | Table 6. Static characteristics ... continued At recommended operating conditions; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------|-----|------|------|------| | l <sub>OZ</sub> | OFF-state output current | $V_{CC}$ = 3.6 V; $V_I$ = $V_{IH}$ or $V_{IL}$ | | | | | | | | | V <sub>O</sub> = 3.0 V | | - | 1 | 5 | μΑ | | | | V <sub>O</sub> = 0.5 V | | -5 | -1 | _ | μΑ | | I <sub>CC</sub> | supply current | $V_{CC}$ = 3.6 V; $V_{I}$ = GND or $V_{CC}$ ; $I_{O}$ = 0 A | | | | | | | | | output HIGH | | - | 0.13 | 0.19 | mΑ | | | | output LOW | | - | 3 | 12 | mΑ | | | | outputs disabled | <u>[5]</u> | - | 0.13 | 0.19 | mΑ | | $\Delta I_{CC}$ | additional supply current | per input pin; $V_{CC} = 3.0 \text{ V}$ to 3.6 V; one input at $V_{CC} - 0.6 \text{ V}$ and other inputs at $V_{CC}$ or GND | <u>[6]</u> | - | 0.1 | 0.2 | mA | | C <sub>I</sub> | input capacitance | $V_I = 0 V \text{ or } 3.0 V$ | | - | 4 | - | pF | | Co | output capacitance | outputs disabled; $V_O = 0 \text{ V or } 3.0 \text{ V}$ | | - | 8 | - | pF | <sup>[1]</sup> All typical values are at $T_{amb} = 25$ °C. # 10. Dynamic characteristics Table 7. Dynamic characteristics Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 7. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------|-------------------------------------|--------------------------------------------|-----|-----|------------------|------------------| | $T_{amb} = -40^{\circ}$ | °C to +85 °C [1] | | | | | | | t <sub>PLH</sub> | LOW to HIGH | nAn to nYn; see Figure 5 | | | | | | | propagation delay | $V_{CC} = 2.7 \text{ V}$ | - | - | 5.0 | ns | | | | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ | 1 | 2.5 | 4.1 | ns | | t <sub>PHL</sub> | HIGH to LOW | nAn to nYn; see Figure 5 | | | | | | p | propagation delay | $V_{CC} = 2.7 \text{ V}$ | - | - | 5.1 | ns | | | | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ | 1 | 2.6 | 4.1 | ns | | t <sub>PZH</sub> | OFF-state to HIGH propagation delay | see Figure 6 | | | | | | | | $V_{CC} = 2.7 \text{ V}$ | - | - | 6.3 | ns | | | | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ | 1 | 3.2 | 5.2 | ns | | t <sub>PZL</sub> | OFF-state to LOW | see Figure 6 | | | | | | | propagation delay | $V_{CC} = 2.7 \text{ V}$ | - | - | 6.7 | ns | | | | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ | 1.1 | 3.1 | 5.2 | ns | | t <sub>PHZ</sub> | HIGH to OFF-state | see Figure 6 | | | | | | | propagation delay | $V_{CC} = 2.7 \text{ V}$ | - | - | 6.3 | ns | | | | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ | 1.9 | 3.3 | 5.6 | ns | | 74LVT_LVTH244A_4 | | | | | © NXP B.V. 2008. | All rights reser | <sup>[2]</sup> Unused pins at V<sub>CC</sub> or GND. <sup>[3]</sup> This is the bus hold overdrive current required to force the input to the opposite logic state. <sup>[4]</sup> This parameter is valid for any $V_{CC}$ between 0 V and 1.2 V with a transition time of up to 10 ms. From $V_{CC}$ = 1.2 V to $V_{CC}$ = 3.3 V $\pm$ 0.3 V a transition time of 100 $\mu$ s is permitted. This parameter is valid for $T_{amb}$ = 25 °C only. <sup>[5]</sup> $I_{CC}$ is measured with outputs pulled to $V_{CC}$ or GND. <sup>[6]</sup> This is the increase in supply current for each input at the specified voltage level other than V<sub>CC</sub> or GND. Table 7. Dynamic characteristics ...continued Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 7. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------|------------------------------------|----------------------------------|-----|-----|-----|------| | $t_{PLZ}$ | LOW to OFF-state propagation delay | see Figure 6 | | | | | | | | V <sub>CC</sub> = 2.7 V | - | - | 5.6 | ns | | | | V <sub>CC</sub> = 3.0 V to 3.6 V | 1.8 | 3.3 | 5.1 | ns | <sup>[1]</sup> All typical values are at $V_{CC}$ = 3.3 V and $T_{amb}$ = 25 °C. ### 11. Waveforms Measurement points are given in Table 8. $V_{\text{OL}}$ and $V_{\text{OH}}$ are typical voltage output levels that occur with the output load. Fig 5. Propagation delay input (nAn) to output (nYn) propagation delays Measurement points are given in Table 8. $V_{OL}$ and $V_{OH}$ are typical voltage output levels that occur with the output load. Fig 6. 3-state output enable and disable times Table 8. Measurement points | Input | Output | | | |---------|----------------|-------------------------|-------------------------| | $V_{M}$ | V <sub>M</sub> | V <sub>X</sub> | V <sub>Y</sub> | | 1.5 V | 1.5 V | V <sub>OL</sub> + 0.3 V | V <sub>OH</sub> – 0.3 V | 74LVT\_LVTH244A\_4 © NXP B.V. 2008. All rights reserved. 001aai546 Test data is given in Table 9. Definitions test circuit: R<sub>L</sub> = Load resistance. $C_L$ = Load capacitance including jig and probe capacitance. $R_T$ = Termination resistance should be equal to output impedance $Z_o$ of the pulse generator. $V_{EXT}$ = Test voltage for switching times. Fig 7. Load circuitry for switching times Table 9. Test data | Input | | | Load | | V <sub>EXT</sub> | | | | |---------|------------------------------|--------|----------|-------|-------------------------------------|-------------------------------------|-------------------------------------|------| | $V_{I}$ | $V_l$ $f_i$ $t_W$ $t_r, t_f$ | | CL | $R_L$ | t <sub>PHZ</sub> , t <sub>PZH</sub> | t <sub>PLZ</sub> , t <sub>PZL</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> | | | 2.7 V | ≤ 10 MHz | 500 ns | ≤ 2.5 ns | 50 pF | 500 Ω | GND | 6 V | open | ### 12. Package outline #### SO20: plastic small outline package; 20 leads; body width 7.5 mm SOT163-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | ρ | v | w | у | z <sup>(1)</sup> | θ | |--------|-----------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----| | mm | 2.65 | 0.3<br>0.1 | 2.45<br>2.25 | 0.25 | 0.49<br>0.36 | 0.32<br>0.23 | 13.0<br>12.6 | 7.6<br>7.4 | 1.27 | 10.65<br>10.00 | 1.4 | 1.1<br>0.4 | 1.1<br>1.0 | 0.25 | 0.25 | 0.1 | 0.9<br>0.4 | 8° | | inches | 0.1 | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 | 0.013<br>0.009 | 0.51<br>0.49 | 0.30<br>0.29 | 0.05 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016 | 0° | #### Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. | | EUROPEAN | ISSUE DATE | | | |--------|----------|------------|------------|---------------------------------| | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | MS-013 | | | | <del>99-12-27</del><br>03-02-19 | | _ | | | | JEDEC JEHA | Fig 8. Package outline SOT163-1 (SO20) 74LVT\_LVTH244A\_4 © NXP B.V. 2008. All rights reserved. #### SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm SOT339-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------| | mm | 2 | 0.21<br>0.05 | 1.80<br>1.65 | 0.25 | 0.38<br>0.25 | 0.20<br>0.09 | 7.4<br>7.0 | 5.4<br>5.2 | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.9<br>0.5 | 8°<br>0° | #### Note 1. Plastic or metal protrusions of 0.2 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|-----|--------|----------|------------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | SOT339-1 | | MO-150 | | | | <del>99-12-27</del><br>03-02-19 | Fig 9. Package outline SOT339-1 (SSOP20) 74LVT\_LVTH244A\_4 © NXP B.V. 2008. All rights reserved. TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm SOT360-1 | = | | | | | | | -, | | | | | | | | | | | | | |---|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------| | | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | | | mm | 1.1 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2 | 8°<br>0° | #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE<br>VERSION | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |--------------------|----------|-------|--------|----------|------------|------------|---------------------------------|--| | | IEC | JEDEC | JEITA | | PROJECTION | ISSOE DATE | | | | | SOT360-1 | | MO-153 | | | | <del>99-12-27</del><br>03-02-19 | | | | | | | | | 1 | 03-02-19 | | Fig 10. Package outline SOT360-1 (TSSOP20) 74LVT\_LVTH244A\_4 © NXP B.V. 2008. All rights reserved. DHVQFN20: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 20 terminals; body 2.5 x 4.5 x 0.85 mm SOT764-1 Fig 11. Package outline SOT764-1 (DHVQFN20) 74LVT\_LVTH244A\_4 © NXP B.V. 2008. All rights reserved. ### 13. Abbreviations #### Table 10. Abbreviations | Acronym | Description | |---------|-------------------------------------------------| | BiCMOS | Blpolar Complementary Metal Oxide Semiconductor | | DUT | Device Under Test | | ESD | ElectroStatic Discharge | | НВМ | Human Body Model | | MM | Machine Model | | TTL | Transistor-Transistor Logic | ## 14. Revision history #### Table 11. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | | | | | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------|------------------|--|--|--|--|--|--| | 74LVT_LVTH244A_4 | 20080903 | Product data sheet | - | 74LVT_LVTH244A_3 | | | | | | | | Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity guidelines of<br/>NXP Semiconductors.</li> </ul> | | | | | | | | | | | | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul> | | | | | | | | | | | | <ul> <li>Section 3 "Ordering information" and Section 12 "Package outline" DHVQFN20 package added.</li> </ul> | | | | | | | | | | | 74LVT_LVTH244A_3 | 20060315 | Product specification | - | 74LVT244A_2 | | | | | | | | 74LVT244A_2 | 19980219 | Product specification | - | 74LVT244A_1 | | | | | | | | | | | | | | | | | | | ### 15. Legal information #### 15.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 15.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. #### 15.3 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. #### 15.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 16. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com ### 17. Contents | 1 | General description | 1 | |------|----------------------------------|---| | 2 | Features | 1 | | 3 | Ordering information | 1 | | 4 | Functional diagram | 2 | | 5 | Pinning information | 3 | | 5.1 | Pinning | 3 | | 5.2 | Pin description | 3 | | 6 | Functional description | 4 | | 6.1 | Function table | 4 | | 7 | Limiting values | 4 | | 8 | Recommended operating conditions | 4 | | 9 | Static characteristics | Ę | | 10 | Dynamic characteristics | 6 | | 11 | Waveforms | 7 | | 12 | Package outline | ę | | 13 | Abbreviations 1 | 3 | | 14 | Revision history 1 | 3 | | 15 | Legal information 1 | 4 | | 15.1 | Data sheet status | 4 | | 15.2 | Definitions | 4 | | 15.3 | Disclaimers | | | 15.4 | Trademarks1 | | | 16 | Contact information 1 | 4 | | 17 | Contents 1 | E | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.