## MB2146-210 # F<sup>2</sup>MC-8FX Family LQFP-48P (0.5mm Pitch) Header Board Operation Guide Doc. # 002-07330 Rev. \*A Cypress Semiconductor 198 Champion Court San Jose, CA 95134-1709 Phone (USA): 800.858.1810 Phone (Intnl): +1.408.943.2600 www.cypress.com #### Copyrights © Cypress Semiconductor Corporation, 2004-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO. THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PUR-POSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities. including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. ## **Preface** Thank you for purchasing the LQFP-48P (0.5 mm pitch) $^{*1}$ header board (MB2146-210) for the F<sup>2</sup>MC -8FX family. The LQFP-48P header board is used in the header board unit to connect the MCU board (MB2146-3xx) which mounted F<sup>2</sup>MC-8FX family evaluation MCU board to a user system. This manual explains the handling of the MB2146-210 header board for the $F^2MC$ -8FX family. Before using the MB2146-210 header board, be sure to read this manual. Consult the Sales representatives or the Support representatives of Cypress for mass-produced MCUs and evaluation MCUs which correspond on a MB2146-210 header board. #### ■ Caution of the products described in this document The following precautions apply to the product described in this manual. | 1 | A | The wrong use of a device will give an injury and may cause malfunction | |---|----------------|-------------------------------------------------------------------------| | | <b>CAUTION</b> | on customers system. | | Cuts | Cuts This product has parts with sharp points that are exposed. Do not touch edge of the product with your bare hands. | | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Damage | When connect the header board to the user system, correctly position the index mark ( <b>A</b> ) on the NQPACK mounted on the user system with the 1 pin direction(1) on the header board, otherwise the MCU bord and user system might be damaged. | | | Damage | When mounting a mass production MCU, correctly position pin 1, otherwise the mass production MCU and user system might be damaged. | | <sup>\*1:</sup> The lead pitch of PACKAGE (FPT-48P-M26) is 0.5 mm and the body size is 7 mm × 7 mm. Using the product safely. # Contents | 1. | Produc | ct Outline | 5 | |----|----------|----------------------------------------------|----| | | 1.1 | Product Outline | 5 | | | 1.2 | Product Configuration | 6 | | 2. | Checki | ing the Delivered Product | 7 | | 3. | Handlir | ng Precautions | 8 | | 4. | Notes o | on Designing | 9 | | | 4.1 | Restrictions of PC board for the user system | g | | | 4.2 | MCU Footprint Design Notes | 10 | | 5. | Proced | lure for Connecting the User System | 11 | | | 5.1 | Connecting | 11 | | | 5.2 | Disconnection | | | 6. | Mounti | ing Mass Production MCUs | 13 | | | Mou | ınting | 13 | | | | connection | | | 7. | Produc | ct specification | 15 | | | Gen | eral Specification | 15 | | | Main | n Composition | 15 | | | | ctional block diagram | | | | | J board I/F connector(CN1/CN2/CN3) | | | | | r system I/F YQPACK (U1) | | | | Circu | uit Diagram | 20 | | Re | vision H | listory | 21 | ## 1. Product Outline #### 1.1 Product Outline This product is a header board used to connect the MCU board (Part number: MB2146-3xx) carrying an evaluation MCU in the $F^2MC-8FX$ Family of Cypress 8-bit microcontrollers to a user system. To build an $F^2MC-8FX$ evaluation environment, combine three products: the header board, MCU board, and BGM adapter (Part number: MB2146-09). Figure 1-1. System-configuration ### 1.2 Product Configuration Tables 1-1, and Table 1-2. list the product configuration in the header board package and options. Table 1-1. Product Cofiguration | Name | Description | Remarks | | |-----------------------------|-------------------------------------------|------------------------|--| | F <sup>2</sup> MC-8FX | | | | | LQFP-48P(0.5 mm pitch) | Connector/LQFP48pin | | | | Header board | (0.5 mm pitch) Package conversion | _ | | | [Part number:MB2146-210] | | | | | [Part number:YQPACK048SD] | Header heard I/E between NODACK | Include | | | (Tokyo Eletech Corporation) | Header board-I/F between NQPACK | (Finishing connection) | | | [Part number:NQPACK048SD] | He are existence are continue | la alcida | | | (Tokyo Eletech Corporation) | User system mounting | Include | | | [Part number:HQPACK048SD] | It is used at the time of mass-production | la alcoda | | | (Tokyo Eletech Corporation) | MCU mounting to NQPACK. | Include | | Table 1-2. Option(sold separately) | Name | Description | Remarks | | |--------------------------|----------------------------------------|----------------------------------|--| | BGM adapter | The ICE unit for F <sup>2</sup> MC-8FX | | | | [Part number:MB2146-09] | The ICE unit for F=MC-8FX<br> | _ | | | MCU board | MD0557/400 year Duilt in | F <sup>2</sup> MC-8FX evaluation | | | [Part number:MB2146-3xx] | MB95FV100-xxx Built in | MCU Built in* | | <sup>\* :</sup> Several types of evaluation MCUs are available depending on their applications. Purchase the one that satisfy the service conditions. # Checking the Delivered Product Before using the LQFP-48P header board, confirm that the following components are included in the box: LQFP-48P (0.5 mm pitch) Header board \*1 : 1 Screws for securing Header board (M2 ∞ 10 mm, 0.4 mm pitch) : 4 NQPACK048SD \*2 : 1 HQPACK048SD \*3 : 1 Operation manual (English version, this manual) : 1 <sup>\*1:</sup> Referred to as "header board". Header board is mounted on YQPACK048SD (Tokyo Eletech Corporation), referred to as "YQPACK". <sup>\*2:</sup> IC socket manufactured by Tokyo Eletech Corporation, referred to as "NQPACK", and supplied with a special screwdriver and 2 guide pins. A socket offering higher reliability, NQPACK048SD-SL (Tokyo Eletech Corporation)(sold separately), can be used by making an IC socket mounting hole on the user system board.For more information,contact Tokyo Eletech Corporation. \*3: IC socket cover manufactured by Tokyo Eletech Corporation,referred to as "HQPACK", with 4 screws for securing HQPACK( M2 ∞ 6 mm, <sup>0.4</sup> mm pitch). # 3. Handling Precautions The header board is precision-manufactured to improve dimensional accuracy and to ensure reliable contact. The header is therefore sensitive to mechanical shock. To ensure correct use of the header in the proper environment, observe the following points regarding its insertion and removal: ■ To avoid placing stress on the NQPACK mounted on the user system board during connecting the header board. # 4. Notes on Designing #### 4.1 Restrictions of PC board for the user system If a tall component is mounted around the NQPACK mounted on the user system, the header board connected to the user system touches the component. To prevent this, design the pc board of the user system such that the height specified in Figure 4-1 is not exceeded. Figure 4-1 shows dimension figure of the header board. Figure 4-1. Header Board Dimensions U1:User system I/F connector CN3:Incorrect insertion preventive socket CN1/CN2:MCU board I/F connector \*: The height differs slightly depending on how the socket are engaged. #### 4.2 MCU Footprint Design Notes Figure 4-2 shows the recommended dimensions of the NQPACK footprint mounted on the PC board of the user system. The PC board of the user system must be designed with due consideration given to this footprint as well as to the mass production MCU. To follow updated information, be sure to contact Tokyo Eletech Corporation whenever designing the PC board. Figure 4-2. Recommended dimensions of the footprint for mounting the NQPACK ## 5. Procedure for Connecting the User System #### 5.1 Connecting Before using the LQFP-48P(0.5mm pitch) header board, mount the supplied NQPACK on the user system. To connect the header board to the user system, match the index mark (▲) on the NQPACK mounted on the user system with the index mark (the notched corner of silk-screen printing) on the header board and then insert it (See Figure 5-1). The pin of YQPACK is thin and easy to bent. Insert NQPACK after confirm that the pin of YQPACK is not bent. Figure 5-1. Index Position - 2. Insert each screw for securing header board in each of the four drilled holes on the header board, and then first tighten the screws in opposing corners followed by the two remaining screws (See Figure 5-1). The center screw hole is not used. To tighten the screws, use the special screwdriver supplied with the NQPACK to finally tighten the four screws in sequence. Tightening the screws too tight might result in a defective contact. - 3. Connect the MCU board to the header board while being careful not to excessively force the NQPACK. The MCU board can be connected to the header board only in the correct orientation as they have a Incorrect insertion header socket to prevent reverse connection. Figure 5-2 illustrates how the MCU board, header board, NQPACK, and user system are connected together. Figure 5-2. MCU Board / Header Board Connection #### 5.2 Disconnection - 1. Remove the MCU board from the header board. Detach the four corners slowly in sequence not to excessively force the junction with the NQPACK. - 2. Remove all of the four screws from the header board - 3. Pull out the header board vertically from the NQPACK. Remove the header board slowly not to excessively force the junction with the NQPACK. ## 6. Mounting Mass Production MCUs To mount a mass production MCU on the user system, use the supplied HQPACK (See Figure 6-1). #### 6.1 Mounting - To mount a mass production MCU on the user system, match the index mark (▲) on the NQPACK mounted on the user system with the index mark (●) on the mass production MCU. - 2. Confirm that the mass production MCU is correctly mounted on the NQPACK. Next, insert the HQPACK into a NQPACK. - The pin of HQPACK is thin and easy to bent. Insert NQPACK after confirm that the pin of HQPACK is not bent. - 3. Insert each screw for securing HQPACK in each of four drilled holes on the HQPACK, and then first tighten the screws in opposing corners followed by the two remaining screws. To tighten the screws, use the special screwdriver supplied with the NQPACK to finally tighten the four screws in sequence. Tightening the screws too tight might result in a defective contact. Figure 6-1. Mounting a mass production MCU #### 6.2 Disconnection To remove the HQPACK, remove all of the four screws and pull out the HQPACK vertically from the NQPACK. If you take out an Mass production MCU, use a dropper jig dedicated to IC removal to remove the Mass production MCU by suction force. Do not attempt to remove the Mass production MCU forcibly, for example, using a screwdriver as doing so can bend the Mass production MCU leads or break the NQPACK. # 7. Product specification #### 7.1 General Specification The general specification of a header board is shown in Table 7-1. Table 7-1. General Specification | Item | Description | |-------------------------------|----------------------------------------| | Operating/storage temperature | 5°C to 35°C (At the time of operation) | | Operating/storage temperature | 0°C to 40°C (At the time of storage) | | | 20% to 80% (At the time of operation) | | Operating/storage humidity | 20% to 80% (At the time of storage) | | Dimensions | 40 mm × 40 mm × 16 mm | | Dimensions | (Height contains YQPACK and NQPACK) | | Weight | Header board : About 11g | #### 7.2 Main Composition The main composition component of a header board is shown in Table 7-2. Table 7-2. Main Composition | Item | Description | |----------------------------------------|-------------------------------------------------------------| | | 120 pins 0.5 mm pitch 2 piece connector | | MCU board I/F connector | (Straight) × 2 | | | [Model number : WR-120SB-VF-1(JAE)] | | Incorrect incortion proventive applied | 2 pins 2.54 mm pitch 1 piece socket (Straight) | | Incorrect insertion preventive socket | [Model number : PCW-3-1-1PW(MAC EIGHT)] | | | Socket | | User target system I/F connector | 48 pin 0.5 mm pitch | | | [Model number : YQSOCKET048SDF (Tokyo Eletech Corporation)] | ### 7.3 Functional block diagram A header board performs socket conversion between the I/F connector of a MCU board, and YQPACK. Parts, such as IC, are not in an inside. A block diagram is shown in Fig. 7-1. Figure 7-1. Functional Block Diagram ### 7.4 MCU board I/F connector(CN1/CN2/CN3) CN1 and CN2 are MCU board I/F connectors. CN3 is the incorrect insertion prevention socket of a MCU board. The pin assignment of the MCU board I/F connector CN1 is shown in Table 7-3, and the pin assignment of the MCU board I/F connector CN2 is shown in Table 7-4. Table 7-3. Pin Assignment of the MCU Board I/F Connector CN1 | Connector<br>Pin<br>Numbers | Evaluation<br>MCU<br>Pin<br>Numbers | Signal<br>name | Connector<br>Pin<br>Numbers | Evaluation<br>MCU<br>Pin<br>Numbers | Signal<br>name | Connector<br>Pin<br>Numbers. | Evaluation<br>MCU<br>Pin<br>Numbers | Signal<br>name | |-----------------------------|-------------------------------------|----------------|-----------------------------|-------------------------------------|----------------|------------------------------|-------------------------------------|----------------| | 1 | A9 | PC4 | 41 | E2 | LVR3 | 81 | P3 | BSOUT | | 2 | В9 | PC1 | 42 | E1 | LVSS | 82 | P4 | BDBMX | | 3 | C9 | PC2 | 43 | F4 | LVDREXT | 83 | R1 | P83 | | 4 | D9 | PC3 | 44 | F3 | LVDBGR | 84 | R2 | BRSTX | | 5 | A8 | PC0 | 45 | F2 | LVDENX | 85 | R3 | X0A | | 6 | B8 | PB4 | 46 | F1 | P22A | 86 | R4 | RSTX | | 7 | C8 | PB5 | 47 | - | GND | 87 | T1 | ROMS1 | | 8 | D8 | PB6 | 48 | _ | GND | 88 | T2 | BSIN | | 9 | A7 | PB7 | 49 | G4 | P20A | 89 | T3 | Vss | | 10 | B7 | PB2 | 50 | G3 | NC1 | 90 | T4 | X0 | | 11 | C7 | PB0 | 51 | G2 | P21A | 91 | U1 | BEXCK | | 12 | D7 | PB1 | 52 | G1 | P23A | 92 | U2 | X1 | | 13 | A6 | PB3 | 53 | H4 | P24A | 93 | U3 | MOD | | 14 | B6 | PA2 | 54 | H3 | P25A | 94 | U4 | PF2 | | 15 | C6 | P95 | 55 | H2 | P26A | 95 | V1 | X1A | | 16 | D6 | PA0 | 56 | H1 | P27A | 96 | V2 | Vcc53 | | 17 | A5 | PA3 | 57 | J4 | P24B | 97 | - | GND | | 18 | B5 | P94 | 58 | J3 | P50 | 98 | - | GND | | 19 | C5 | P90 | 59 | J2 | P23B | 99 | V3 | PINT0 | | 20 | D5 | P91 | 60 | J1 | P51 | 100 | V4 | PSEL_EXT | | 21 | A4 | PA1 | 61 | K1 | P52 | 101 | R5 | PF1 | | 22 | A3 | P93 | 62 | K2 | P55 | 102 | T5 | PF0 | | 23 | - | GND | 63 | K3 | P54 | 103 | U5 | NC2 | | 24 | - | GND | 64 | K4 | P53 | 104 | V5 | PENABLE | | 25 | A2 | CSVENX | 65 | L1 | P70 | 105 | R6 | APBENX | | 26 | A1 | Vss | 66 | L2 | P74 | 106 | T6 | PINT1 | | 27 | B4 | P92 | 67 | L3 | P73 | 107 | U6 | PCLK | | 28 | В3 | TCLK | 68 | L4 | P72 | 108 | V6 | PADDR0 | | 29 | B2 | LVCC | 69 | M1 | P71 | 109 | R7 | PACTIVE | | 30 | B1 | LVDIN | 70 | M2 | P76 | 110 | T7 | PLOCK | | 31 | C4 | Cpin | 71 | M3 | P80 | 111 | U7 | PWRITE | | 32 | C3 | Vcc51 | 72 | M4 | P77 | 112 | V7 | PADDR1 | | 33 | C2 | LVDENX2 | 73 | - | GND | 113 | R8 | PADDR2 | | 34 | C1 | LVR4 | 74 | - | GND | 114 | T8 | PADDR3 | | 35 | D4 | TESTO | 75 | N1 | P75 | 115 | U8 | PADDR4 | | 36 | D3 | LVDOUT | 76 | N2 | P82 | 116 | V8 | PADDR5 | | 37 | D2 | LVR2 | 77 | N3 | PG0 | 117 | R9 | PADDR7 | | 38 | D1 | BGOENX | 78 | N4 | P84 | 118 | Т9 | PRDATA0 | | 39 | E4 | LVR1 | 79 | P1 | P81 | 119 | U9 | PADDR6 | | 40 | E3 | LVR0 | 80 | P2 | ROMS0 | 120 | V9 | PRDATA1 | Table 7-4. Pin Assignment of the MCU Board I/F Connector CN2 | Connector<br>Pin<br>Numbers | Evaluation<br>MCU<br>Pin<br>Numbers | Signal<br>name | Connector<br>Pin<br>Numbers | Evaluation<br>MCU<br>Pin<br>Numbers | Signal<br>name | Connector<br>Pin<br>Numbers | Evaluation<br>MCU<br>Pin<br>Numbers | Signal<br>name | |-----------------------------|-------------------------------------|----------------|-----------------------------|-------------------------------------|----------------|-----------------------------|-------------------------------------|----------------| | 1 | A10 | PC5 | 41 | E17 | NC4 | 81 | P16 | P34 | | 2 | B10 | PD0 | 42 | E18 | SEL0 | 82 | P15 | P35 | | 3 | C10 | PC6 | 43 | F15 | SEL3 | 83 | R18 | P44 | | 4 | D10 | PC7 | 44 | F16 | SEL4 | 84 | R17 | P36 | | 5 | A11 | PD1 | 45 | F17 | SEL1 | 85 | R16 | P31 | | 6 | B11 | PD2 | 46 | F18 | P04C | 86 | R15 | AVcc3 | | 7 | C11 | PD3 | 47 | - | GND | 87 | T18 | P40 | | 8 | D11 | PD4 | 48 | - | GND | 88 | T17 | P32 | | 9 | A12 | PD5 | 49 | G15 | P06C | 89 | T16 | AVss | | 10 | B12 | PD7 | 50 | G16 | P07C | 90 | T15 | AVR | | 11 | C12 | P61 | 51 | G17 | P05C | 91 | U18 | P33 | | 12 | D12 | P60 | 52 | G18 | P00C | 92 | U17 | P30 | | 13 | A13 | PD6 | 53 | H15 | P01C | 93 | U16 | AVR3 | | 14 | B13 | P64 | 54 | H16 | P02C | 94 | U15 | P15 | | 15 | C13 | P66 | 55 | H17 | P03C | 95 | V18 | AVcc | | 16 | D13 | P65 | 56 | H18 | P07A | 96 | V17 | DA0 | | 17 | A14 | P62 | 57 | J15 | P04A | 97 | - | GND | | 18 | B14 | PE0A | 58 | J16 | P05A | 98 | - | GND | | 19 | C14 | PE3A | 59 | J17 | P06A | 99 | V16 | P14 | | 20 | D14 | PE2A | 60 | J18 | P03A | 100 | V15 | P10 | | 21 | A15 | P63 | 61 | K18 | P02A | 101 | R14 | P16 | | 22 | A16 | P67 | 62 | K17 | P07B | 102 | T14 | DA1 | | 23 | - | GND | 63 | K16 | P01A | 103 | U14 | P13 | | 24 | - | GND | 64 | K15 | P00A | 104 | V14 | PWDATA7 | | 25 | A17 | PE4A | 65 | L18 | P06B | 105 | R13 | P11 | | 26 | A18 | Vcc54 | 66 | L17 | P05B | 106 | T13 | P12 | | 27 | B15 | PE1A | 67 | L16 | P04B | 107 | U13 | NC3 | | 28 | B16 | PE5A | 68 | L15 | P03B | 108 | V13 | PWDATA3 | | 29 | B17 | PE7A | 69 | M18 | P02B | 109 | R12 | PWDATA5 | | 30 | B18 | PE3B | 70 | M17 | P00B | 110 | T12 | PWDATA6 | | 31 | C15 | PE6A | 71 | M16 | P46 | 111 | U12 | PWDATA4 | | 32 | C16 | Vss | 72 | M15 | P47 | 112 | V12 | PRDATA7 | | 33 | C17 | PE2B | 73 | - | GND | 113 | R11 | PWDATA0 | | 34 | C18 | PE7B | 74 | - | GND | 114 | T11 | PWDATA1 | | 35 | D15 | PE1B | 75 | N18 | P01B | 115 | U11 | PWDATA2 | | 36 | D16 | PE0B | 76 | N17 | P43 | 116 | V11 | PRDATA6 | | 37 | D17 | PE6B | 77 | N16 | P41 | 117 | R10 | PRDATA3 | | 38 | D18 | SEL2 | 78 | N15 | P42 | 118 | T10 | PRDATA4 | | 39 | E15 | PE5B | 79 | P18 | P45 | 119 | U10 | PRDATA5 | | 40 | E16 | PE4B | 80 | P17 | P37 | 120 | V10 | PRDATA2 | ### 7.5 User system I/F YQPACK (U1) The user system I/F YQPACK pin assignment of a header board is shown in Table 7-5. Table 7-5. Pin Assignment of the User system I/F YQPACK | Connector Pin<br>Numbers | Signal name | Connector Pin<br>Numbers | Signal name | |--------------------------|----------------|--------------------------|----------------| | 1 | P65/SCK | 33 | P03/INT03/HC03 | | 2 | P66/SOT | 34 | P04/INT04/HC04 | | 3 | P67/SIN | 35 | P05/INT05/HC05 | | 4 | P37/AN07 | 36 | P06/INT06/HC06 | | 5 | P36/AN06 | 37 | P07/INT07/HC07 | | 6 | P35/AN05 | 38 | P10/UI0 | | 7 | P34/AN04 | 39 | P11/UO0 | | 8 | P33/AN03 | 40 | P12/UCK0 | | 9 | P32/AN02 | 41 | P13/TRG0/ADTG | | 10 | P31/AN01 | 42 | P14/PPG0 | | 11 | P30/AN00 | 43 | P15 | | 12 | AVss | 44 | P60/PPG10 | | 13 | AVcc | 45 | P61/PPG11 | | 14 | P24/EC0 | 46 | P62/TO10 | | 15 | P23/TO01 | 47 | P63/TO11 | | 16 | P22/TO00 | 48 | P64/EC1 | | 17 | P21/PPG01 | - | - | | 18 | P20/PPG00 | - | - | | 19 | P51/SDA0 | - | - | | 20 | P50/SCL0 | - | - | | 21 | MOD | - | - | | 22 X0 | | - | - | | 23 | X1 | - | - | | 24 | VSS | - | - | | 25 | VCC | - | - | | 26 | PG0/(Cpin) | - | - | | 27 | X1A/PG2 | - | - | | 28 | X0A/PG1 | - | - | | 29 | RSTX/FTEST | - | - | | 30 | P00/INT00/HC00 | - | - | | 31 | P01/INT01/HC01 | - | - | | 32 | P02/INT02/HC02 | - | - | ### 7.6 Circuit Diagram The circuit diagram of a header board is shown in Fig. 7-2. Figure 7-2. Header board circuit diagram # Revision History #### **Document Revision** | | Document Title: MB2146-210 F <sup>2</sup> MC-8FX Family LQFP-48P (0.5mm Pitch) Header Board Operation Guide Document Number:002-07330 | | | | | | | |----------|---------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------|--------------------------------------------------------------|--|--|--| | Revision | ECN# | Issue Date | Origin of<br>Change | Description of Change | | | | | ** | _ | 07/07/2004 | HUAL | Initial release | | | | | *A | 5275840 | 05/18/2016 | HUAL | Migrated Spansion Guide from SS01-26004-1E to Cypress format | | | |