

# 

## 4-Mbit (512 K × 8) Static RAM

#### **Features**

- Pin- and function-compatible with CY7C1049B
- High speed □ t<sub>AA</sub> = 10 ns
- Low active power □ I<sub>CC</sub> = 90 mA at 10 ns
- Low CMOS Standby power □ I<sub>SB2</sub> = 10 mA
- 2.0 V data retention
- Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Easy memory expansion with CE and OE features
- Available in Pb-free 36-pin (400-Mil) Molded SOJ package

#### **Functional Description**

The CY7C1049D <sup>[1]</sup> is a high-performance CMOS static RAM organized as 512K words by 8 bits. Easy memory expansion is

#### Logic Block Diagram

provided by an <u>active LOW</u> Chip Enable ( $\overline{CE}$ ), an active LOW Output Enable ( $\overline{OE}$ ), and tri-state drivers. <u>Writing to the device is</u> accomplished by taking Chip Enable ( $\overline{CE}$ ) and Write Enable ( $\overline{WE}$ ) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>18</sub>).

<u>Rea</u>ding from the device is <u>ac</u>complished by taking Chip Enable  $(\overline{CE})$  and Output Enable  $(\overline{OE})$  LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins ( $I/O_0$  through  $I/O_7$ ) are <u>placed</u> in a high-impedance state when the device is deselected (CE HIGH), the outputs are <u>disabled</u> (OE HIGH), or during a write operation (CE LOW, and WE LOW).

The CY7C1049D is available in a standard 400-mil-wide 36-pin SOJ package with center power and ground (revolutionary) pinout.

The CY7C1049D is suitable for interfacing with processors that have TTL I/P levels. It is not suitable for processors that require CMOS I/P levels. Please see Electrical Characteristics on page 4 for more details and suggested alternatives.

For a complete list of related documentation, click here.



#### Note

1. For guidelines on SRAM system design, refer to the 'System Design Guidelines' Cypress application note, available on the internet at www.cypress.com.

**Cypress Semiconductor Corporation** Document Number: 38-05474 Rev. \*H 198 Champion Court

٠

San Jose, CA 95134-1709 • 408-943-2600 Revised November 24, 2014



### CY7C1049D

#### Contents

| Pin Configuration              | 3 |
|--------------------------------|---|
| Selection Guide                |   |
| Maximum Ratings                | 4 |
| Operating Range                |   |
| Electrical Characteristics     |   |
| Capacitance                    |   |
| Thermal Resistance             |   |
| AC Test Loads and Waveforms    |   |
| Data Retention Characteristics | - |
| Data Retention Waveform        |   |
| Switching Characteristics      |   |
| Switching Waveforms            |   |
| Truth Table                    |   |

| Ordering Information1                    | 1 |
|------------------------------------------|---|
| Ordering Code Definitions1               | 1 |
| Package Diagram1                         | 2 |
| Acronyms1                                | 3 |
| Document Conventions1                    | 3 |
| Units of Measure1                        | 3 |
| Document History Page1                   | 4 |
| Sales, Solutions, and Legal Information1 | 5 |
| Worldwide Sales and Design Support1      | 5 |
| Products1                                | 5 |
| PSoC® Solutions1                         | 5 |
| Cypress Developer Community1             | 5 |
| Technical Support1                       | 5 |



### **Pin Configuration**

#### Figure 1. 36-pin SOJ pinout (Top View)

 
 SOJ Top View

 A0
 10
 36
 NC

 A1
 2
 35
 A18

 A2
 3
 34
 A17

 A3
 4
 33
 A16

 A4
 5
 32
 A15

 CE
 6
 31
 OE

 I/O0
 7
 30
 I/O6

 VCC
 9
 28
 GND

 GND
 10
 27
 VCC

 I/O3
 12
 25
 I/O4

 WE
 13
 24
 A14

 A5
 15
 22
 A12

 A7
 16
 21
 A11

 A8
 17
 20
 A10

 A9
 18
 19
 NC

#### **Selection Guide**

| Description                  | -10 | Unit |
|------------------------------|-----|------|
| Maximum access time          | 10  | ns   |
| Maximum operating current    | 90  | mA   |
| Maximum CMOS standby current | 10  | mA   |



#### **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

| Storage Temperature65 °C to +150 °C                                            |
|--------------------------------------------------------------------------------|
| Ambient Temperature with<br>Power Applied–55 °C to +125 °C                     |
| Supply Voltage on $V_{CC}$ to Relative GND $^{[2]}$ –0.5 V to +6.0 V           |
| DC Voltage Applied to Outputs in High Z State $^{[2]}$ 0.5 V to V_{CC} + 0.5 V |

| DC Input Voltage <sup>[2]</sup>                            | –0.5 V to $V_{CC}$ + 0.5 V |
|------------------------------------------------------------|----------------------------|
| Current into Outputs (LOW)                                 |                            |
| Static Discharge Voltage<br>(per MIL-STD-883, Method 3015) | >2001 V                    |
| Latch-Up Current                                           | >200 mA                    |

#### **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |
|------------|---------------------|-----------------|
| Industrial | –40 °C to +85 °C    | 4.5 V–5.5 V     |

#### **Electrical Characteristics**

Over the Operating Range

| Deremeter                      | Departmen                                          | Test Conditions                                                                                  |                           | -10  |                       | Unit |
|--------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------|------|-----------------------|------|
| Parameter                      | Description                                        |                                                                                                  |                           | Min  | Max                   | Unit |
| V <sub>OH</sub>                | Output HIGH Voltage                                | V <sub>CC</sub> = Min                                                                            | I <sub>OH</sub> = -4.0 mA | 2.4  | -                     | V    |
|                                |                                                    | V <sub>CC</sub> = Max                                                                            | I <sub>OH</sub> = -0.1mA  | _    | 3.4 <sup>[3]</sup>    |      |
| V <sub>OL</sub>                | Output LOW Voltage                                 | V <sub>CC</sub> = Min., I <sub>OL</sub> = 8.0 mA                                                 | ·                         | _    | 0.4                   | V    |
| V <sub>IH</sub> <sup>[2]</sup> | Input HIGH Voltage                                 |                                                                                                  |                           | 2.0  | V <sub>CC</sub> + 0.5 | V    |
| V <sub>IL</sub> <sup>[2]</sup> | Input LOW Voltage <sup>[2]</sup>                   |                                                                                                  |                           | -0.5 | 0.8                   | V    |
| I <sub>IX</sub>                | Input Leakage Current                              | GND < V <sub>I</sub> < V <sub>CC</sub>                                                           |                           | -1   | +1                    | μA   |
| I <sub>OZ</sub>                | Output Leakage Current                             | GND < V <sub>OUT</sub> < V <sub>CC</sub> , Output D                                              | isabled                   | -1   | +1                    | μA   |
| I <sub>CC</sub>                | VCC Operating Supply Current                       | V <sub>CC</sub> = Max.,                                                                          | 100 MHz                   | _    | 90                    | mA   |
|                                | f = f <sub>MAX</sub> = 1/t <sub>RC</sub><br>83 MHz |                                                                                                  | _                         |      |                       |      |
|                                |                                                    | 83 MHz                                                                                           | _                         | 80   | mA                    |      |
|                                |                                                    |                                                                                                  |                           | _    |                       |      |
|                                |                                                    |                                                                                                  | 66 MHz                    | _    | 70                    | mA   |
|                                |                                                    |                                                                                                  |                           | _    |                       |      |
|                                |                                                    |                                                                                                  | 40 MHz                    | _    | 60                    | mA   |
|                                |                                                    |                                                                                                  |                           | _    |                       |      |
| I <sub>SB1</sub>               | Automatic CE Power-Down<br>Current – TTL Inputs    |                                                                                                  |                           | _    | 20                    | mA   |
| I <sub>SB2</sub>               | Automatic CE Power-Down<br>Current – CMOS Inputs   | Max. $V_{CC}$ , CE > $V_{CC}$ - 0.3 V,<br>$V_{IN}$ > $V_{CC}$ - 0.3 V or $V_{IN}$ < 0.3 V, f = 0 |                           | -    | 10                    | mA   |

#### Notes

2. Minimum voltage is –2.0 V and  $V_{IH}(max) = V_{CC} + 2$  V for pulse durations of less than 20 ns.

Please note that the maximum V<sub>OH</sub> limit does not exceed minimum CMOS V<sub>IH</sub> of 3.5 V. If you are interfacing this SRAM with 5 V legacy processors that require a minimum V<sub>IH</sub> of 3.5 V, please refer to Application Note AN6081 for technical details and options you may consider.



#### Capacitance

| Parameter <sup>[4]</sup> | Description       | Test Conditions                                            | Max | Unit |
|--------------------------|-------------------|------------------------------------------------------------|-----|------|
| C <sub>IN</sub>          | Input capacitance | T <sub>A</sub> = 25 °C, f = 1 MHz, V <sub>CC</sub> = 5.0 V | 8   | pF   |
| C <sub>OUT</sub>         | I/O capacitance   |                                                            | 8   | pF   |

#### **Thermal Resistance**

| Parameter <sup>[4]</sup> | Description                                 | Test Conditions                                                         | SOJ Package | Unit |
|--------------------------|---------------------------------------------|-------------------------------------------------------------------------|-------------|------|
| $\Theta_{JA}$            | Thermal resistance<br>(junction to ambient) | Still Air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 57.91       | °C/W |
| Θ <sub>JC</sub>          | Thermal resistance<br>(junction to case)    |                                                                         | 36.73       | °C/W |

#### **AC Test Loads and Waveforms**





#### Note

4. Tested initially and after any design or process changes that may affect these parameters.

<sup>5.</sup> AC characteristics (except High-Z) for 10-ns parts are tested using the load conditions shown in Figure 2 (a). High-Z characteristics are tested for all speeds using the test load shown in Figure 2 (c).



#### **Data Retention Characteristics**

#### Over the Operating Range

| Parameter                       | Description                          | scription Conditions [6]                                         |                 | Max | Unit |
|---------------------------------|--------------------------------------|------------------------------------------------------------------|-----------------|-----|------|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention   |                                                                  |                 | -   | V    |
| I <sub>CCDR</sub>               |                                      | $V_{CC} = V_{DR} = 2.0 V,$                                       | _               | 10  | mA   |
| t <sub>CDR</sub> <sup>[7]</sup> | Chip Deselect to Data Retention Time | $\overline{CE} \ge V_{CC} - 0.3 V,$                              | 0               | _   | ns   |
| t <sub>R</sub> <sup>[8]</sup>   | Operation Recovery Time              | $V_{IN} \ge V_{CC} - 0.3 \text{ V or } V_{IN} \le 0.3 \text{ V}$ | t <sub>RC</sub> | _   | ns   |

#### **Data Retention Waveform**



#### Notes

6. No input may exceed V<sub>CC</sub> + 0.5 V.

7. Tested initially and after any design or process changes that may affect these parameters.

8. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub>  $\geq$  50 µs or stable at V<sub>CC(min.)</sub>  $\geq$  50 µs.



#### **Switching Characteristics**

Over the Operating Range

| Parameter <sup>[9]</sup> | Description                                                   | -   | 10  | Unit |  |
|--------------------------|---------------------------------------------------------------|-----|-----|------|--|
| Parameter                | Description                                                   |     | Max |      |  |
| Read Cycle               |                                                               | •   | ·   |      |  |
| t <sub>power</sub>       | V <sub>CC</sub> (typical) to the First Access <sup>[10]</sup> | 100 | -   | μs   |  |
| t <sub>RC</sub>          | Read Cycle Time                                               | 10  | -   | ns   |  |
| t <sub>AA</sub>          | Address to Data Valid                                         | -   | 10  | ns   |  |
| t <sub>OHA</sub>         | Data Hold from Address Change                                 | 3   | -   | ns   |  |
| t <sub>ACE</sub>         | CE LOW to Data Valid                                          | -   | 10  | ns   |  |
| t <sub>DOE</sub>         | OE LOW to Data Valid                                          | -   | 5   | ns   |  |
| t <sub>LZOE</sub>        | OE LOW to Low Z [11]                                          | 0   | -   | ns   |  |
| t <sub>HZOE</sub>        | OE HIGH to High Z [11, 12]                                    | -   | 5   | ns   |  |
| t <sub>LZCE</sub>        | CE LOW to Low Z [11]                                          | 3   | -   | ns   |  |
| t <sub>HZCE</sub>        | CE HIGH to High Z <sup>[11, 12]</sup>                         | -   | 5   | ns   |  |
| t <sub>PU</sub>          | CE LOW to Power-Up                                            | 0   | -   | ns   |  |
| t <sub>PD</sub>          | CE HIGH to Power-Down                                         | -   | 10  | ns   |  |
| Write Cycle [13          | , 14]                                                         | •   | ·   |      |  |
| t <sub>WC</sub>          | Write Cycle Time                                              | 10  | -   | ns   |  |
| t <sub>SCE</sub>         | CE LOW to Write End                                           | 7   | -   | ns   |  |
| t <sub>AW</sub>          | Address Set-Up to Write End                                   | 7   | -   | ns   |  |
| t <sub>HA</sub>          | Address Hold from Write End                                   | 0   | -   | ns   |  |
| t <sub>SA</sub>          | Address Set-Up to Write Start                                 | 0   | -   | ns   |  |
| t <sub>PWE</sub>         | WE Pulse Width                                                | 7   | -   | ns   |  |
| t <sub>SD</sub>          | Data Set-Up to Write End                                      | 6   | -   | ns   |  |
| t <sub>HD</sub>          | Data Hold from Write End                                      | 0   | -   | ns   |  |
| t <sub>LZWE</sub>        | WE HIGH to Low Z <sup>[11]</sup>                              | 3   | -   | ns   |  |
| t <sub>HZWE</sub>        | WE LOW to High Z <sup>[11, 12]</sup>                          | _   | 5   | ns   |  |

#### Notes

Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance.

10. t<sub>POWER</sub> gives the minimum amount of time that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed.

11. At any given temperature and voltage condition,  $t_{HZCE}$  is less than  $t_{LZCE}$ ,  $t_{HZOE}$  is less than  $t_{LZOE}$ , and  $t_{HZWE}$  is less than  $t_{LZWE}$  for any given device.

12. t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (c) of Figure 2. Transition is measured when the outputs enter a high impedance state.

13. The internal write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a write, and the transition of either of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.

14. The minimum write cycle time for Write Cycle No. 3 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



**Switching Waveforms** 







Notes

15. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{|L}$ .

16.  $\overline{\text{WE}}$  is HIGH for read cycle.

17. Address valid prior to or coincident with  $\overline{\text{CE}}$  transition LOW.



#### Switching Waveforms(continued)



Figure 7. Write Cycle No. 2 (WE Controlled, OE HIGH During Write) <sup>[18, 19]</sup>



Notes 18. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ .

19. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.

20. During this period the I/Os are in the output state and input signals should not be applied.



#### Switching Waveforms(continued)



Figure 8. Write Cycle No. 3 (WE Controlled, OE LOW) <sup>[21, 22]</sup>

#### Note

21. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.

22. The minimum write cycle time for Write Cycle No. 3 ( $\overline{\text{WE}}$  controlled,  $\overline{\text{OE}}$  LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.

23. During this period the I/Os are in the output state and input signals should not be applied.



#### **Truth Table**

| CE | OE | WE | I/O <sub>0</sub> –I/O <sub>7</sub> | Mode                       | Power                      |
|----|----|----|------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | High-Z                             | Power-down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | Data Out                           | Read                       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Data In                            | Write                      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High-Z                             | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

#### **Ordering Information**

| Speed<br>(ns) | Ordering Code   | Package<br>Diagram | Package Type                | Operating<br>Range |
|---------------|-----------------|--------------------|-----------------------------|--------------------|
| 10            | CY7C1049D-10VXI | 51-85090           | 36-pin SOJ (Molded) Pb-free | Industrial         |

Please contact your local Cypress sales representative for availability of these parts.

#### **Ordering Code Definitions**





#### Package Diagram

Figure 9. 36-pin SOJ V36.4 (Molded) Package Outline, 51-85090



51-85090 \*F



#### Acronyms

| Acronym                  | Description                             |
|--------------------------|-----------------------------------------|
| CE                       | Chip Enable                             |
| CMOS                     | Complementary Metal Oxide Semiconductor |
| I/O Input/Output         |                                         |
| OE                       | Output Enable                           |
| SRAM                     | Static Random Access Memory             |
| SOJ Small Outline J-Lead |                                         |
| VFBGA                    | Very Fine-Pitch Ball Grid Array         |

#### **Document Conventions**

#### Units of Measure

| Symbol | Unit of Measure |  |  |
|--------|-----------------|--|--|
| °C     | degree Celsius  |  |  |
| MHz    | megahertz       |  |  |
| μA     | microampere     |  |  |
| mA     | milliampere     |  |  |
| mV     | millivolt       |  |  |
| mW     | milliwatt       |  |  |
| ns     | nanosecond      |  |  |
| pF     | picofarad       |  |  |
| V      | volt            |  |  |
| W      | watt            |  |  |





### **Document History Page**

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 201560  | SWI                | See ECN            | Advance Datasheet for C9 IPP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *A       | 233729  | RKF                | See ECN            | 1.AC, DC parameters are modified as per EROS(Spec # 01-2165)<br>2.Pb-free offering in the 'ordering information'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *B       | 351096  | PCI                | See ECN            | Changed from Advance to Preliminary<br>Removed 17, 20 ns Speed bin<br>Added footnote # 4<br>Redefined I <sub>CC</sub> values for Com'I and Ind'I temperature ranges<br>I <sub>CC</sub> (Com'I): Changed from 67 and 54 mA to 75 and 70 mA for 12 and 15 ns<br>speed bins respectively<br>I <sub>CC</sub> (Ind'I): Changed from 80, 67 and 54 mA to 90, 85 and 80 mA for 10, 12 and<br>15 ns speed bins respectively<br>Added V <sub>IH(max</sub> ) spec in Note# 2<br>Modified Note# 10 on t <sub>R</sub><br>Changed t <sub>SCE</sub> from 8 to 7 ns for 10 ns speed bin<br>Changed reference voltage level for measurement of Hi-Z parameters from<br>$\pm$ 500 mV to $\pm$ 200 mV<br>Added Truth Table on page# 6<br>Removed L-Version<br>Added 10 ns parts in the Ordering Information Table<br>Added Lead-Free Product Information<br>Shaded Ordering Information Table |
| *C       | 446328  | NXR                | See ECN            | Converted from Preliminary to Final<br>Removed -12 and -15 speed bins<br>Removed Commercial Operating Range product information<br>Changed Maximum Rating for supply voltage from 7 V to 6 V<br>Updated Thermal Resistance table<br>Changed t <sub>HZWE</sub> from 6 ns to 5 ns<br>Updated footnote #7 on High-Z parameter measurement<br>Replaced Package Name column with Package Diagram in the Ordering Info<br>mation table                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *D       | 3109184 | AJU                | 12/13/2010         | Added Ordering Code Definitions.<br>Updated Package Diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *E       | 3235742 | PRAS               | 04/20/2011         | Added Acronyms and Units of measure.<br>Updated template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *F       | 4040855 | MEMJ               | 06/26/2013         | Updated Functional Description.<br>Updated Electrical Characteristics:<br>Added one more Test Condition " $V_{CC}$ = Max, $I_{OH}$ = -0.1mA" for $V_{OH}$ paramete<br>and added maximum value corresponding to that Test Condition.<br>Added Note 3 and referred the same note in maximum value for $V_{OH}$ paramete<br>corresponding to Test Condition " $V_{CC}$ = Max, $I_{OH}$ = -0.1mA".<br>Updated Package Diagram:<br>spec 51-85090 – Changed revision from *E to *F.<br>Updated in new template.                                                                                                                                                                                                                                                                                                                                                                   |
| *G       | 4391976 | MEMJ               | 05/28/2014         | Updated Switching Waveforms:<br>Added Note 22 and referred the same note in Figure 8.<br>Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *H       | 4578500 | MEMJ               | 11/24/2014         | Added related documentation hyperlink in page 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



#### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

| cypress.com/go/automotive |
|---------------------------|
| cypress.com/go/clocks     |
| cypress.com/go/interface  |
| cypress.com/go/powerpsoc  |
| cypress.com/go/plc        |
| cypress.com/go/memory     |
| cypress.com/go/psoc       |
| cypress.com/go/touch      |
| cypress.com/go/USB        |
| cypress.com/go/wireless   |
|                           |

#### **PSoC<sup>®</sup> Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

Cypress Developer Community Community | Forums | Blogs | Video | Training

Technical Support cypress.com/go/support

© Cypress Semiconductor Corporation, 2004-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 38-05474 Rev. \*H

Revised November 24, 2014

All products and company names mentioned in this document may be the trademarks of their respective holders.