# XA-SK-ETH100 Slice Card Hardware Guide

REV A

Publication Date: 2014/1/7 XMOS © 2014, All Rights Reserved.



#### **Table of Contents**

|   | Slice Card Overview   1.1 Pack Contents   1.2 Features | - |
|---|--------------------------------------------------------|---|
| 2 | XA-SK-ETH100 Functional Pins                           | 4 |

-XMOS<sup>®</sup>------

## 1 Slice Card Overview

IN THIS CHAPTER

- Pack Contents
- ▶ Features

#### 1.1 Pack Contents

One XA-SK-ETH100 Slice Card

#### 1.2 Features

- One SMSC LAN8710A-EZK 10/100 Ethernet Phy providing 10/100 Ethernet in conjunction with xSOFTip ethernet Mac components
- SMI management interface
- Magnetics, data LED as standard
- Can be used in any Slicekit slot
- ▶ Use multiple ETH100 slices to create systems with multiple ethernet ports

-XMOS°

### 2 XA-SK-ETH100 Functional Pins

This table shows the port mapping for each of the Slice Card Signal IO, and the Slicekit Slot connector pin it is located on.

|          |      |          | 1      | 1      | 1   |                             |
|----------|------|----------|--------|--------|-----|-----------------------------|
| Function | STAR | TRIANGLE | SQUARE | CIRCLE | PIN | Description                 |
| RX_DV    | 1C   | 1K       | 1C     | 1K     | B10 | Phy RX Data Valid           |
| RX_CLK   | 1 B  | 1J       | 1 B    | 1J     | A8  | Phy RX CLK (input to XMOS)  |
| TX_CLK   | 1G   | 11       | 1G     | 11     | B15 | Phy TX CLK (output from XMC |
| TX_EN    | 1 F  | 1L       | 1 F    | 1L     | A15 | TX Data Enable              |
| RXD0     | 4A0  | 4E0      | 4A0    | 4E0    | B6  | Phy RX Data                 |
| RXD1     | 4A1  | 4E1      | 4A1    | 4E1    | B7  | Phy RX Data                 |
| RXD2     | 4A2  | 4E2      | 4A2    | 4E2    | A6  | Phy RX Data                 |
| RXD3     | 4A3  | 4E3      | 4A3    | 4E3    | A7  | Phy RX Data                 |
| TXD0     | 4B0  | 4F0      | 4B0    | 4F0    | B9  | Phy TX Data                 |
| TXD1     | 4B1  | 4F1      | 4B1    | 4F1    | B11 | Phy TX Data                 |
| TXD2     | 4B2  | 4F2      | 4B2    | 4F2    | A9  | Phy TX Data                 |
| TXD3     | 4B3  | 4F3      | 4B3    | 4F3    | A11 | Phy TX Data                 |
| MDIO     | 8B0  | 8D0      | 8B0    | 8D0    | B12 | Phy SMI interface data      |
| MDC      | 8B1  | 8D1      | 8B1    | 8D1    | B13 | Phy SMI interface clock     |
| INT_N    | 8B2  | 8D2      | 8B2    | 8D2    | B17 | Phy SMI interface interrupt |
| RXERR    | 8B3  | 8D3      | 8B3    | 8D3    | B18 | RXERR not used in software  |
|          |      |          |        |        |     |                             |



Copyright © 2014, All Rights Reserved.

Xmos Ltd. is the owner or licensee of this design, code, or Information (collectively, the "Information") and is providing it to you "AS IS" with no warranty of any kind, express or implied and shall have no liability in relation to its use. Xmos Ltd. makes no representation that the Information, or any particular implementation thereof, is or will be free from any claims of infringement and again, shall have no liability in relation to any such claims.

XMOS and the XMOS logo are registered trademarks of Xmos Ltd. in the United Kingdom and other countries, and may not be used without written permission. All other trademarks are property of their respective owners. Where those designations appear in this book, and XMOS was aware of a trademark claim, the designations have been printed with initial capital letters or in all capitals.