

# ispLSI® 1024EA

In-System Programmable High Density PLD

### Features

- HIGH DENSITY PROGRAMMABLE LOGIC
- 4000 PLD Gates
- 48 I/O Pins, Two Dedicated Inputs
- 144 Registers
- High Speed Global Interconnect
- Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
- Small Logic Block Size for Random Logic
- NEW FEATURES
- 100% IEEE 1149.1 Boundary Scan Testable
- ispJTAG<sup>™</sup> In-System Programmable via IEEE 1149.1 (JTAG) Test Access Port
- User Selectable 3.3V or 5V I/O Supports Mixed-Voltage Systems (Vccio Pin)
- Open-Drain Output Option
- HIGH PERFORMANCE E<sup>2</sup>CMOS<sup>®</sup> TECHNOLOGY
- fmax = 200 MHz Maximum Operating Frequency
- tpd = 4.5 ns Propagation Delay
- TTL Compatible Inputs and Outputs
- Electrically Erasable and Reprogrammable
- Non-Volatile
- 100% Tested at Time of Manufacture
- Unused Product Term Shutdown Saves Power
- IN-SYSTEM PROGRAMMABLE
- Increased Manufacturing Yields, Reduced Time-to-Market and Improved Product Quality
- Reprogram Soldered Devices for Faster Prototyping
- OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FIELD PROGRAMMABLE GATE ARRAYS
- Complete Programmable Device Can Combine Glue Logic and Structured Designs
- Enhanced Pin Locking Capability
- Four Dedicated Clock Input Pins
- Synchronous and Asynchronous Clocks
- Programmable Output Slew Rate Control to Minimize Switching Noise
- Flexible Pin Placement
- Optimized Global Routing Pool Provides Global Interconnectivity





### Description

The ispLSI 1024EA is a High Density Programmable Logic Device containing 144 Registers, 48 Universal I/O pins, two Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 1024EA features 5V in-system diagnostic capabilities via IEEE 1149.1 Test Access Port. The ispLSI 1024EA device offers non-volatile reprogrammability of the logic, as well as the interconnects to provide truly reconfigurable systems. A functional superset of the ispLSI 1024 architecture, the ispLSI 1024EA device adds user selectable 3.3V or 5V I/O and open-drain output options.

The basic unit of logic on the ispLSI 1024EA device is the Generic Logic Block (GLB). The GLBs are labeled A0, A1...D7 (Figure 1). There are a total of 24 GLBs in the ispLSI 1024EA device. Each GLB has 18 inputs, a programmable AND/OR/Exclusive OR array, and four outputs which can be configured to be either combinatorial or registered. Inputs to the GLB come from the GRP and dedicated inputs. All of the GLB outputs are brought back into the GRP so that they can be connected to the inputs of any other GLB on the device.

LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A. Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com

Copyright © 2002 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### **Functional Block Diagram**

### Figure 1. ispLSI 1024EA Functional Block Diagram



The device also has 48 I/O cells, each of which is directly connected to an I/O pin. Each I/O cell can be individually programmed to be a combinatorial input, registered input, latched input, output or bi-directional I/O pin with 3-state control. The signal levels are TTL compatible voltages and the output drivers can source 4 mA or sink 8 mA. Each output can be programmed independently for fast or slow output slew rate to minimize overall output switching noise. By connecting the VCCIO pin to a common 5V or 3.3V power supply, I/O output levels can be matched to 5V or 3.3V-compatible voltages.

Eight GLBs, 16 I/O cells, dedicated inputs (if available) and one ORP are connected together to make a Megablock (Figure 1). The outputs of the eight GLBs are connected to a set of 16 universal I/O cells by the ORP. Each ispLSI 1024EA device contains three Megablocks.

The GRP has, as its inputs, the outputs from all of the GLBs and all of the inputs from the bi-directional I/O cells. All of these signals are made available to the inputs of the GLBs. Delays through the GRP have been equalized to minimize timing skew.

Clocks in the ispLSI 1024EA device are selected using the Clock Distribution Network. Four dedicated clock pins (Y0, Y1, Y2 and Y3) are brought into the distribution network, and five clock outputs (CLK 0, CLK 1, CLK 2, IOCLK 0 and IOCLK 1) are provided to route clocks to the GLBs and I/O cells. The Clock Distribution Network can also be driven from a special clock GLB (C0 on the ispLSI 1024EA device). The logic of this GLB allows the user to create an internal clock from a combination of internal signals within the device.

### Programmable Open-Drain Outputs

In addition to the standard output configuration, the outputs of the ispLSI 1024EA are individually programmable, either as a standard totem-pole output or an open-drain output. The totem-pole output drives the specified Voh and Vol levels, whereas the open-drain output drives only the specified Vol. The Voh level on the open-drain output depends on the external loading and pull-up. This output configuration is controlled by a programmable fuse. The default configuration when the device is in bulk erased state is totem-pole configuration. The open-drain/totem-pole option is selectable through the Lattice software tools.



### **Boundary Scan**

### Figure 2. Boundary Scan Waveforms and Timing Specifications



| Symbol              | Parameter                                                      | Min | Max | Units |
|---------------------|----------------------------------------------------------------|-----|-----|-------|
| t <sub>btcp</sub>   | TCK [BSCAN test] clock pulse width                             | 100 | -   | ns    |
| t <sub>btch</sub>   | TCK [BSCAN test] pulse width high                              | 50  | -   | ns    |
| <sup>t</sup> btcl   | TCK [BSCAN test] pulse width low                               | 50  | _   | ns    |
| <sup>t</sup> btsu   | TCK [BSCAN test] setup time                                    | 20  | _   | ns    |
| <sup>t</sup> bth    | TCK [BSCAN test] hold time                                     | 25  | -   | ns    |
| <sup>t</sup> rf     | TCK [BSCAN test] rise and fall time                            | 50  | -   | mV/ns |
| <sup>t</sup> btco   | TAP controller falling edge of clock to valid output           | —   | 25  | ns    |
| <sup>t</sup> btoz   | TAP controller falling edge of clock to data output disable    | —   | 25  | ns    |
| <sup>t</sup> btvo   | TAP controller falling edge of clock to data output enable     | —   | 25  | ns    |
| <sup>t</sup> btcpsu | BSCAN test Capture register setup time                         | 40  | -   | ns    |
| <sup>t</sup> btcph  | BSCAN test Capture register hold time                          | 25  | _   | ns    |
| <sup>t</sup> btuco  | BSCAN test Update reg, falling edge of clock to valid output   | _   | 50  | ns    |
| <sup>t</sup> btuoz  | BSCAN test Update reg, falling edge of clock to output disable | _   | 50  | ns    |
| <sup>t</sup> btuov  | BSCAN test Update reg, falling edge of clock to output enable  | _   | 50  | ns    |



### Absolute Maximum Ratings <sup>1</sup>

| Supply Voltage $V_{cc}$ 0.5 to +7.0V                           |
|----------------------------------------------------------------|
| Input Voltage Applied2.5 to V_CC +1.0V                         |
| Off-State Output Voltage Applied2.5 to V_{CC} +1.0V            |
| Storage Temperature65 to 150°C                                 |
| Case Temp. with Power Applied55 to 125°C                       |
| Max. Junction Temp. (T <sub>J</sub> ) with Power Applied 150°C |

1. Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications).

### **DC Recommended Operating Conditions**

| SYMBOL | PARAM                          | PARAMETER                                               |      |                    |   |  |
|--------|--------------------------------|---------------------------------------------------------|------|--------------------|---|--|
| Vcc    | Supply Voltage                 | Commercial $T_A = 0^{\circ}C \text{ to } + 70^{\circ}C$ | 4.75 | 5.25               | V |  |
| Vacia  | Supply Voltage: Output Drivers | 5V                                                      | 4.75 | 5.25               | V |  |
| VCCIO  | Supply Voltage: Output Drivers | 3.3V                                                    | 3.0  | 3.6                | V |  |
| VIL    | Input Low Voltage              |                                                         | 0    | 0.8                | V |  |
| VIH    | Input High Voltage             |                                                         | 2.0  | V <sub>cc</sub> +1 | V |  |

Table 2-0005/1024EA

### Capacitance (T<sub>A</sub>=25°C, f=1.0 MHz)

| SYMBOL                | PARAMETER                                                                      | TYPICAL | UNITS | TEST CONDITIONS                 |
|-----------------------|--------------------------------------------------------------------------------|---------|-------|---------------------------------|
| <b>C</b> <sub>1</sub> | Dedicated Input, I/O, Y1, Y2, Y3, Clock Capacitance<br>(Commercial/Industrial) | 8       | pf    | $V_{CC} = 5.0V, V_{PIN} = 2.0V$ |
| <b>C</b> <sub>2</sub> | Y0 Clock Capacitance                                                           | 10      | pf    | $V_{CC} = 5.0V, V_{PIN} = 2.0V$ |

Table 2-0006/1024EA

### **Erase/Reprogram Specifications**

| PARAMETER              | MINIMUM | MAXIMUM | UNITS  |
|------------------------|---------|---------|--------|
| Erase/Reprogram Cycles | 10000   |         | Cycles |

Table 2-0008/1024EA



### **Switching Test Conditions**

| Input Pulse Levels                    | GND to 3.0V         |
|---------------------------------------|---------------------|
| Input Rise and Fall Time 10% to 90%   | 1.5ns               |
| Input Timing Reference Levels         | 1.5V                |
| Output Timing Reference Levels        | 1.5V                |
| Output Load                           | See Figure 3        |
| 2 state levels are measured 0 EV from | Table 2-0003/1024EA |

3-state levels are measured 0.5V from steady-state active level.

### **Output Load Conditions (see Figure 3)**

|   | TEST CONDITION                                      | R1   | R2      | CL          |
|---|-----------------------------------------------------|------|---------|-------------|
| Α |                                                     | 470Ω | 390Ω    | 35pF        |
| в | Active High                                         | ~    | 390Ω    | 35pF        |
|   | Active Low                                          | 470Ω | 390Ω    | 35pF        |
| с | Active High to Z<br>at <b>V</b> <sub>OH</sub> -0.5V | ~    | 390Ω    | 5pF         |
|   | Active Low to Z<br>at <b>V</b> <sub>OL</sub> +0.5V  | 470Ω | 390Ω    | 5pF         |
|   |                                                     |      | Table 2 | 0004/1024EA |

### **DC Electrical Characteristics**

### **Over Recommended Operating Conditions**

| SYMBOL                | PARAMETER                         | CONDITION                                          | MIN. | TYP. <sup>3</sup> | MAX. | UNITS |
|-----------------------|-----------------------------------|----------------------------------------------------|------|-------------------|------|-------|
| VOL                   | Output Low Voltage                | I <sub>OL</sub> = 8 mA                             |      | _                 | 0.4  | V     |
| Vон                   | Output High Voltage               | $I_{OH} = -2 \text{ mA}, V_{CCIO} = 3.0 \text{V}$  | 2.4  | —                 |      | V     |
| VOH                   | Output High Voltage               | $I_{OH} = -4 \text{ mA}, V_{CCIO} = 4.75 \text{V}$ | 2.4  | —                 | —    | V     |
| lı∟                   | Input or I/O Low Leakage Current  | $0V \le V_{IN} \le V_{IL}$ (Max.)                  |      | —                 | -10  | μΑ    |
| 1                     | Input or I/O High Leakage Current | $(V_{CCIO} - 0.2)V \le V_{IN} \le V_{CCIO}$        |      | _                 | 10   | μA    |
| IH                    |                                   | $V_{CCIO} \le V_{IN} \le 5.25V$                    |      | _                 | 10   | μA    |
| IL-PU                 | I/O Active Pull-Up Current        | $0V \le V_{IN} \le V_{IL}$                         | —    | _                 | -200 | μA    |
| OS <sup>1</sup>       | Output Short Circuit Current      | $V_{CCIO} = 5.0V \text{ or } 3.3V, V_{OUT} = 0.5V$ |      | _                 | -240 | mA    |
| CC <sup>2, 4, 5</sup> | Operating Power Supply Current    | $V_{IL} = 0.0V, V_{IH} = 3.0V$                     | —    | 152               | _    | mA    |
| 100                   | operating rower Supply Current    | f <sub>TOGGLE</sub> = 1 MHz                        |      |                   |      |       |

1. One output at a time for a maximum duration of one second.  $V_{OUT} = 0.5V$  was selected to avoid test problems by tester ground degradation. Characterized but not 100% tested.

2. Measured using eight 16-bit counters.

3. Typical values are at  $V_{CC} = 5V$  and  $T_A = 25^{\circ}C$ .

4. Unused inputs held at 0.0V.

5. Maximum I<sub>CC</sub> varies widely with specific device configuration and operating frequency. Refer to the Power Consumption section of this data sheet and the Thermal Management section of the Lattice Semiconductor Data Book CD-ROM to estimate maximum Icc.



 $^{*}C_{L}$  includes Test Fixture and Probe Capacitance. 0213a

Table 2-0007/1024EA



### **External Timing Parameters**

### **Over Recommended Operating Conditions**

|                     | TEST <sup>4</sup> | <b>#</b> <sup>2</sup> |                                                                             | -20  | 00   | -1   | 25   | -1   | 00   |       |
|---------------------|-------------------|-----------------------|-----------------------------------------------------------------------------|------|------|------|------|------|------|-------|
| PARAMETER           | COND.             | #                     | DESCRIPTION                                                                 | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | UNITS |
| <b>t</b> pd1        | А                 | 1                     | Data Propagation Delay, 4PT Bypass, ORP Bypass                              |      | 4.5  | _    | 7.5  |      | 10.0 | ns    |
| <b>t</b> pd2        | А                 | 2                     | Data Propagation Delay, Worst Case Path                                     |      | 6.0  | _    | 10.0 | _    | 12.5 | ns    |
| <b>f</b> max (Int.) | А                 | 3                     | Clock Frequency with Internal Feedback <sup>3</sup>                         | 200  | —    | 125  | _    | 100  | —    | MHz   |
| <b>f</b> max (Ext.) |                   | 4                     | Clock Frequency with External Feedback $\left(\frac{1}{tsu2 + tco1}\right)$ | 143  | _    | 100  |      | 77   | —    | MHz   |
| <b>f</b> max (Tog.) |                   | 5                     | Clock Frequency, Max. Toggle $\left(\frac{1}{twh + twl}\right)$             | 250  | _    | 167  | ľ    | 125  | —    | MHz   |
| <b>t</b> su1        | _                 | 6                     | GLB Reg. Setup Time before Clock,4 PT Bypass                                | 3.0  | —    | 4.5  | Ì    | 6.0  | —    | ns    |
| <b>t</b> co1        | А                 | 7                     | GLB Reg. Clock to Output Delay, ORP Bypass                                  | _    | 3.5  | -    | 4.5  | —    | 6.0  | ns    |
| <b>t</b> h1         | _                 | 8                     | GLB Reg. Hold Time after Clock, 4 PT Bypass                                 | 0.0  |      | 0.0  | -    | 0.0  | —    | ns    |
| <b>t</b> su2        | _                 | 9                     | GLB Reg. Setup Time before Clock                                            | 3.5  |      | 5.5  | _    | 7.0  | _    | ns    |
| <b>t</b> co2        | _                 | 10                    | GLB Reg. Clock to Output Delay                                              | _    | 4.0  | -    | 5.5  | _    | 7.0  | ns    |
| <b>t</b> h2         |                   | 11                    | GLB Reg. Hold Time after Clock                                              | 0.0  |      | 0.0  |      | 0.0  | —    | ns    |
| <b>t</b> r1         | А                 | 12                    | Ext. Reset Pin to Output Delay                                              |      | 5.5  | _    | 10.0 | —    | 13.5 | ns    |
| trw1                |                   | 13                    | Ext. Reset Pulse Duration                                                   | 3.5  | _    | 5.0  | —    | 6.5  | —    | ns    |
| <b>t</b> ptoeen     | В                 | 14                    | Input to Output Enable                                                      | _    | 7.0  | _    | 12.0 | —    | 15.0 | ns    |
| <b>t</b> ptoedis    | С                 | 15                    | Input to Output Disable                                                     | -    | 7.0  | —    | 12.0 | —    | 15.0 | ns    |
| <b>t</b> goeen      | В                 | 16                    | Global OE Output Enable                                                     |      | 4.5  | _    | 7.0  | —    | 9.0  | ns    |
| <b>t</b> goedis     | С                 | 17                    | Global OE Output Disable                                                    |      | 4.5  | _    | 7.0  | —    | 9.0  | ns    |
| <b>t</b> wh         | _                 | 18                    | External Synchronous Clock Pulse Duration, High                             | 2.0  | —    | 3.0  | —    | 4.0  | _    | ns    |
| twl                 | —                 | 19                    | External Synchronous Clock Pulse Duration, Low                              | 2.0  |      | 3.0  |      | 4.0  | _    | ns    |
| <b>t</b> su3        | _                 | 20                    | I/O Reg. Setup Time before Ext. Sync Clock (Y2, Y3)                         | 3.0  | —    | 3.0  | —    | 3.5  | —    | ns    |
| <b>t</b> h3         |                   | 21                    | I/O Reg. Hold Time after Ext. Sync. Clock (Y2, Y3)                          | 0.0  | —    | 0.0  | —    | 0.0  | _    | ns    |

1. Unless noted otherwise, all parameters use a GRP load of four GLBs, 20 PTXOR path, ORP and Y0 clock. Table 2-0030A/1024EA

2. Refer to Timing Model in this data sheet for further details.

3. Standard 16-bit counter using GRP feedback.

4. Reference Switching Test Conditions section.



### Internal Timing Parameters<sup>1</sup>

|                 | 2                     |                                                          | -2       | 00   | -1   | 25   | -1   | 00         |          |
|-----------------|-----------------------|----------------------------------------------------------|----------|------|------|------|------|------------|----------|
| PARAM.          | <b>#</b> <sup>2</sup> | # <sup>2</sup> DESCRIPTION                               |          | MAX. | MIN. | MAX. | MIN. | MAX.       | UNITS    |
| Inputs          |                       |                                                          |          |      |      |      |      |            |          |
| <b>t</b> iobp   | 22                    | I/O Register Bypass                                      | _        | 0.3  | _    | 0.3  |      | 0.4        | ns       |
| <b>t</b> iolat  | 23                    | I/O Latch Delay                                          | _        | 4.0  | _    | 4.0  | _    | 4.0        | ns       |
| <b>t</b> iosu   | 24                    | I/O Register Setup Time before Clock                     | 3.0      | _    | 3.0  | _    | 3.4  | _          | ns       |
| <b>t</b> ioh    | 25                    | I/O Register Hold Time after Clock                       | 0.0      | _    | 0.0  | _    | 0.0  | _          | ns       |
| tioco           | 26                    | I/O Register Clock to Out Delay                          | _        | 4.0  | _    | 4.6  | —    | 5.0        | ns       |
| <b>t</b> ior    | 27                    | I/O Register Reset to Out Delay                          | _        | 4.0  | _    | 4.6  |      | 5.0        | ns       |
| <b>t</b> din    | 28                    | Dedicated Input Delay                                    | _        | 1.1  | _    | 1.9  | _    | 2.2        | ns       |
| GRP             |                       |                                                          | •        |      |      |      |      |            |          |
| <b>t</b> grp1   | 29                    | GRP Delay, 1 GLB Load                                    | _        | 1.3  | -    | 1.7  | _    | 2.1        | ns       |
| <b>t</b> grp4   | 30                    | GRP Delay, 4 GLB Loads                                   | _        | 1.5  |      | 1.9  | _    | 2.3        | ns       |
| <b>t</b> grp8   | 31                    | GRP Delay, 8 GLB Loads                                   | F        | 1.7  | _    | 2.1  | _    | 2.5        | ns       |
| <b>t</b> grp16  | 32                    | GRP Delay, 16 GLB Loads                                  |          | 2.1  | _    | 2.5  | _    | 2.9        | ns       |
| <b>t</b> grp24  | 33                    | GRP Delay, 24 GLB Loads                                  | <b>-</b> | 2.5  | _    | 2.9  | _    | 3.3        | ns       |
| GLB             |                       | 0                                                        |          | 6    |      |      | 1    | 1          | 1        |
| <b>t</b> 4ptbpc | 34                    | 4 ProductTerm Bypass Path Delay (Combinatorial)          |          | 1.7  | _    | 3.4  | _    | 4.9        | ns       |
| <b>t</b> 4ptbpr | 35                    | 4 Product Term Bypass Path Delay (Registered)            |          | 1.8  | _    | 3.1  | _    | 3.8        | ns       |
| <b>t</b> 1ptxor | 36                    | 1 ProductTerm/XOR Path Delay                             |          | 1.9  | _    | 3.6  | _    | 4.3        | ns       |
| t20ptxor        | 37                    | 20 Product Term/XOR Path Delay                           | _        | 1.9  | _    | 3.6  | _    | 4.3        | ns       |
| <b>t</b> xoradj | 38                    | XOR Adjacent Path Delay <sup>3</sup>                     | _        | 1.9  | _    | 3.6  | _    | 4.3        | ns       |
| <b>t</b> gbp    | 39                    | GLB Register Bypass Delay                                | _        | 0.6  | _    | 1.2  | _    | 2.1        | ns       |
| <b>t</b> gsu    | 40                    | GLB Register Setup Time before Clock                     | 0.2      | _    | 0.3  | _    | 1.4  | _          | ns       |
| <b>t</b> gh     | 41                    | GLB Register Hold Time after Clock                       | 1.0      | _    | 3.5  | _    | 4.0  | _          | ns       |
| <b>t</b> gco    | 42                    | GLB Register Clock to Output Delay                       | _        | 1.4  | _    | 1.4  | _    | 1.7        | ns       |
| <b>t</b> gro    | 43                    | GLB Register Reset to Output Delay                       | _        | 3.8  | _    | 4.9  | _    | 5.0        | ns       |
| <b>t</b> ptre   | 44                    | GLB Product Term Reset to Register Delay                 | _        | 2.5  | _    | 3.8  | _    | 4.5        | ns       |
| <b>t</b> ptoe   | 45                    | GLB Product Term Output Enable to I/O Cell Delay         | _        | 2.1  | _    | 5.7  | _    | 7.2        | ns       |
| tptck           | 46                    | GLB Product Term Clock Delay                             | 1.5      | 2.5  | 2.8  | 3.9  | 3.5  | 4.7        | ns       |
| <b>t</b> gfb    | 47                    | GLB Feedback Delay                                       | _        | 0.0  | _    | 0.3  | _    | 0.3        | ns       |
| ORP             |                       |                                                          |          |      |      |      |      |            |          |
| <b>t</b> orp    | 48                    | ORP Delay                                                | _        | 0.8  | _    | 1.3  | _    | 1.4        | ns       |
| torpbp          | 49                    | ORP Bypass Delay                                         | _        | 0.1  | _    | 0.2  | _    | 0.4        | ns       |
|                 |                       | ing Parameters are not tested and are for reference only | •        | •    |      | •    | •    | Table 2-00 | 004/1004 |

1. Internal Timing Parameters are not tested and are for reference only.

Table 2-0036A/1024EA v.2.5

2. Refer to Timing Model in this data sheet for further details.

3. The XOR adjacent path can only be used by hard macros.



### Internal Timing Parameters<sup>1</sup>

|                 |      | -2                                                                                                     | 00   | -1   | 25   | -100 |      |      |       |
|-----------------|------|--------------------------------------------------------------------------------------------------------|------|------|------|------|------|------|-------|
| PARAM.          | #    | DESCRIPTION                                                                                            | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | UNITS |
| Outputs         |      |                                                                                                        |      |      |      |      |      |      |       |
| <b>t</b> ob     | 50   | Output Buffer Delay                                                                                    | _    | 0.9  | _    | 1.7  |      | 2.0  | ns    |
| <b>t</b> sl     | 51   | Output Buffer Delay, Slew Limited Adder                                                                | _    | 5.0  | _    | 5.0  | _    | 5.0  | ns    |
| toen            | 52   | I/O Cell OE to Output Enabled                                                                          | _    | 3.1  | _    | 4.0  | _    | 5.1  | ns    |
| <b>t</b> odis   | 53   | I/O Cell OE to Output Disabled                                                                         | _    | 3.1  | _    | 4.0  |      | 5.1  | ns    |
| tgoe            | 54   | Global OE                                                                                              | _    | 1.4  | _    | 3.0  | —    | 3.9  | ns    |
| Clocks          |      |                                                                                                        |      |      |      |      |      |      |       |
| <b>t</b> gy0    | 55   | Clock Delay, Y0 to Global GLB Clock Line (Ref. clk)                                                    | 0.9  | 0.9  | 1.1  | 1.1  | 1.9  | 1.9  | ns    |
| <b>t</b> gy1/2  | 56   | Clock Delay, Y1 or Y2 to Global GLB Clock Line                                                         | 0.9  | 0.9  | 0.9  | 0.9  | 1.5  | 1.5  | ns    |
| <b>t</b> gcp    | 57   | Clock Delay, Clock GLB to Global GLB Clock Line                                                        | 0.8  | 1.8  | 0.8  | 1.8  | 0.8  | 1.8  | ns    |
| <b>t</b> ioy2/3 | 58   | Clock Delay, Y2 or Y3 to I/O Cell Global Clock Line                                                    | 0.0  | 0.0  | 0.0  | 0.0  | 0.0  | 0.0  | ns    |
| tiocp           | 59   | Clock Delay, Clock GLB to I/O Cell Global Clock Line                                                   | 0.8  | 2.8  | 0.8  | 2.8  | 0.8  | 2.8  | ns    |
| Global F        | Rese | et                                                                                                     |      |      |      |      |      |      |       |
| <b>t</b> gr     | 60   | Global Reset to GLB and I/O Registers                                                                  | -    | 0.0  | _    | 2.1  | _    | 5.1  | ns    |
|                 |      | et<br>Global Reset to GLB and I/O Registers<br>g Parameters are not tested and are for reference only. | 3    |      |      |      |      |      |       |
|                 |      | . 69 6                                                                                                 |      |      |      |      |      |      |       |



## Specifications ispLSI 1024EA

### ispLSI 1024EA Timing Model



### Derivations of tsu, th and tco from the Product Term Clock<sup>1</sup>

| <b>t</b> su | = Logic + Reg su - Clock (min)                                        |
|-------------|-----------------------------------------------------------------------|
|             | = (tiobp + tgrp4 + t20ptxor) + (tgsu) - (tiobp + tgrp4 + tptck(min))  |
|             | = (#22 + #30 + #37) + (#40) - (#22 + #30 + #46)                       |
|             | 0.6 = (0.3 + 1.5 + 1.9) + (0.2) - (0.3 + 1.5 + 1.5)                   |
|             |                                                                       |
| <b>t</b> h  | = Clock (max) + Reg h - Logic                                         |
|             | = $(tiobp + tgrp4 + tptck(max)) + (tgh) - (tiobp + tgrp4 + t20ptxor)$ |
|             | = (#22 + #30 + #46) + (#41) - (#22 + #30 + #37)                       |
|             | 1.6 = (0.3 + 1.5 + 2.5) + (1.0) - (0.3 + 1.5 + 1.9)                   |
|             |                                                                       |
| tco         | <ul> <li>Clock (max) + Beg co + Output</li> </ul>                     |

tco

= (#22 + #30 + #46) + (#42) + (#48 + #50)7.4 = (0.3 + 1.5 + 2.5) + (1.4) + (0.8 + 0.9)

7.4 = (0.3 + 1.5 + 2.5) + (1.4) + (0.8 + 0.9)

### Derivations of tsu, th and tco from the Clock GLB<sup>1</sup>

1. Calculations are based upon timing specifications for the ispLSI 1024EA-200.

Table 2-0042a/1024EA v.2.5



### Maximum GRP Delay vs GLB Loads



### **Power Consumption**

Power consumption in the ispLSI 1024EA device depends on two primary factors: the speed at which the device is operating, and the number of product terms

used. Figure 4 shows the relationship between power and operating speed.

### Figure 4. Typical Device Power Consumption vs fmax



Icc can be estimated for the ispLSI 1024EA using the following equation:

Icc = 17mA + (# of PTs \* .726) + (# of nets \* Max Freq \* .0043)

#### Where:

# of PTs = Number of Product Terms used in design
# of nets = Number of Signals used in device
Max freq = Highest Clock Frequency to the device (in MHz)

The lcc estimate is based on typical conditions (Vcc = 5.0V, room temperature) and an assumption of four GLB loads on average exists. These values are for estimates only. Since the value of lcc is sensitive to operating conditions and the program in the device, the actual lcc should be verified.

0127/1024EA



### **Pin Description**

| NAME TQFP PIN           |                                                      | DESCRIPTION                                                                                                                                                        |  |  |
|-------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                    | NUMBERS                                              |                                                                                                                                                                    |  |  |
|                         | $\begin{array}{rrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrrr$ | Input/Output Pins - These are the general purpose I/O pins used by the logic array.                                                                                |  |  |
| GOE 0/IN 4 <sup>1</sup> | 91                                                   | This is a dual function pin. It can be used either as Global Output Enable for all I/O cells or it can be used as a dedicated input pin.                           |  |  |
| GOE 1/IN 5 <sup>1</sup> | 8                                                    | This is a dual function pin. It can be used either as Global Output Enable for all I/O cells or it can be used as a dedicated input pin.                           |  |  |
| TDI                     | 18                                                   | Input - Functions as an input pin to load programming data into the device and also used as one of the two control pins for the ispJTAG state machine.             |  |  |
| TMS                     | 68                                                   | Input - Controls the operation of the ISP state machine.                                                                                                           |  |  |
| TDO                     | 35                                                   | Output - Functions as an output pin to read serial shift register data.                                                                                            |  |  |
| ТСК                     | 58                                                   | Input - Functions as a clock pin for the Serial Shift Register.                                                                                                    |  |  |
| RESET                   | 17                                                   | Active Low (0) Reset pin which resets all of the GLB and I/O registers in the device.                                                                              |  |  |
| Y0                      | 9                                                    | Dedicated Clock input. This clock input is connected to one of the clock inputs of all of the GLBs on the device.                                                  |  |  |
| Y1                      | 67                                                   | Dedicated Clock input. This clock input is brought into the clock distribution network, and can optionally be routed to any GLB on the device.                     |  |  |
| Y2                      | 60                                                   | Dedicated Clock input. This clock input is brought into the clock distribution network, and can optionally be routed to any GLB and/or any I/O cell on the device. |  |  |
| Y3                      | 59                                                   | Dedicated Clock input. This clock input is brought into the clock distribution network, and can optionally be routed to any I/O cell on the device.                |  |  |
| GND                     | 14, 15, 36, 37,<br>61, 62, 89, 90                    | Ground (GND)                                                                                                                                                       |  |  |
| VCC                     | 10, 11, 40, 41,<br>65, 66, 85, 86                    | Vcc                                                                                                                                                                |  |  |
| VCCIO                   | 16                                                   | Supply voltage for output drivers, 5V or 3.3V.                                                                                                                     |  |  |
| NC <sup>2</sup>         | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | No Connect                                                                                                                                                         |  |  |

1. Pins have dual function capability which is software selectable.

Table 2-0002A/1024EA

2. NC pins are not to be connected to any active signals, Vcc or GND.



### **Pin Configurations**

#### ispLSI 1024EA 100-Pin TQFP Pinout Diagram



- 1. Pins have dual function capability which is software selectable.
- 2. NC pins are not to be connected to any active signal, VCC or GND.

100-TQFP/1024EA



### Part Number Description



### ispLSI 1024EA Ordering Information

| COMMERCIAL |            |                  |                        |              |  |  |  |
|------------|------------|------------------|------------------------|--------------|--|--|--|
| FAMILY     | fmax (MHz) | <b>t</b> pd (ns) | ORDERING NUMBER        | PACKAGE      |  |  |  |
|            | 200        | 4.5              | ispLSI 1024EA-200LT100 | 100-Pin TQFP |  |  |  |
| ispLSI     | 125        | 7.5              | ispLSI 1024EA-125LT100 | 100-Pin TQFP |  |  |  |
|            | 100        | 10               | ispLSI 1024EA-100LT100 | 100-Pin TQFP |  |  |  |
|            |            |                  |                        |              |  |  |  |