# **INTEGRATED CIRCUITS** # DATA SHEET # **TEF6892H**Car radio integrated signal processor **Product specification** 2003 Oct 21 # Car radio integrated signal processor # **TEF6892H** | CONTE | NTS | 11.1.4 | Data byte 4; RDS STATUS | |----------------|-----------------------------------------------------|------------------|-----------------------------------------------| | 1 | FEATURES | 11.1.5<br>11.1.6 | Data byte 5; RDS LDATM Data byte 6; RDS LDATL | | 1.1 | General | 11.1.7 | Data byte 7; RDS PDATM | | 1.2 | I <sup>2</sup> C-bus | 11.1.8 | Data byte 8; RDS PDATL | | 1.3 | Stereo decoder | 11.1.9 | Data byte 9; RDS COUNT | | 1.4 | Noise blanking | 11.1.10 | Data byte 10; RDS PBIN | | 1.5 | Weak signal processing | 11.2 | Write mode | | 1.6 | RDS demodulator and decoder | 11.2.1 | Subaddress 0H; RDS SET A | | 1.7 | Tone/volume part | 11.2.2 | Subaddress 1H; RDS SET B | | | · | 11.2.3 | Subaddress 2H; RDSCLK | | 2 | GENERAL DESCRIPTION | 11.2.4 | Subaddress 3H; RDS CONTROL | | 3 | ORDERING INFORMATION | 11.2.5 | Subaddress 4H; CONTROL | | 4 | QUICK REFERENCE DATA | 11.2.6 | Subaddress 5H; CSALIGN | | 5 | BLOCK DIAGRAM | 11.2.7 | Subaddress 6H; MULTIPATH | | | | 11.2.8 | Subaddress 7H; SNC | | 6 | PINNING | 11.2.9 | Subaddress 8H; HIGHCUT | | 7 | FUNCTIONAL DESCRIPTION | 11.2.10 | Subaddress 9H; SOFTMUTE | | 7.1 | Stereo decoder | 11.2.11 | Subaddress AH; RADIO | | 7.2 | FM and AM noise blanker | 11.2.12 | Subaddress BH; INPUT and ASI | | 7.3 | High cut control and de-emphasis | 11.2.13 | Subaddress CH; LOUDNESS | | 7.4 | Noise detector | 11.2.14 | Subaddress DH; VOLUME | | 7.4.1 | FM noise detector | 11.2.15 | Subaddress EH; TREBLE | | 7.4.2 | AM noise detector | 11.2.16 | Subaddress FH; BASS | | 7.5 | Multipath/weak signal processing | 11.2.17 | Subaddress 10H; FADER | | 7.6 | Tone/volume control | 11.2.18 | Subaddress 11H; BALANCE | | 7.6.1 | Input selector | 11.2.19 | Subaddress 12H; MIX | | 7.6.2 | Loudness | 11.2.20 | Subaddress 13H; BEEP | | 7.6.3 | Volume/balance | 11.2.21 | Subaddress 1FH; AUTOGATE | | 7.6.4 | Treble | 12 | TEST AND APPLICATION INFORMATION | | 7.6.5 | Bass<br>Fadar/acuta | 13 | PACKAGE OUTLINE | | 7.6.6<br>7.6.7 | Fader/mute Beep generator and NAV input with output | 14 | SOLDERING | | 7.0.7 | mixer | 14.1 | Introduction to soldering surface mount | | 7.7 | RDS demodulator and decoder | | packages | | 7.7.1 | RDS demodulator | 14.2 | Reflow soldering | | 7.7.2 | RDS decoder | 14.3 | Wave soldering | | 8 | LIMITING VALUES | 14.4 | Manual soldering | | 9 | THERMAL CHARACTERISTICS | 14.5 | Suitability of surface mount IC packages for | | 10 | CHARACTERISTICS | | wave and reflow soldering methods | | | | 15 | DATA SHEET STATUS | | 11 | I <sup>2</sup> C-BUS PROTOCOL | 16 | DEFINITIONS | | 11.1<br>11.1.1 | Read mode Data byte 1; STATUS | 17 | DISCLAIMERS | | 11.1.1 | Data byte 1, STATOS Data byte 2; LEVEL | 18 | PURCHASE OF PHILIPS I2C COMPONENTS | | 11.1.2 | Data byte 2: LISN and WAM | | | ### Car radio integrated signal processor ### **TEF6892H** ### 1 FEATURES ### 1.1 General - High integration - No external components except coupling capacitors for signal inputs and outputs - QFP44 package with small Printed-Circuit Board (PCB) footprint. ### 1.2 I<sup>2</sup>C-bus - Fast mode 400 kHz I<sup>2</sup>C-bus, interfaces to logic levels ranging from 2.5 to 5 V - Gated I<sup>2</sup>C-bus loop through to tuner IC - Eases PCB layout (crosstalk) - Allows mix of 400 kHz and 100 kHz busses - Low bus load reduces crosstalk - Buffered I/O circuit - Supply voltage shift between both buses allowed. - Shortgate function offers easy control with automatic gating of a single transmission; suited for TEA684x - Autogate function offers transparent microcontroller control with automatic on/off gating (programmable address). ### 1.3 Stereo decoder - FM stereo decoder with high immunity to birdy noise and excellent pilot cancellation - Integrated IF roll-off correction controlled via I2C-bus - De-emphasis selectable between 75 and 50 $\mu s$ via I<sup>2</sup>C-bus. ### 1.4 Noise blanking - New fully integrated AM noise blanker with excellent performance - Fully integrated FM noise blanker with superior performance. ### 1.5 Weak signal processing - FM weak signal processing with detectors for RF level, Ultrasonic Noise (USN) and Wideband AM (WAM) information - AM weak signal processing with detectors for level information - AM processing with soft mute and High Cut Control (HCC) - FM processing with soft mute, stereo blend and HCC - Setting of the sensitivity of the detectors and start and slope of the control functions via I<sup>2</sup>C-bus - · Weather band de-emphasis - Level, USN and WAM read-out via I<sup>2</sup>C-bus (signal quality detectors) - Full support of tuner AF update functions with TEA684x tuner ICs, FM audio processing holds the detectors for the FM weak signal processing in their present state during RDS updating. ### 1.6 RDS demodulator and decoder - RDS/RBDS demodulator uses TEA684x reference frequency, no external crystal necessary - RDS/RBDS decoder with memory for two RDS data blocks provides block synchronization, error correction and flywheel function; block data and status information are available via the I<sup>2</sup>C-bus. # Car radio integrated signal processor **TEF6892H** ### 1.7 Tone/volume part - Input selector for four inputs: - Two external stereo inputs (CD and TAPE) - One mono input (PHONE) - One internal stereo input (AM or FM). - Integrated tone control and audio filters without external components - Volume control from +20 to -79 dB in 1 dB steps; programmable 20 dB loudness control included - Programmable loudness control with bass boost or as bass and treble boost - Treble control from -14 to +14 dB in 2 dB steps - Bass control from –14 to +14 dB in 2 dB steps with selectable characteristics - Good undistorted performance for any step size, including mute - Audio Step Interpolation (ASI) available for the following audio controls: - Mute - Loudness - Volume/balance - Bass - Fader. - ASI also realizes Alternative Frequency (AF) mute for inaudible RDS update - · Integrated beep generator - Navigation (NAV) input - Output mixer circuit for beep or NAV signal at output stages. ### **2 GENERAL DESCRIPTION** The TEF6892H is a monolithic BiMOS integrated circuit comprising the stereo decoder function, weak signal processing and ignition noise blanking facility for AM and FM combined with input selector and tone/volume control for AM and FM car radio applications. The RDS/RBDS demodulator function and the RDS/RBDS decoder function are included. The device operates with a supply voltage of 8 to 9 V. ### 3 ORDERING INFORMATION | TYPE | PACKAGE | | | | | |----------|---------|----------------------------------------------------------------------------------------------|----------|--|--| | NUMBER | NAME | DESCRIPTION | VERSION | | | | TEF6892H | QFP44 | plastic quad flat package; 44 leads (lead length 1.3 mm); body $10 \times 10 \times 1.75$ mm | SOT307-2 | | | # Car radio integrated signal processor TEF6892H ### 4 QUICK REFERENCE DATA | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>CC</sub> | supply voltage | | 8.0 | 8.5 | 9.0 | V | | I <sub>CC</sub> | supply current | normal mode | _ | 28 | _ | mA | | | | standby RDS; audio on | _ | 24 | _ | mA | | | | standby audio; RDS on | _ | 19 | _ | mA | | | | standby | _ | 15 | _ | mA | | Stereo decode | r path | | | | • | | | $\alpha_{ t CS}$ | channel separation | f <sub>FMMPX</sub> = 1 kHz | 40 | _ | _ | dB | | S/N | signal-to-noise ratio | f <sub>FMMPX</sub> = 20 Hz to 15 kHz | 75 | _ | _ | dB | | THD | total harmonic distortion | FM mode; f <sub>FMMPX</sub> = 1 kHz | _ | _ | 0.3 | % | | Tone/volume c | ontrol | | • | • | • | • | | V <sub>i(max)(rms)</sub> | maximum input voltage level at pins TAPEL, TAPER, CDL, CDR, CDCM, PHONE and PHCM (RMS value) | THD = 0.1%; $G_{vol} = -6 \text{ dB}$ | 2 | _ | _ | V | | $V_{i(NAV)(max)(rms)}$ | maximum input voltage level at pin NAV (RMS value) | THD = 1%; f <sub>NAV</sub> = 1 kHz | 0.3 | _ | _ | V | | THD | total harmonic distortion | TAPE and CD inputs;<br>f <sub>audio</sub> = 20 Hz to 20 kHz;<br>V <sub>i</sub> = 1 V (RMS) | _ | 0.01 | 0.1 | % | | G <sub>vol</sub> | volume/balance gain control | maximum setting | _ | 20 | _ | dB | | | | minimum setting | _ | -59 | _ | dB | | G <sub>step(vol)</sub> | step resolution gain (volume) | | _ | 1 | _ | dB | | G <sub>loudness</sub> | loudness gain control | f <sub>loudness(low)</sub> = 50 Hz; high boost on | | | | | | | | maximum setting; 1 kHz tone | _ | 0 | _ | dB | | | | minimum setting; 1 kHz tone | _ | -20 | _ | dB | | G <sub>treble</sub> | treble gain control | maximum setting | _ | 14 | _ | dB | | | | minimum setting | _ | -14 | _ | dB | | G <sub>step(treble)</sub> | step resolution gain (treble) | | _ | 2 | _ | dB | | G <sub>bass</sub> | bass gain control | maximum setting; symmetrical boost | _ | 14 | _ | dB | | | | minimum setting; asymmetrical cut | _ | -14 | _ | dB | | G <sub>step(bass)</sub> | step resolution gain (bass) | | _ | 2 | _ | dB | Product specification Philips Semiconductors # Car radio integrated signal processor TEF6892H ### 6 PINNING | SYMBOL | PIN | DESCRIPTION | |-----------------|-----|----------------------------------------------------------------------------| | LEVEL | 1 | level detector input | | RDSGND | 2 | RDS ground | | SCLG | 3 | gated I <sup>2</sup> C-bus clock port | | SDAG | 4 | gated I <sup>2</sup> C-bus data port | | FMMPX | 5 | FM-MPX input for audio processing | | MPXRDS | 6 | FM-MPX input for weak signal processing, noise blanker and RDS demodulator | | AM | 7 | AM audio input | | i.c. | 8 | internally connected | | AFHOLD | 9 | FM weak signal processing hold input | | AFSAMP | 10 | trigger signal input for quality measurement | | FREF | 11 | reference frequency input 75.4 kHz | | i.c. | 12 | internally connected | | i.c. | 13 | internally connected | | i.c. | 14 | internally connected | | i.c. | 15 | internally connected | | V <sub>CC</sub> | 16 | supply voltage | | AGND | 17 | analog ground | | CREF | 18 | reference voltage capacitor | | i.c. | 19 | internally connected | | CDR | 20 | CD right input | | CDCM | 21 | CD common input | | CDL | 22 | CD left input | | TAPER | 23 | tape right input | | TAPEL | 24 | tape left input | | PHONE | 25 | phone input | | PHCM | 26 | phone common input | | LFOUT | 27 | left front output | | RFOUT | 28 | right front output | | LROUT | 29 | left rear output | | RROUT | 30 | right rear output | | i.c. | 31 | internally connected | | NAV | 32 | audio input for navigation voice signal | | i.c. | 33 | internally connected | | i.c. | 34 | internally connected | | i.c. | 35 | internally connected | | i.c. | 36 | internally connected | | RDQ | 37 | RDS/RBDS demodulator quality information output | | RDDA | 38 | RDS/RBDS decoder data available or RDS/RBDS demodulator data output | | RDCL | 39 | RDS/RBDS demodulator clock input or output | | i.c. | 40 | internally connected | ### Car radio integrated signal processor **TEF6892H** | SYMBOL | PIN | DESCRIPTION | |--------|-----|-------------------------------------------| | DGND | 41 | digital ground | | SDA | 42 | I <sup>2</sup> C-bus data input or output | | SCL | 43 | I <sup>2</sup> C-bus clock input | | ADDR | 44 | address select input | ### 7 FUNCTIONAL DESCRIPTION ### 7.1 Stereo decoder The FMMPX input is the input for the MPX signal from the tuner. The input gain can be selected in three settings to match the input to the RF front-end circuit. A fourth setting is used for weather band mode, which may require a gain of 23.5 dB. A low-pass filter provides the necessary signal delay for FM noise blanking and suppression of high frequency interferences into the stereo decoder input. The output signal of this filter is fed to the roll-off correction circuit. This circuit compensates the frequency response caused by the low-pass characteristic of the tuner circuit with its IF filters. The roll-off correction circuit is adjustable in four settings to compensate different frequency responses of the tuner part. The MPX signal is decoded in the stereo decoder part. A PLL is used for the regeneration of the 38 kHz subcarrier. The fully integrated oscillator is adjusted by a digital auxiliary PLL into the capture range of the main PLL. The auxiliary PLL needs an external reference frequency (75.4 kHz) which is provided by the tuner ICs of the NICE family (TEA684x). The required 19 and 38 kHz signals are generated by division of the oscillator output signal in a logic circuit. The 19 kHz quadrature phase signal is fed to the 19 kHz phase detector, where it is compared with the incoming pilot tone. The DC output signal of the phase detector controls the oscillator (PLL). ### Car radio integrated signal processor TEF6892H The pilot detector is driven by an internally generated in-phase 19 kHz signal. Its pilot dependent voltage activates the stereo indicator bit and sets the stereo decoder to stereo mode. The same voltage is used to control the amplitude of an anti-phase internally generated 19 kHz signal. In the pilot canceller, the pilot tone is compensated by this anti-phase 19 kHz signal. The signal is then decoded in the decoder part. The side signal is demodulated and combined with the main signal to the left and right audio channels. A fine adjustment of the roll-off compensation is done by adjusting the gain of the L-R signal in 16 steps. A smooth mono to stereo takeover is achieved by controlling the efficiency of the matrix by the FMSNC signal from the weak signal processing block. ### 7.2 FM and AM noise blanker The FM/AM switch selects the output signal of the stereo decoder (FM mode) or the signal from the AM input for the noise blanker block. In FM mode the noise blanker operates as a sample and hold circuit, while in AM mode it mutes the audio signal during the interference pulse. The blanking pulse which triggers the noise blanker is generated in the noise detector block. ### 7.3 High cut control and de-emphasis The High Cut Control (HCC) part is a low-pass filter circuit with eight different static roll-off response curves. The cut-off frequencies of these filter curves can be selected by I<sup>2</sup>C-bus to match different application requirements. The HCC circuit also provides a dynamic control of the filter response. This function is controlled by the AMFMHCC signal from the weak signal processing. The signal passes the de-emphasis block with two de-emphasis values (50 and 75 $\mu$ s), which can be selected via I<sup>2</sup>C-bus, and is fed to the input selector. ### 7.4 Noise detector ### 7.4.1 FM NOISE DETECTOR The trigger signal for the FM noise detector is derived from the MPXRDS input signal and the LEVEL signal. In the MPXRDS path a four pole high-pass filter (100 kHz) separates the noise spikes from the wanted MPX signal. Another detector circuit triggers on noise spikes on the level voltage. The signals of both detectors are combined to achieve a reliable trigger signal for the noise blanker. AGC circuits in the detector part control the gain depending on the average noise in the signals to prevent false triggering. The sensitivity of the triggering from the MPXRDS signal can be adjusted in four steps, the triggering from the LEVEL signal in three steps. ### 7.4.2 AM NOISE DETECTOR The trigger pulse for the AM noise blanker is derived from the AM audio signal. The noise spikes are detected by a slew rate detector, which detects excessive slew rates which do not occur in normal audio signals. The sensitivity of the AM noise blanker can be adjusted in four steps. ### 7.5 Multipath/weak signal processing The multipath (MPH)/weak signal processing block detects quality degradations in the incoming FM signal and controls the processing of the audio signal accordingly. There are three different quality criteria: - The average value of the level voltage - The AM components on the level voltage [Wideband AM (WAM)] - The high frequency components in the MPX signal [Ultrasonic Noise (USN)]. The level voltage is converted to a digital value by an 8-bit analog-to-digital converter. A digital filter circuit (WAM filter) derives the wideband AM components from the level signal. The high frequency components in the MPX signals are measured with an analog-to-digital converter (USN ADC) at the output of the 100 kHz high-pass filter in the MPXRDS path. The values of these three signals are externally available via the I<sup>2</sup>C-bus. In the weak signal processing block the three digital signals are combined in a specific way and used for the generation of control signals for soft mute, stereo blend (stereo noise control, FMSNC) and high cut control (AMFMHCC). The sensitivities of the detector circuits (WAM and USN) are adjustable via the $I^2C$ -bus. Also the start values and the slopes of the control functions soft mute, stereo blend and high cut control can be set via the $I^2C$ -bus. Soft mute, stereo blend and HCC are set on hold during the AF updating (quality check of alternative frequency) to avoid an influence of the tuning procedure on the weak signal processing conditions. In AM mode the soft mute and high cut control are available too, the weak signal block is controlled by the average value of the level voltage. ### Car radio integrated signal processor TEF6892H ### 7.6 Tone/volume control The tone/volume control part consists of the following stages: - · Input selector - Loudness control - · Volume/balance control with muting - Treble control - Bass control - · Fader and output mute - · Beep generator - NAV input - · Output mixer. The settings of all stages are controlled via the I<sup>2</sup>C-bus. The stages input selector, loudness, volume/balance, bass, and fader/output mute include the Audio Step Interpolation (ASI) function. This minimizes pops by smoothing the transitions in the audio signal during the switching of the controls. The transition time of the ASI function is programmable by I<sup>2</sup>C-bus in four steps. ### 7.6.1 INPUT SELECTOR The input selector selects one of four input sources: - Two external stereo inputs (CD and TAPE) - One external mono input (PHONE) - One internal stereo input (AM/FM). ### 7.6.2 LOUDNESS The output of the input selector is fed into the loudness circuit. Four different loudness curves can be selected via the $I^2C$ -bus. The control range is between 0 and -20 dB with a step size of 1 dB; see Figs 16 to 19. ### 7.6.3 VOLUME/BALANCE The volume/balance control is used for volume setting and also for balance adjustment. The control range of the volume/balance control is between +20 and -59 dB in steps of 1 dB. The combination of loudness and volume/balance realizes an overall control range of +20 to -79 dB. ### 7.6.4 TREBLE The signal is then fed to the treble control stage. The control range is between +14 and -14 dB in steps of 2 dB. Figure 20 shows the control characteristic. Four different filter frequencies can be selected. ### 7.6.5 Bass The characteristic of the bass attenuation curves can be set to shelve or band-pass. Four different frequencies can be selected as centre frequency of the band-pass curve. Figures 21 and 22 show the bass curves with a band-pass filter frequency of 60 Hz. The control range is between +14 and -14 dB in steps of 2 dB. ### 7.6.6 FADER/MUTE The four fader/mute blocks are located at the end of the tone/volume chain. The control range of these attenuators is 0 to –59 dB. The step size is: - 1 dB between 0 and -15 dB - 2.5 dB between –15 and –45 dB - 3 dB between -45 and -51 dB - 4 dB between -51 and -59 dB. # 7.6.7 BEEP GENERATOR AND NAV INPUT WITH OUTPUT The output mixer circuit can add an additional audio signal to any of the four outputs together with the main signal or instead of the main signal. The additional signal can be generated internally by the beep generator with four different audio frequencies or applied to the NAV input, for instance a navigation voice signal. ### 7.7 RDS demodulator and decoder ### 7.7.1 RDS DEMODULATOR The RDS demodulator recovers and regenerates the continuously transmitted RDS or RBDS data stream of the multiplex signal (MPXRDS) and provides the signals clock (RDCL), data (RDDA) and quality (RDQ) for external use or further processing by the integrated RDS decoder. The RDS demodulator uses the reference frequency (75.4 kHz) from the tuner IC and does not need a crystal. ### 7.7.2 RDS DECODER The RDS decoder provides block synchronization, error correction and flywheel function for reliable extraction of RDS or RBDS block data. Different modes of operation can be selected to fit different application requirements. Availability of new data is signalled by read bit RDAV and output pin RDDA. Up to two blocks of data and status information are available via the I<sup>2</sup>C-bus in a single transmission. # Car radio integrated signal processor TEF6892H ### 8 LIMITING VALUES In accordance with the Absolute Maximum Rating System (IEC 60134). | SYMBOL | PARAMETER | CONDITIONS | MIN. | MAX. | UNIT | |------------------|---------------------------------|------------|-------|----------------|------| | V <sub>CC</sub> | supply voltage | | -0.3 | +10 | V | | Vi | input voltage for any pin | | -0.3 | $V_{CC} + 0.3$ | V | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | | T <sub>amb</sub> | ambient temperature | | -40 | +85 | °C | | V <sub>esd</sub> | electrostatic discharge voltage | note 1 | -200 | +200 | V | | | | note 2 | -2000 | +2000 | V | ### **Notes** - 1. Machine model (R = 0 $\Omega$ , C = 200 pF). - 2. Human body model (R = 1.5 k $\Omega$ , C = 100 pF). ### 9 THERMAL CHARACTERISTICS | SYMBOL | PARAMETER | CONDITIONS | VALUE | UNIT | |----------------------|---------------------------------------------|-------------|-------|------| | R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 61 | K/W | ### 10 CHARACTERISTICS FM part: $f_{FMMPX} = 1$ kHz at $V_{FMMPX} = 767$ mV (RMS); pilot off (100% FM). AM part: $f_{AM} = 1$ kHz at $V_{AM} = 967$ mV (RMS) (100% AM). Treble: 10 kHz filter frequency. Bass: 60 Hz filter frequency. Loudness: 50 Hz filter frequency; treble loudness on. $V_{CC} = 8.5$ V; $T_{amb} = 25$ °C; see Fig.23; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------|---------------------------|-------------------------------------------------------------|------|------|------|------| | V <sub>CC</sub> | supply voltage | | 8.0 | 8.5 | 9.0 | V | | I <sub>CC</sub> | supply current | normal mode | _ | 28 | _ | mA | | | | standby RDS; audio on | _ | 24 | _ | mA | | | | standby audio; RDS on | _ | 19 | _ | mA | | | | standby | _ | 15 | _ | mA | | Logic pins | | | | | | | | V <sub>IH</sub> | HIGH-level input voltage | pins SDA, SCL, ADDR, SDAG and RDCL | 1.75 | _ | 5.5 | V | | | | pins AFHOLD and AFSAMP | 1.75 | _ | 5.5 | V | | V <sub>IL</sub> | LOW-level input voltage | pins SDA, SCL, ADDR, SDAG and RDCL | -0.2 | _ | +1.0 | V | | | | pins AFHOLD and AFSAMP | -0.2 | _ | +1.0 | V | | V <sub>OH</sub> | HIGH-level output voltage | pins RDCL and RDDA; $I_{OH} = 2.5 \mu A$ | 2.6 | _ | _ | V | | V <sub>OL</sub> | LOW-level output voltage | pins SCLG, RDCL and RDDA;<br>I <sub>OL</sub> = 3 mA; note 1 | _ | _ | 0.4 | V | | | | pin SDA; I <sub>OL</sub> = 3 mA | _ | _ | 0.4 | V | # Car radio integrated signal processor TEF6892H | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------|---------------------|-------------|----------------| | Stereo decode | er and AM path | | ! | ' | | • | | V <sub>o(FM)(rms)</sub> | FM mono output voltage (RMS value) on pins LFOUT and RFOUT | $f_{FMMPX}$ = 1 kHz; 91% FM modulation without pilot ( $V_{FMMPX}$ = 698 mV) | 750 | 950 | 1200 | mV | | $V_{o(AM)(rms)}$ | AM output voltage<br>(RMS value) on<br>pins LFOUT and RFOUT | f <sub>AM</sub> = 1 kHz; V <sub>AM</sub> = 870 mV;<br>90% AM modulation | 800 | 1080 | 1360 | mV | | G <sub>i</sub> | input gain on<br>pins FMMPX, MPXRDS<br>and AM | see Table 61 ING[1:0] = 00; all inputs ING[1:0] = 01; all inputs ING[1:0] = 10; all inputs ING[1:0] = 11; FMMPX | -<br>-<br>- | 0<br>3<br>6<br>23.5 | -<br>-<br>- | dB<br>dB<br>dB | | | | ING[1:0] = 11; MPXRDS and AM | _ | 0 | _ | dB | | α <sub>cs</sub> | channel separation | f <sub>FMMPX</sub> = 1 kHz | 40 | _ | - | dB | | gc(L-R) | roll-off correction for coarse adjustment of separation | see Table 45; measure 1 kHz level for L – R modulation; compare to 1 kHz level for L + R modulation | | | | | | | | CSR[1:0] = 00 | - | 0 | - | dB | | | | CSR[1:0] = 01 | - | 0.4 | - | dB | | | | CSR[1:0] = 10 | - | 0.8 | - | dB | | | | CSR[1:0] = 11 | - | 1.2 | - | dB | | $g_{f(L-R)}$ | stereo adjust for fine adjustment of separation | see Table 46; measure 1 kHz level<br>for L – R modulation; compare to<br>1 kHz level for L + R modulation | | | | | | | | CSA[3:0] = 0000 | - | 0 | - | dB | | | | CSA[3:0] = 0001 | - | 0.2 | - | dB | | | | : | - | : | - | dB | | | | CSA[3:0] = 1110 | - | 2.8 | - | dB | | | | CSA[3:0] = 1111 | _ | 3.0 | - | dB | | S/N | signal-to-noise ratio | $f_{FMMPX} = 20$ Hz to 15 kHz;<br>referenced to 1 kHz at 91% FM<br>modulation; DEMP = 1<br>$(\tau_{de-em} = 50 \ \mu s)$ | 75 | _ | - | dB | | THD | total harmonic distortion | FM mode | | | | | | | | f <sub>FMMPX</sub> = 1 kHz | _ | _ | 0.3 | % | | | | V <sub>FMMPX</sub> = 50%; L; pilot on | _ | _ | 0.3 | % | | | | V <sub>FMMPX</sub> = 50%; R; pilot on | _ | _ | 0.3 | % | | V <sub>o(bal)</sub> | mono channel balance $\frac{V_{oL}}{V_{oR}}$ | FM mode | -1 | _ | +1 | dB | | $\alpha_{19}$ | pilot signal suppression | 9% pilot; $f_{pilot}$ = 19 kHz; referenced to 1 kHz at 91% FM modulation; DEMP = 1 ( $\tau_{de-em}$ = 50 $\mu$ s) | 40 | 50 | _ | dB | # Car radio integrated signal processor TEF6892H | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------|-------|-------|-------|------| | α | subcarrier suppression | modulation off; referenced to 1 kHz at 91% FM modulation | | | | | | | | f <sub>sc</sub> = 38 kHz | 35 | 50 | _ | dB | | | | f <sub>sc</sub> = 57 kHz | 40 | _ | _ | dB | | | | f <sub>sc</sub> = 76 kHz | 50 | 60 | _ | dB | | PSRR | power supply ripple rejection | FM mode; $f_{ripple} = 100 \text{ Hz}$ ;<br>$V_{CC(AC)} = V_{ripple} = 100 \text{ mV (RMS)}$ | 24 | _ | _ | dB | | $\Delta V_{out}$ | frequency response | FM mode | | | | | | | | f <sub>FMMPX</sub> = 20 Hz | -0.5 | _ | +0.5 | dB | | | | f <sub>FMMPX</sub> = 15 kHz | -0.5 | _ | +0.5 | dB | | f <sub>cut-off(de-em)</sub> | cut-off frequency of | -3 dB point; see Fig.15 | | | | | | | de-emphasis filter | DEMP = 1 ( $\tau_{de-em}$ = 50 $\mu$ s) | _ | 3.18 | _ | kHz | | | | DEMP = 0 ( $\tau_{de-em}$ = 75 $\mu$ s) | _ | 2.12 | _ | kHz | | m <sub>i(pilot)(rms)</sub> | pilot threshold modulation | stereo | | | | | | | for automatic switching by | on | _ | 4.0 | 5.5 | % | | | pilot input voltage<br>(RMS value) | off | 1.3 | 2.7 | _ | % | | hys <sub>pilot</sub> | hysteresis of pilot threshold voltage | | - | 2 | - | dB | | V <sub>ref(min)</sub> | minimum reference input voltage | | _ | _ | 30 | mV | | f <sub>ref</sub> | reference frequency for stereo PLL and RDS demodulator | | 75361 | 75368 | 75375 | Hz | | Noise blanker | r | | | • | • | • | | FM PART | | | | | | | | t <sub>sup(min)</sub> | minimum suppression time | | _ | 15 | - | μs | | V <sub>MPXRDS(M)</sub> | noise blanker sensitivity at MPXRDS input | see Table 62; $t_{pulse}$ = 10 $\mu$ s; $f_{pulse}$ = 300 Hz | | | | | | | (peak value of noise | NBS[1:0] = 00 | _ | 90 | _ | mV | | | pulses) | NBS[1:0] = 01 | _ | 150 | _ | mV | | | | NBS[1:0] = 10 | _ | 210 | _ | mV | | | | NBS[1:0] = 11 | _ | 270 | _ | mV | | V <sub>LEVEL(M)</sub> | noise blanker sensitivity at LEVEL input | see Table 65; $t_{pulse} = 10 \mu s$ ; $f_{pulse} = 300 \text{ Hz}$ | | | | | | | (peak value of noise | NBL[1:0] = 00 | _ | 9 | _ | mV | | | pulses) | NBL[1:0] = 01 | _ | 18 | _ | mV | | | | NBL[1:0] = 10 | _ | 28 | _ | mV | # Car radio integrated signal processor TEF6892H | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------|------|------|------|------| | AM PART | - | | 1 | ' | ' | | | t <sub>sup(min)</sub> | minimum suppression time | | _ | 200 | - | μs | | M <sub>AM</sub> | noise blanker sensitivity | see Table 62; f <sub>audio</sub> = 2 kHz | | | | | | | | NBS[1:0] = 00 | _ | 110 | _ | % | | | | NBS[1:0] = 01 | _ | 140 | _ | % | | | | NBS[1:0] = 10 | _ | 175 | _ | % | | | | NBS[1:0] = 11 | _ | 220 | _ | % | | Weak signal p | processing | | | | | | | DETECTORS | | | | | | | | V <sub>eq(USN)</sub> | USN sensitivity equivalent level voltage | see Fig.5; $f_{MPXRDS}$ = 150 kHz;<br>$V_{MPXRDS}$ = 250 mV (RMS);<br>HCMP = 1; note 2 | | | | | | | | USS[1:0] = 00 | _ | 2.5 | _ | V | | | | USS[1:0] = 01 | _ | 2 | _ | V | | | | USS[1:0] = 10 | _ | 1.5 | _ | V | | | | USS[1:0] = 11 | _ | 0.5 | _ | V | | V <sub>eq(WAM)</sub> | WAM sensitivity equivalent level voltage | see Fig.6; V <sub>LEVEL</sub> = 200 mV (p-p) at f = 21 kHz on the level voltage; HCMP = 1; note 2 | | | | | | | | WAS[1:0] = 00 | _ | 2.5 | _ | V | | | | WAS[1:0] = 01 | _ | 2 | _ | V | | | | WAS[1:0] = 10 | _ | 1.5 | _ | V | | | | WAS[1:0] = 11 | _ | 0.5 | _ | V | | t <sub>LEVEL(attack)</sub> | level detector attack time | see Table 49; LETF = 0; SEAR = 0 | | | | | | | (soft mute and HCC) | LET[1:0] = 00 | _ | 3 | _ | s | | | | LET[1:0] = 01 | _ | 3 | _ | s | | | | LET[1:0] = 10 | _ | 1.5 | _ | s | | | | LET[1:0] = 11 | _ | 0.5 | _ | s | | | | see Table 49; LETF = 1; SEAR = 0 | | | | | | | | LET[1:0] = 00 | _ | 0.5 | _ | s | | | | LET[1:0] = 01 | _ | 0.17 | _ | s | | | | LET[1:0] = 10 | _ | 0.06 | _ | s | | | | LET[1:0] = 11 | | 0.06 | _ | s | | | | search mode; SEAR = 1 | _ | 60 | _ | ms | # Car radio integrated signal processor TEF6892H | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>LEVEL(decay)</sub> | level detector decay time | see Table 49; LETF = 0; SEAR = 0 | | | | | | , ,, | (soft mute and HCC) | LET[1:0] = 00 | _ | 3 | _ | s | | | | LET[1:0] = 01 | _ | 6 | _ | s | | | | LET[1:0] = 10 | _ | 1.5 | _ | s | | | | LET[1:0] = 11 | _ | 1.5 | _ | s | | | | see Table 49; LETF = 1; SEAR = 0 | | | | | | | | LET[1:0] = 00 | _ | 0.5 | _ | s | | | | LET[1:0] = 01 | _ | 0.5 | _ | s | | | | LET[1:0] = 10 | _ | 0.17 | _ | s | | | | LET[1:0] = 11 | _ | 0.06 | _ | s | | | | search mode; SEAR = 1 | _ | 60 | _ | ms | | t <sub>MPH(attack)</sub> | multipath detector attack | see Table 50; SEAR = 0 | | | | | | , , | time (SNC) | MPT[1:0] = 00 | _ | 0.5 | _ | s | | | | MPT[1:0] = 01 | _ | 0.5 | _ | s | | | | MPT[1:0] = 10 | _ | 0.5 | _ | s | | | | MPT[1:0] = 11 | _ | 0.25 | _ | s | | | | search mode; SEAR = 1 | _ | 60 | _ | ms | | t <sub>MPH(decay)</sub> | multipath detector decay time (SNC) | see Table 50; SEAR = 0 | | | | | | | | MPT[1:0] = 00 | _ | 12 | _ | s | | | | MPT[1:0] = 01 | _ | 24 | _ | s | | | | MPT[1:0] = 10 | _ | 6 | _ | s | | | | MPT[1:0] = 11 | _ | 6 | _ | s | | | | search mode; SEAR = 1 | _ | 60 | _ | ms | | t <sub>USN(attack)</sub> | USN detector attack time (soft mute and SNC) | | _ | 1 | _ | ms | | t <sub>USN(decay)</sub> | USN detector decay time (soft mute and SNC) | | _ | 1 | _ | ms | | ΔUSS | USN detector<br>desensitization | USN sensitivity setting (USS) versus level voltage (USN sensitivity setting is automatically reduced as level voltage decreases) | | | | | | | | V <sub>LEVEL</sub> > 1.25 V | _ | _ | 3 | _ | | | | 1.25 V > V <sub>LEVEL</sub> > 1.125 V | _ | _ | 2 | _ | | | | 1.125 V > V <sub>LEVEL</sub> > 1.0 V | - | _ | 1 | _ | | | | 1.0 V > V <sub>LEVEL</sub> | - | _ | 0 | _ | | t <sub>WAM(attack)</sub> | WAM detector attack time (SNC) | | _ | 1 | _ | ms | | t <sub>WAM(decay)</sub> | WAM detector decay time (SNC) | | _ | 1 | _ | ms | | t <sub>peak</sub> (USN)(attack) | peak detector for USN<br>attack time for read-out<br>via I <sup>2</sup> C-bus | | _ | 1 | _ | ms | # Car radio integrated signal processor TEF6892H | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>peak</sub> (USN)(decay) | peak detector for USN decay time for read-out via I <sup>2</sup> C-bus | | _ | 10 | _ | ms | | t <sub>peak</sub> (WAM)(attack) | peak detector for WAM attack time for read-out via I <sup>2</sup> C-bus | | _ | 1 | _ | ms | | t <sub>peak(WAM)(decay)</sub> | peak detector for WAM decay time for read-out via I <sup>2</sup> C-bus | | _ | 10 | - | ms | | CONTROL FUNCT | IONS | | | • | • | • | | V <sub>start(mute)</sub> | soft mute start voltage | see Fig.12; voltage at pin LEVEL that causes $\alpha_{mute} = 3$ dB; MSL[1:0] = 11 | | | | | | | | MST[2:0] = 000 | _ | 0.75 | _ | V | | | | MST[2:0] = 001 | _ | 0.88 | _ | V | | | | MST[2:0] = 010 | - | 1 | _ | V | | | | MST[2:0] = 011 | _ | 1.12 | _ | V | | | | MST[2:0] = 100 | _ | 1.25 | _ | V | | | | MST[2:0] = 101 | _ | 1.5 | _ | V | | | | MST[2:0] = 110 | _ | 1.75 | _ | V | | | | MST[2:0] = 111 | _ | 2 | _ | V | | C <sub>mute</sub> | soft mute slope $C_{mute} = \frac{\Delta \alpha_{mute}}{\Delta V_{eq}}$ | see Fig.13; slope of soft mute attenuation with respect to level voltage; MST[2:0] = 000 | | | | | | | <b>∆ v</b> eq | MSL[1:0] = 00 | _ | 8 | _ | dB/V | | | | MSL[1:0] = 01 | _ | 16 | _ | dB/V | | | | MSL[1:0] = 10 | _ | 24 | _ | dB/V | | | | MSL[1:0] = 11 | _ | 32 | _ | dB/V | | $lpha_{mute(max)}$ | maximum soft mute attenuation by USN | see Fig.14; f <sub>MPXRDS</sub> = 150 kHz;<br>V <sub>MPXRDS</sub> = 0.6 V (RMS);<br>USS[1:0] = 11 | | | | | | | | UMD[1:0] = 00 | _ | 3 | _ | dB | | | | UMD[1:0] = 01 | _ | 6 | _ | dB | | | | UMD[1:0] = 10 | _ | 9 | _ | dB | | | | UMD[1:0] = 11 | _ | 12 | _ | dB | | V <sub>start(SNC)</sub> | SNC stereo blend start voltage | see Fig.7; voltage at pin LEVEL that causes channel separation = 10 dB; SSL[1:0] = 10 | | | | | | | | SST[3:0] = 0000 | _ | 1.5 | - | V | | | | : | _ | : | _ | V | | | | SST[3:0] = 1000 | _ | 2.0 | _ | V | | | | : | _ | : | _ | V | | | | SST[3:0] = 1111 | l_ | 2.45 | _ | V | # Car radio integrated signal processor TEF6892H | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------|-----------|------|---------------------| | C <sub>SNC</sub> | SNC slope $C_{SNC} = \frac{\Delta \alpha_{cs}}{\Delta V_{eq}}$ | see Fig.8; slope of channel separation between 30 dB and 10 dB with respect to level voltage; SST[3:0] = 1010 | | | | | | | | SSL[1:0] = 00 | _ | 38 | _ | dB/V | | | | SSL[1:0] = 00 | - | 51 | _ | dB/V | | | | SSL[1:0] = 01 | - | 63 | _ | dB/V | | | | SSL[1:0] = 10 | _ | 72 | _ | dB/V | | V <sub>start(HCC)</sub> | HCC start voltage | see Fig.9; $f_{audio}$ = 10 kHz; voltage at pin LEVEL that causes $\alpha_{HCC}$ = 3 dB; HSL[1:0] = 10 | | 12 | | GD/ V | | | | HST[2:0] = 000 | _ | 1.17 | _ | V | | | | HST[2:0] = 001 | _ | 1.42 | _ | V | | | | HST[2:0] = 010 | _ | 1.67 | _ | V | | | | HST[2:0] = 011 | _ | 1.92 | _ | V | | | | HST[2:0] = 100 | _ | 2.17 | _ | V | | | | HST[2:0] = 101 | _ | 2.67 | _ | V | | | | HST[2:0] = 110 | _ | 3.17 | _ | V | | | | HST[2:0] = 111 | _ | 3.67 | _ | V | | C <sub>HCC</sub> | HCC slope | see Fig.10; f <sub>audio</sub> = 10 kHz;<br>HST[2:0] = 010 | | | | | | | $C_{HCC} = \frac{\Delta \alpha_{HCC}}{\Delta V_{eq}}$ | HSL[1:0] = 00 | _ | 9 | _ | dB/V | | | | HSL[1:0] = 01 | _ | 11 | _ | dB/V | | | | HSL[1:0] = 10 | _ | 14 | _ | dB/V | | | | HSL[1:0] = 11 | _ | 18 | _ | dB/V | | α <sub>HCC(max)</sub> | maximum HCC | see Fig.10; f <sub>audio</sub> = 10 kHz | | | | | | | attenuation | HCSF = 1 | - | 10 | _ | V V V V V dB/V dB/V | | | | HCSF = 0 | _ | 14 | _ | dB | | f <sub>cut-off</sub> | cut-off frequency of fixed HCC | see Table 56; –3 dB point (first order filter) | | | | | | | | HCF[2:0] = 000 | _ | 1.5 | _ | kHz | | | | HCF[2:0] = 001 | _ | 2.2 | _ | kHz | | | | HCF[2:0] = 010 | _ | 3.3 | _ | kHz | | | | HCF[2:0] = 011 | _ | 4.7 | _ | kHz | | | | HCF[2:0] = 100 | _ | 6.8 | _ | kHz | | | | HCF[2:0] = 101 | _ | 10 | _ | kHz | | | | HCF[2:0] = 110 | _ | wide | _ | _ | | | | HCF[2:0] = 111 | _ | unlimited | _ | _ | | Analog-to-dig | ital converters for I <sup>2</sup> C-bus | | | | | | | LEVEL ANALOG- | TO-DIGITAL CONVERTER (8-BIT) | ı; see Fig.4 | | | | | | V <sub>LEVEL(min)</sub> | lower voltage limit of conversion range | | _ | 0.25 | _ | V | # Car radio integrated signal processor TEF6892H | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------|------|------|------|------| | $V_{LEVEL(max)}$ | upper voltage limit of conversion range | | - | 4.25 | _ | V | | $\Delta V_{LEVEL}$ | bit resolution voltage | | _ | 15.7 | _ | mV | | ULTRASONIC NOI | SE ANALOG-TO-DIGITAL CONVE | ERTER (4-BIT); see Fig.5 | | | | | | V <sub>USN(min)(rms)</sub> | conversion range lower voltage limit (RMS value) | f <sub>FMMPX</sub> = 150 kHz | _ | 0 | _ | V | | V <sub>USN(max)(rms)</sub> | conversion range upper voltage limit (RMS value) | f <sub>FMMPX</sub> = 150 kHz | _ | 0.75 | - | V | | $\Delta V_{USN(rms)}$ | bit resolution voltage (RMS value) | | - | 50 | - | mV | | WIDEBAND AM A | NALOG-TO-DIGITAL CONVERTE | R (4-BIT); see Fig.6 | · | | • | | | V <sub>WAM(min)(p-p)</sub> lower voltage limit of conversion range (peak-to-peak value) | | f <sub>LEVEL</sub> = 21 kHz | - | 0 | _ | mV | | V <sub>WAM(max)(p-p)</sub> upper voltage limit of conversion range (peak-to-peak value) | | f <sub>LEVEL</sub> = 21 kHz | - | 800 | _ | mV | | $\Delta V_{WAM(p-p)}$ | bit resolution voltage<br>(peak-to-peak value) | | - | 53.3 | _ | mV | | Tone/volume c | ontrol | | | | • | | | Z <sub>i</sub> | input impedance at pins<br>TAPEL, TAPER, CDL and<br>CDR | | 80 | _ | - | kΩ | | | input impedance at pin PHONE | | 50 | _ | _ | kΩ | | Z <sub>o</sub> | output impedance at pins LFOUT, RFOUT, LROUT and RROUT | | - | - | 100 | Ω | | G <sub>s(main)</sub> signal gain from main source input to LFOUT, RFOUT, LROUT and RROUT outputs | | | -1 | _ | +1 | dB | | G <sub>s(NAV)</sub> | signal gain from NAV input to LFOUT, RFOUT, LROUT and RROUT outputs | | -1.5 | 0 | +1.5 | dB | | V <sub>i(max)(rms)</sub> | maximum input voltage<br>level at pins TAPEL,<br>TAPER, CDL, CDR and<br>PHONE (RMS value) | THD = 0.1%; $G_{vol} = -6 \text{ dB}$ | 2 | _ | - | V | | V <sub>i(NAV)(max)(rms)</sub> maximum input voltage level at pin NAV (RMS value) | | THD = 1% | 0.3 | _ | _ | V | # Car radio integrated signal processor TEF6892H | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>o(max)(rms)</sub> | maximum output voltage | THD = $0.1\%$ ; $G_{VOI} = +6 \text{ dB}$ | 2 | _ | - | ٧ | | | (RMS value) | worst case load: $R_L = 2 \text{ k}\Omega$ , $C_L = 10 \text{ nF, THD} = 1\%$ | 2 | _ | _ | V | | f <sub>max</sub> | frequency response<br>(pins TAPER, TAPEL,<br>CDR and CDL) | upper –0.5 dB point; referenced to 1 kHz | 20 | _ | - | kHz | | CMRR | common mode rejection ratio | f <sub>audio</sub> = 20 Hz to 20 kHz on CD and PHONE inputs | | | | | | | | $G_{\text{vol}} = 0 \text{ dB}$ | 40 | _ | _ | dB | | | | $G_{\text{vol}} = -15 \text{ dB}$ | 55 | _ | _ | dB | | $\alpha_{cs}$ | channel separation | f <sub>audio</sub> = 20 Hz to 20 kHz | 60 | 80 | _ | dB | | $\alpha_{S}$ | input isolation of one | f <sub>audio</sub> = 1 kHz | 90 | 105 | _ | dB | | | selected source to any | f <sub>audio</sub> = 20 Hz to 10 kHz | 75 | 90 | _ | dB | | | other input | f <sub>audio</sub> = 20 kHz | 70 | _ | _ | dB | | THD | total harmonic distortion | TAPE and CD inputs | | | | | | | | $f_{audio} = 20 \text{ Hz to } 10 \text{ kHz};$<br>$V_i = 1 \text{ V (RMS)}$ | _ | 0.01 | 0.1 | % | | | | $f_{audio} = 1 \text{ kHz}; V_i = 2 \text{ V (RMS)};$<br>$G_{vol} = 0 \text{ dB}$ | _ | 0.02 | 0.1 | % | | | | $f_{audio} = 20 \text{ Hz to } 10 \text{ kHz};$<br>$V_i = 2 \text{ V (RMS)}; G_{vol} = -10 \text{ dB}$ | _ | 0.02 | 0.2 | % | | | | $f_{audio} = 25 \text{ Hz}; V_i = 500 \text{ mV (RMS)};$<br>$G_{bass} = +8 \text{ dB}; G_{vol} = 0 \text{ dB}$ | _ | 0.05 | 0.2 | % | | | | $f_{audio} = 4 \text{ kHz}; V_i = 500 \text{ mV (RMS)};$<br>$G_{treble} = +8 \text{ dB}; G_{vol} = 0 \text{ dB}$ | _ | 0.01 | 0.2 | % | | | | NAV input; f <sub>audio</sub> = 1 kHz;<br>V <sub>o</sub> = 300 mV (RMS) | _ | _ | 1 | % | | V <sub>noise(rms)</sub> | noise voltage<br>(RMS value) | CCIR-ARM weighted and 20 kHz 'brick wall' without input signal and shorted AF inputs | | | | | | | | $G_{\text{vol}} = 0 \text{ dB}$ | - | 12 | 20 | μV | | | | $G_{bass}$ = +6 dB; $G_{treble}$ = +6 dB; $G_{vol}$ = 0 dB | _ | 24 | 35 | μV | | | | G <sub>vol</sub> = 20 dB; TAPE input (stereo) | _ | 71 | 100 | μV | | | | G <sub>vol</sub> = 20 dB; CD input (quasi-differential) | _ | 100 | 140 | μV | | | | $G_{\text{vol}} = -10 \text{ dB}$ | _ | 10 | 18 | μV | | | | $G_{\text{vol}} = -40 \text{ dB}; G_{\text{loudness}} = -20 \text{ dB}$ | _ | 9.5 | 13.5 | μV | | | | outputs muted | _ | 5 | 12 | μV | | | | using 'A-weighting' filter and 20 kHz 'brick wall'; G <sub>vol</sub> = -10 dB; G <sub>loudness</sub> = -10 dB | _ | 6.8 | 10 | μV | | | | NAV input | _ | 16 | 40 | μV | # Car radio integrated signal processor TEF6892H | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | $\Delta G_{step}$ | step error (all controls) | G = +20 to -36 dB | _ | - | 0.5 | dB | | | between all adjoining steps, all outputs | G = -36 to -59 dB | _ | _ | 1.0 | dB | | TC <sub>ASI</sub> | ASI time constant | see Table 67 | | | | | | | (switching time from any | AST[1:0] = 00 | _ | 1 | - | ms | | | setting to any other setting) | AST[1:0] = 01 | _ | 3 | - | ms | | | Johnnig) | AST[1:0] = 10 | _ | 10 | - | ms | | | | AST[1:0] = 11 | _ | 30 | _ | ms | | $V_{\text{offset(max)}}$ | maximum DC offset | between any two settings<br>(non-consecutive) on any one audio<br>control or any one dynamic weak<br>signal processing control | _ | 7 | _ | mV | | PSRR | power supply ripple | $V_{CC(AC)} = V_{ripple} = 200 \text{ mV (RMS)}$ | | | | | | | rejection | f <sub>ripple</sub> = 20 to 100 Hz | 35 | 46 | _ | dB | | | | f <sub>ripple</sub> = 1 kHz | 50 | 75 | - | dB | | | | f <sub>ripple</sub> = 1 to 20 kHz | 50 | 65 | _ | dB | | $\alpha_{\text{ct}}$ | crosstalk between bus inputs and signal outputs | one , | | 110 | _ | dB | | t <sub>turn-on</sub> | turn-on time from V <sub>CC</sub> applied to 66% final DC voltage at outputs | | _ | 100 | _ | ms | | LOUDNESS | | | • | • | • | • | | f <sub>loudness(low)</sub> | loudness low boost | amplitude decrease = −3 dB | | | | | | , , | frequency; without | LLF = 0 | _ | 50 | _ | Hz | | | influence of coupling capacitors | LLF = 1 | _ | 100 | _ | Hz | | f <sub>loudness(high)</sub> | loudness filter response;<br>without influence of<br>coupling capacitors | amplitude decrease = -1 dB;<br>frequency referred to 100 kHz;<br>high boost on | _ | 10 | _ | kHz | | G <sub>loudness</sub> | loudness gain control | f <sub>loudness(low)</sub> = 50 Hz; high boost on; see Fig.16 | | | | | | | | maximum setting; 1 kHz tone | _ | 0 | - | dB | | | | minimum setting; 1 kHz tone | _ | -20 | - | dB | | | | minimum setting; 50 Hz tone | _ | -3 | - | dB | | | | minimum setting; 10 kHz tone | _ | -16 | - | dB | | | | minimum setting; 100 kHz tone | _ | -15 | - | dB | | | | step size; 1 kHz tone | _ | 1 | _ | dB | | VOLUME | | | | | | | | G <sub>vol</sub> | volume/balance gain | see Table 73 | | | | | | | control | maximum setting | _ | 20 | - | dB | | | | minimum setting | _ | -59 | _ | dB | | | | mute attenuation; 20 Hz to 20 kHz input | _ | -80 | -70 | dB | # Car radio integrated signal processor TEF6892H | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------------------------------------| | G <sub>step(vol)</sub> | step resolution gain (volume) | see Table 73 | _ | 1 | _ | dB | | $\Delta G_{set}$ | gain set error | $G_{\text{vol}} = +20 \text{ to } -36 \text{ dB}$ | -1 | 0 | +1 | dB | | | | $G_{\text{vol}} = -36 \text{ to } -59 \text{ dB}$ | -3 | 0 | +3 | dB | | $\Delta G_{track}$ | gain tracking error | $G_{vol} = +20 \text{ to } -36 \text{ dB}$ | _ | 0 | 1 | dB | | | between left and right | $G_{vol} = -36 \text{ to } -59 \text{ dB}$ | _ | 0 | 3 | dB | | TREBLE | | | | | | | | f <sub>cut-off(treble)</sub> | treble control filter cut-off frequency | see Table 77; –3 dB frequency referred to 100 kHz | | | | | | | | TRF[1:0] = 00 | _ | 8 | _ | kHz | | | | TRF[1:0] = 01 | _ | 10 | _ | kHz | | | | TRF[1:0] = 10 | _ | 12 | _ | kHz | | | | TRF[1:0] = 11 | _ | 15 | _ | dB<br>dB<br>dB<br>dB<br>kHz<br>kHz | | G <sub>treble</sub> | treble gain control | see Table 76 | | | | | | | | maximum setting | _ | 14 | _ | dB | | | | minimum setting | _ | -14 | _ | dB | | G <sub>step(treble)</sub> | step resolution gain see Table 76 (treble) | | _ | 2 | _ | dB | | Bass | - | | ' | | | ' | | f <sub>c(bass)</sub> | bass control filter centre | see Table 81 | | | | | | , | frequency | BAF[1:0] = 00 | _ | 60 | _ | Hz | | | | BAF[1:0] = 01 | _ | 80 | _ | Hz | | | | BAF[1:0] = 10 | _ | 100 | _ | Hz | | | | BAF[1:0] = 11 | _ | 120 | _ | Hz | | Q <sub>bass</sub> | bass filter quality factor | $G_{bass} = +12 \text{ dB}$ | _ | 1.0 | _ | 1- | | EQ <sub>bow</sub> | equalizer bowing | $\begin{split} f_{audio} &= 1 \text{ kHz; } V_i = 500 \text{ mV (RMS);} \\ G_{bass} &= +12 \text{ dB; } f_{c(bass)} = 60 \text{ Hz;} \\ G_{treble} &= +12 \text{ dB;} \\ f_{cut-off(treble)} &= 10 \text{ kHz; see Fig.3} \end{split}$ | _ | 1.8 | - | dB | | G <sub>bass</sub> | bass gain control | see Table 80 | | | | | | | | maximum setting; symmetrical boost | _ | 14 | _ | dB | | | | minimum setting; asymmetrical cut | _ | -14 | _ | dB | | | | minimum setting; symmetrical cut | _ | -14 | _ | dB | | G <sub>step(bass)</sub> | step resolution gain (bass) | see Table 80 | - | 2 | - | dB | | FADER | | | | | | | | G <sub>fader</sub> | fader gain control | see Table 84 | | | | | | | | maximum setting | _ | 0 | _ | dB | | | | minimum setting | _ | -59 | _ | dB | | | | mute attenuation; 20 Hz to 20 kHz input | _ | -80 | -66 | dB | # Car radio integrated signal processor TEF6892H | -<br>-<br>-<br>- | dB<br>dB<br>dB<br>dB | |------------------|------------------------------------------------| | - | dB<br>dB<br>dB | | _ | dB<br>dB | | | dB | | | 1 | | _ | dB | | | | | | | | | | | _ | Hz | | _ | kHz | | _ | kHz | | _ | kHz | | | | | _ | mV | | _ | mV | | - | mV | | _ | mV | | - | mV | | - | mV | | - | mV | | _ | mV | | 7 | % | | | _ | | _ | V | | | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>7 | ### Notes - 1. The LOW voltage of pin SCLG is influenced by $V_{SCL}$ : $V_{SCLG(LOW)} \ge V_{SCL(LOW)} + 0.22 \text{ V}$ . - 2. The equivalent level voltage is that value of the level voltage (at pin LEVEL) which results in the same weak signal control effect (for instance HCC roll-off) as the output value of the specified detector (USN, WAM and MPH). - 3. Crosstalk between bus inputs and signal outputs: $\alpha_{ct} = 20log \frac{V_{bus(p-p)}}{V_{o(rms)}}$ # Car radio integrated signal processor # TEF6892H # Car radio integrated signal processor TEF6892H ### 11 I2C-BUS PROTOCOL ### Table 1 Write mode | S <sup>(1)</sup> | address (write) | A <sup>(2)</sup> | subaddress | A <sup>(2)</sup> | data byte(s) | A <sup>(2)</sup> | P <sup>(3)</sup> | |------------------|-----------------|------------------|------------|------------------|--------------|------------------|------------------| |------------------|-----------------|------------------|------------|------------------|--------------|------------------|------------------| ### **Notes** - 1. S = START condition. - 2. A = acknowledge. - 3. P = STOP condition. ### Table 2 Read mode | S <sup>(1</sup> | address (read) | A <sup>(2)</sup> | data byte(s) | A <sup>(2)</sup> | data byte | NA <sup>(3)</sup> | P <sup>(4)</sup> | 1 | |-----------------|----------------|------------------|--------------|------------------|-----------|-------------------|------------------|---| |-----------------|----------------|------------------|--------------|------------------|-----------|-------------------|------------------|---| ### **Notes** - 1. S = START condition. - 2. A = acknowledge. - 3. NA = not acknowledge. - 4. P = STOP condition. ### Table 3 IC address byte | IC ADDRESS | | | | | MODE | | | |------------|---|---|---|---|------|------|-----| | 0 | 0 | 1 | 1 | 0 | 0 | ADDR | R/W | ### Table 4 Description of IC address byte | BIT | SYMBOL | DESCRIPTION | |--------|--------|------------------------------------------------------------------| | 7 to 2 | _ | 001100+(ADDR) = IC address. | | 1 | ADDR | Address bit. 0 = pin ADDR is grounded; 1 = pin ADDR is floating. | | 0 | R/W | Read/Write. 0 = write mode; 1 = read mode. | ### 11.1 Read mode ### 11.1.1 DATA BYTE 1; STATUS ### Table 5 Format of data byte 1 | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | STIN | ASIA | AFUS | POR | RDAV | ID2 | ID1 | ID0 | # Car radio integrated signal processor TEF6892H Table 6 Description of data byte 1 | BIT | SYMBOL | DESCRIPTION | |--------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | STIN | Stereo indicator. 0 = no pilot signal detected; 1 = pilot signal detected. | | 6 | ASIA | ASI active. 0 = not active; 1 = ASI step is in progress. | | 5 | AFUS | AF update sample. 0 = LEV, USN and WAM information is taken from main frequency (continuous mode); 1 = LEV, USN and WAM information is taken from alternative frequency. Continuous mode during AF update and sampled mode after AF update. Sampled mode reverts to continuous main frequency information after read. | | 4 | POR | <b>Power-on reset.</b> $0 = \text{standard operation (valid I}^2\text{C-bus register settings)}$ ; $1 = \text{Power-on reset detected since last read cycle (I}^2\text{C-bus register reset)}$ . After read the bit will reset to POR = 0. | | 3 | RDAV | RDS data available. This bit indicates, that RDS block data is available. | | 2 to 0 | ID[2:0] | Identification. TEF6892H device type identification; ID[2:0] = 010. | ### 11.1.2 DATA BYTE 2; LEVEL ### **Table 7** Format of data byte 2 | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | LEV7 | LEV6 | LEV5 | LEV4 | LEV3 | LEV2 | LEV1 | LEV0 | Table 8 Description of data byte 2 | BIT | SYMBOL | DESCRIPTION | |--------|----------|------------------------------------------------------------| | 7 to 0 | LEV[7:0] | Level. 8-bit value of level voltage from tuner; see Fig.4. | # Car radio integrated signal processor **TEF6892H** ### 11.1.3 DATA BYTE 3; USN AND WAM ### Table 9 Format of data byte 3 | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | USN3 | USN2 | USN1 | USN0 | WAM3 | WAM2 | WAM1 | WAM0 | ### Table 10 Description of data byte 3 | BIT | SYMBOL | DESCRIPTION | |--------|----------|-------------------------------------------------------------------------------| | 7 to 4 | USN[3:0] | Ultrasonic noise detector. USN content of the MPXRDS audio signal; see Fig.5. | | 3 to 0 | WAM[3:0] | Wideband AM detector. WAM content of the LEVEL voltage; see Fig.6. | ### 11.1.4 DATA BYTE 4; RDS STATUS ### Table 11 Format of data byte 4 | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | SYNC | DOFL | RSTD | LBI2 | LBI1 | LBI0 | ELB1 | ELB0 | ### Table 12 Description of data byte 4 | BIT | SYMBOL | DESCRIPTION | |---------|----------|--------------------------------------------------------------------------------------------------| | 7 | SYNC | <b>Synchronization found status.</b> 0 = synchronization is searched. 1 = synchronization found. | | 6 | DOFL | Data overflow flag. 0 = normal operation. 1 = data overflow is detected (no update). | | 5 | RSTD | Reset detected. 0 = normal operation. 1 = decoder reset (POR) is in progress. | | 4 to 2 | LBI[2:0] | Last block identification. See Table 25. | | 1 and 0 | ELB[1:0] | Error status last block. See Table 26. | ### 11.1.5 DATA BYTE 5; RDS LDATM ### Table 13 Format of data byte 5 | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | LM15 | LM14 | LM13 | LM12 | LM11 | LM10 | LM9 | LM8 | ### Table 14 Description of data byte 5 | BIT | SYMBOL | DESCRIPTION | |--------|----------|---------------------------------------------------------------------| | 7 to 0 | LM[15:8] | Block data of previously received RDS block, most significant byte. | ### 11.1.6 DATA BYTE 6; RDS LDATL ### Table 15 Format of data byte 6 | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | LM7 | LM6 | LM5 | LM4 | LM3 | LM2 | LM1 | LM0 | ### Table 16 Description of data byte 6 | BIT | SYMBOL | DESCRIPTION | |--------|---------|----------------------------------------------------------------------| | 7 to 0 | LM[7:0] | Block data of previously received RDS block, least significant byte. | # Car radio integrated signal processor TEF6892H ### 11.1.7 DATA BYTE 7; RDS PDATM ### Table 17 Format of data byte 7 | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | PM15 | PM14 | PM13 | PM12 | PM11 | PM10 | PM9 | PM8 | ### Table 18 Description of data byte 7 | BIT | SYMBOL | DESCRIPTION | |--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to 0 | PM[15:8] | Block data of previously received RDS block, most significant byte. Only relevant when reduced data request mode is active (DAC = 10; see Table 40). | ### 11.1.8 DATA BYTE 8; RDS PDATL ### Table 19 Format of data byte 8 | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | PM7 | PM6 | PM5 | PM4 | PM3 | PM2 | PM1 | PM0 | ### Table 20 Description of data byte 8 | BIT | SYMBOL | DESCRIPTION | |--------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to 0 | PM[7:0] | Block data of previously received RDS block, least significant byte. Only relevant when reduced data request mode is active (DAC = 10; see Table 40). | ### 11.1.9 DATA BYTE 9; RDS COUNT ### Table 21 Format of data byte 9 | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | BBC5 | BBC4 | BBC3 | BBC2 | BBC1 | BBC0 | GBC5 | GBC4 | ### Table 22 Description of data byte 9 | BIT | SYMBOL | DESCRIPTION | | | |---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7 to 2 | BBC[5:0] | <b>Bad block counter.</b> Counter value of received invalid blocks; n = 0 to 63. | | | | 1 and 0 | GBC[5:4] | <b>Good block counter.</b> Two most significant bits of received valid blocks counter; n = 0 to 62. Remark: the least significant bit is not available for reading (assume GBC0 = 0). | | | ### 11.1.10 DATA BYTE 10; RDS PBIN ### Table 23 Format of data byte 10 | BIT 7 | BIT 6 | BIT 5 | 5 BIT 4 BIT 3 | | BIT 2 | BIT 1 | BIT 0 | | |-------|-------|-------|---------------|------|-------|-------|-------|--| | GBC3 | GBC2 | GBC1 | PBI2 | PBI1 | PBI0 | EPB1 | EPB0 | | # Car radio integrated signal processor TEF6892H Table 24 Description of data byte 10 | BIT | SYMBOL | DESCRIPTION | |---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to 5 | GBC[3:1] | <b>Good block counter.</b> Three least significant bits of received valid blocks counter; n = 0 to 62. Remark: the least significant bit is not available for reading (assume GBC0 = 0). | | 4 to 2 | PBI[2:0] | Previous block identification. See Table 25. | | 1 and 0 | EPB[1:0] | Error status previous block. See Table 26. | Table 25 Description of data bits LBI[2:0] and PBI[2:0] | LBI2 | LBI1 | LBI0 | BLOCK TYPE IDENTIFICATION OF LAST AND PREVIOUS | |------|------|------|------------------------------------------------| | PBI2 | PBI1 | PBI0 | RECEIVED BLOCK DATA | | 0 | 0 | 0 | A | | 0 | 0 | 1 | В | | 0 | 1 | 0 | С | | 0 | 1 | 1 | D | | 1 | 0 | 0 | C' | | 1 | 0 | 1 | E (RBDS mode) | | 1 | 1 | 0 | invalid E (RDS mode) | | 1 | 1 | 1 | invalid block | Table 26 Description of data bits ELB[1:0] and EPB[1:0] | ELB1 | ELB0 | EDDOD STATUS OF LAST AND DESVIOUS DESCRIVED DUOCK DATA | | | | | | |------|------|--------------------------------------------------------|--|--|--|--|--| | EPB1 | EPB0 | ERROR STATUS OF LAST AND PREVIOUS RECEIVED BLOCK DATA | | | | | | | 0 | 0 | no errors | | | | | | | 0 | 1 | orrected burst error of maximum 2 bits | | | | | | | 1 | 0 | corrected burst error of maximum 5 bits | | | | | | | 1 | 1 | uncorrectable error | | | | | | ### 11.2 Write mode Table 27 Format for subaddress byte with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | AIOF | GATE | SGAT | SA4 | SA3 | SA2 | SA1 | SA0 | | _ | 0 | 0 | _ | _ | _ | _ | _ | # Car radio integrated signal processor TEF6892H Table 28 Description of subaddress byte | BIT | SYMBOL | DESCRIPTION | |--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | AIOF | Auto-increment off. 0 = auto-increment enabled; 1 = auto-increment disabled. | | 6 | GATE | <b>Gate.</b> $0 = I^2C$ -bus outputs (SDAG and SCLG) are controllable by the shortgate or the autogate function; $1 = I^2C$ -bus outputs are enabled. | | 5 | SGAT | <b>Shortgate.</b> 1 = I <sup>2</sup> C-bus outputs (SDAG and SCLG) are enabled for a single transmission following this control and disabled automatically. | | 4 to 0 | SA[4:0] | <b>Data byte select.</b> The subaddress value is auto-incremented when AIOF = 0 and will revert from SA = 30 to SA = 0. SA = 31 can only be accessed via direct subaddress selection, in which case auto-increment will revert from SA = 31 to SA = 0; see Table 29. | Table 29 Selection of data byte | SA4 | SA3 | SA2 | SA1 | SA0 | HEX | MNEMONIC | ADDRESSED DATA BYTE | | | | |-----|-----|-----|-----|-----|-----|----------------|-----------------------------------------------|--|--|--| | 0 | 0 | 0 | 0 | 0 | 0 | RDS SET A | settings of RDS/RBDS | | | | | 0 | 0 | 0 | 0 | 1 | 1 | RDS SET B | settings of RDS/RBDS | | | | | 0 | 0 | 0 | 1 | 0 | 2 | RDSCLK | clock of RDS/RBDS | | | | | 0 | 0 | 0 | 1 | 1 | 3 | RDS<br>CONTROL | control of RDS/RBDS function | | | | | 0 | 0 | 1 | 0 | 0 | 4 | CONTROL | control of supply and AF update | | | | | 0 | 0 | 1 | 0 | 1 | 5 | CSALIGN | alignment of stereo channel separation | | | | | 0 | 0 | 1 | 1 | 0 | 6 | MULTIPATH | control of weak signal sensitivity and timing | | | | | 0 | 0 | 1 | 1 | 1 | 7 | SNC | alignment of SNC start and slope | | | | | 0 | 1 | 0 | 0 | 0 | 8 | HIGHCUT | alignment of HCC start and slope | | | | | 0 | 1 | 0 | 0 | 1 | 9 | SOFTMUTE | alignment soft mute start and slope | | | | | 0 | 1 | 0 | 1 | 0 | Α | RADIO | control of radio functions | | | | | 0 | 1 | 0 | 1 | 1 | В | INPUT/ASI | source selector and ASI settings | | | | | 0 | 1 | 1 | 0 | 0 | С | LOUDNESS | loudness control | | | | | 0 | 1 | 1 | 0 | 1 | D | VOLUME | volume control | | | | | 0 | 1 | 1 | 1 | 0 | E | TREBLE | treble control | | | | | 0 | 1 | 1 | 1 | 1 | F | BASS | bass control | | | | | 1 | 0 | 0 | 0 | 0 | 10 | FADER | fader control | | | | | 1 | 0 | 0 | 0 | 1 | 11 | BALANCE | balance control | | | | | 1 | 0 | 0 | 1 | 0 | 12 | MIX | control of output mixer | | | | | 1 | 0 | 0 | 1 | 1 | 13 | BEEP | beep generator settings | | | | | 1 | 1 | 1 | 1 | 1 | 1F | AUTOGATE | autogate control | | | | ### 11.2.1 SUBADDRESS 0H; RDS SET A Table 30 Format of data byte 0H with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | _ | SYM1 | SYM0 | GBL5 | GBL4 | GBL3 | GBL2 | GBL1 | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | # Car radio integrated signal processor TEF6892H Table 31 Description of data byte 0H | BIT | SYMBOL | DESCRIPTION | |---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | Not used. Set to logic 0. | | 6 and 5 | SYM[1:0] | Synchronization mode. See Table 32. | | 4 to 0 | GBL[5:1] | Maximum good blocks lose (0 to 63). Number of valid blocks (good blocks counter) at which both the good block counter and the bad block counter are reset to 0. Only used when synchronized. GBL0 is located in byte RDS SET B. When the bad block counter reaches value BBL (see byte RDS SET B) before the good block counter reaches value GBL a new synchronization is started. | ### Table 32 Description of synchronization mode | SYM1 | SYM0 | SYNCHRONIZATION MODE | |------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | no error correction; only error free blocks are handled as valid | | 0 | 1 | limited error correction; up to 2 bits error correctable blocks are handled as valid | | 1 | 0 | full error correction; up to 5 bits error correctable blocks are handled as valid | | 1 | 1 | mixed mode; only error free blocks are handled as valid for synchronization search, but when synchronized, up to 5 bits error correctable blocks are handled as valid | ### 11.2.2 SUBADDRESS 1H; RDS SET B ### Table 33 Format of data byte 1H with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | GBL0 | RBDS | BBL5 | BBL4 | BBL3 | BBL2 | BBL1 | BBL0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | ### Table 34 Description of data byte 1H | BIT | SYMBOL | DESCRIPTION | |--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | GBL0 | Maximum good blocks lose (0 to 63); see Table 31. | | 6 | RBDS | RBDS mode. 0 = RDS mode, RBDS type E blocks are handled as invalid (bad block); 1 = RBDS mode, RBDS type E blocks are handled as valid (good block). | | 5 to 0 | BBL[5:0] | <b>Maximum bad blocks lose (0 to 63).</b> Number of invalid blocks (bad blocks counter) at which a new synchronization is started. Both the good block counter and the bad block counter are reset to 0. | ### 11.2.3 SUBADDRESS 2H; RDSCLK ### Table 35 Format of data byte 2H with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | _ | _ | TST3 | TST2 | TST1 | TST0 | CLKO | CLKI | | _ | _ | 0 | 0 | 0 | 0 | 0 | 1 | # Car radio integrated signal processor TEF6892H Table 36 Description of data byte 2H | BIT | SYMBOL | DESCRIPTION | |---------|----------|--------------------------------------------------------------------------------| | 7 and 6 | _ | Not used. Set to logic 0. | | 5 to 2 | TST[3:0] | Test. TST[3:0] = 0000: normal operation. | | 1 | CLKO | Clock input or output and buffered or unbuffered raw RDS output. See Table 37. | | 0 | CLKI | | ### Table 37 RDS clock description | CLKO | CLKI | RDS/RBDS CLOCK | |------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | RDS decoder mode; pin RDCL is disabled | | 0 | 1 | for RDS decoder bypass mode; RDCL is burst clock input for raw RDS read-out | | 1 | 0 | for RDS decoder mode: continuous block rate data available signal at pin RDCL; for RDS decoder bypass mode: RDCL is clock output for raw RDS read-out | | 1 | 1 | reserved | ### 11.2.4 SUBADDRESS 3H; RDS CONTROL ### Table 38 Format of data byte 3H with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | DAC1 | DAC0 | NWSY | BBG4 | BBG3 | BBG2 | BBG1 | BBG0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### Table 39 Description of data byte 3H | BIT | SYMBOL | DESCRIPTION | |---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 and 6 | DAC[1:0] | Data available control. See Table 40. | | 5 | NWSY | <b>New synchronization search.</b> 0 = synchronization is started by BBL value of bad block counter only; 1 = restart of synchronization search. NWSY is automatically reset to logic 0. | | 4 to 0 | BBG[4:0] | <b>Maximum bad blocks gain.</b> Number of invalid blocks (bad block counter) that is allowed during synchronization search. If reached, a new synchronization is started. BBG[4:0] = 0 disables this function. | ### Table 40 Description of data available control | DAC1 | DAC0 | DATA AVAILABLE CONTROL | |------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | standard output mode; new block data is signalled at every new received block | | 0 | 1 | fast PI search mode; during synchronization search (SYNC = 0) A or C' block data is available and signalled, when synchronized standard output mode is active | | 1 | 0 | reduced data request mode; when synchronized new block data is signalled every two new received blocks | | 1 | 1 | decoder bypass mode; raw RDS data from demodulator is available on pin RDDA | # Car radio integrated signal processor TEF6892H ### 11.2.5 SUBADDRESS 4H; CONTROL Table 41 Format of data byte 4H with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | STBR | STBA | AFUM | AFUH | RMUT | _ | LETF | ATTB | | 1 | 1 | 0 | 0 | 0 | _ | 0 | 0 | ### Table 42 Description of data byte 4H | BIT | SYMBOL | DESCRIPTION | |-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | STBR | <b>Standby mode RDS processing.</b> 0 = RDS processing active; 1 = RDS processing in standby mode (RDS off, RDS outputs LOW). | | 6 | STBA | <b>Standby mode audio processing.</b> 0 = audio processing active; 1 = audio processing in standby mode (audio inputs and outputs at DC). | | 5 | AFUM | <b>Enables AF update mute.</b> 0 = AF update mute disabled; 1 = AF update mute enabled (controlled by AFSAMP and AFHOLD input). | | 4 | AFUH | <b>AF update hold function.</b> 0 = disable, the weak signal processing hold is controlled by the AFHOLD input only; 1 = hold. This is equal to taking the AFHOLD input LOW. The bit is reset to 0, when AFHOLD input is set to LOW (i.e. at AF update or preset change). | | 3 | RMUT | Radio signal mute. 0 = no mute; 1 = mute with 1 ms ASI slope at start and stop. | | 2 | _ | Not used. Set to logic 0. | | 1 | LETF | Fast level detector time constants. 0 = slow level detector time constants are used; 1 = fast level detector time constants are used. See Table 49. | | 0 | ATTB | Attack bound of the MPH and LEV detector. 0 = detectors are unbounded; 1 = range of the MPH and LEV detector are limited in their range for immediate start of attack. In AM mode the detectors are always unbounded. | ### 11.2.6 SUBADDRESS 5H; CSALIGN Table 43 Format of data byte 5H with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | CSR1 | CSR0 | CSA3 | CSA2 | CSA1 | CSA0 | _ | _ | | 0 | 1 | 0 | 1 | 1 | 1 | _ | _ | ### Table 44 Description of data byte 5H | BIT | SYMBOL | DESCRIPTION | | |---------|----------|--------------------------------------------------------------|--| | 7 and 6 | CSR[1:0] | FM stereo channel separation (high frequency). See Table 45. | | | 5 to 2 | CSA[3:0] | FM stereo channel separation and adjustment. See Table 46. | | | 1 and 0 | _ | Not used. Set to logic 0. | | ### Table 45 FM stereo channel separation | CSR1 | CSR0 | FM STEREO CHANNEL SEPARATION (dB) | |------|------|-----------------------------------| | 0 | 0 | 0 | | 0 | 1 | 0.4 | | 1 | 0 | 0.8 | | 1 | 1 | 1.2 | # Car radio integrated signal processor TEF6892H Table 46 FM stereo channel separation and adjustment | CSA3 | CSA2 | CSA1 | CSA0 | FM STEREO CHANNEL SEPARATION AND ADJUSTMENT (dB) | |------|------|------|------|--------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | 0.2 | | : | : | : | : | : | | 1 | 1 | 1 | 0 | 2.8 | | 1 | 1 | 1 | 1 | 3.0 | ### 11.2.7 SUBADDRESS 6H; MULTIPATH Table 47 Format of data byte 6H with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | USS1 | USS0 | WAS1 | WAS0 | LET1 | LET0 | MPT1 | MPT0 | | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | Table 48 Description of data byte 6H | BIT | SYMBOL | DESCRIPTION | |---------|----------|-----------------------------------------------------------------| | 7 and 6 | USS[1:0] | USN sensitivity for weak signal processing. See Fig.5. | | 5 and 4 | WAS[1:0] | WAM sensitivity for weak signal processing. See Fig.6. | | 3 and 2 | LET[1:0] | LEVEL detector time constant. See Table 49. | | 1 and 0 | MPT[1:0] | MPH detector time constants (level, WAM and USN). See Table 50. | Table 49 Setting of the time constants of the LEVEL detector | LETF | LET1 | LET0 | t <sub>LEVEL</sub> (s) | | | |------|------|------|------------------------|-------|--| | LEIF | LEII | LEIU | ATTACK | DECAY | | | 0 | 0 | 0 | 3 | 3 | | | 0 | 0 | 1 | 3 | 6 | | | 0 | 1 | 0 | 1.5 | 1.5 | | | 0 | 1 | 1 | 0.5 | 1.5 | | | 1 | 0 | 0 | 0.5 | 0.5 | | | 1 | 0 | 1 | 0.17 | 0.5 | | | 1 | 1 | 0 | 0.06 | 0.17 | | | 1 | 1 | 1 | 0.06 | 0.06 | | Table 50 Setting of the time constants of the MPH detector (level, WAM and USN) | MPT1 | MPT0 | t <sub>MPt</sub> | ı (s) | |-------|-------|------------------|-------| | WIFTI | WIFTU | ATTACK | DECAY | | 0 | 0 | 0.5 | 12 | | 0 | 1 | 0.5 | 24 | | 1 | 0 | 0.5 | 6 | | 1 | 1 | 0.25 | 6 | # Car radio integrated signal processor ### **TEF6892H** - (1) USS[1:0] = 11 = -6 V/0.5 V. - (2) USS[1:0] = 10 = -4 V/0.5 V. - (3) USS[1:0] = 01 = -3 V/0.5 V. - (4) USS[1:0] = 00 = -2 V/0.5 V. Fig.5 Equivalent level voltage V<sub>eq</sub> (USN and MPH detector) as a function of MPX signal at 150 kHz. - (1) WAS[1:0] = 11 = -6 V/0.4 V. - (2) WAS[1:0] = 10 = -4 V/0.4 V. - (3) WAS[1:0] = 01 = -3 V/0.4 V. - (4) WAS[1:0] = 00 = -2 V/0.4 V. Fig.6 Equivalent level voltage $V_{eq}$ (WAM and MPH detector) as a function of level input at 21 kHz. ### 11.2.8 SUBADDRESS 7H; SNC Table 51 Format of data byte 7H with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | SST3 | SST2 | SST1 | SST0 | SSL1 | SSL0 | HCMP | HCSF | | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | Table 52 Description of data byte 7H | BIT | SYMBOL | DESCRIPTION | |---------|----------|-----------------------------------------------------------------------------------------------------------------------| | 7 to 4 | SST[3:0] | Start of the stereo blend SNC. See Table 53 and Fig.7. | | 3 and 2 | SSL[1:0] | Slope of the stereo blend SNC. See Fig.8. | | 1 | HCMP | <b>High cut control source.</b> 0 = control by the level (LEV) detector; 1 = control by the multipath (MPH) detector. | | 0 | HCSF | High cut control minimum bandwidth. 0 = 2 kHz; 1 = 3 kHz. | # Car radio integrated signal processor **TEF6892H** Table 53 Start of the stereo blend SNC | SST3 | SST2 | SST1 | SST0 | STEREO NOISE<br>CONTROL START<br>VOLTAGE (V) | |------|------|------|------|----------------------------------------------| | 0 | 0 | 0 | 0 | 1.88 | | 0 | 0 | 0 | 1 | 1.94 | | 0 | 0 | 1 | 0 | 2 | | 0 | 0 | 1 | 1 | 2.06 | | 0 | 1 | 0 | 0 | 2.13 | | 0 | 1 | 0 | 1 | 2.19 | | 0 | 1 | 1 | 0 | 2.25 | | 0 | 1 | 1 | 1 | 2.31 | | SST3 | SST2 | SST1 | SST0 | STEREO NOISE<br>CONTROL START<br>VOLTAGE (V) | | |------|------|------|------|----------------------------------------------|--| | 1 | 0 | 0 | 0 | 2.38 | | | 1 | 0 | 0 | 1 | 2.44 | | | 1 | 0 | 1 | 0 | 2.5 | | | 1 | 0 | 1 | 1 | 2.56 | | | 1 | 1 | 0 | 0 | 2.63 | | | 1 | 1 | 0 | 1 | 2.69 | | | 1 | 1 | 1 | 0 | 2.75 | | | 1 | 1 | 1 | 1 | 2.81 | | SSL[1:0] = 10 - (1) SST[3:0] = 0000. - (2) SST[3:0] = 0111. - (3) SST[3:0] = 1000. - (4) SST[3:0] = 1111. Fig.7 Channel separation $\alpha_{cs}$ as a function of equivalent level voltage $V_{eq}$ (start). SST[3:0] = 1010 - (1) SSL[1:0] = 00 = 38 dB/V. - (2) SSL[1:0] = 01 = 51 dB/V. - (3) SSL[1:0] = 10 = 63 dB/V. - (4) SSL[1:0] = 11 = 72 dB/V. $\label{eq:continuous} \begin{tabular}{ll} Fig. 8 & Channel separation $\alpha_{cs}$ as a function of equivalent level voltage $V_{eq}$ (slope). \end{tabular}$ # Car radio integrated signal processor **TEF6892H** ### 11.2.9 SUBADDRESS 8H; HIGHCUT Table 54 Format of data byte 8H with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | HST2 | HST1 | HST0 | HSL1 | HSL0 | HCF2 | HCF1 | HCF0 | | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | Table 55 Description of data byte 8H | BIT | SYMBOL | DESCRIPTION | | |---------|----------|--------------------------------------------------------------------------|--| | 7 to 5 | HST[2:0] | High cut control start (weak signal processing). See Fig.9. | | | 4 and 3 | HSL[1:0] | High cut control slope (weak signal processing). See Fig.10. | | | 2 to 0 | HCF[2:0] | Fixed high cut control (maximum HCC bandwidth). See Table 56 and Fig.11. | | HCF[2:0] = 111, HCSF = 0,HSL[1:0] = 10 and $f_{audio} = 10$ kHz - (1) HST[2:0] = 000 = 1.5 V. - (5) HST[2:0] = 100 = 2.5 V. - (2) HST[2:0] = 001 = 1.75 V. - (6) HST[2:0] = 101 = 3 V. - (3) HST[2:0] = 010 = 2 V. - (4) HST[2:0] = 011 = 2.25 V. - (7) HST[2:0] = 110 = 3.5 V. (8) HST[2:0] = 111 = 4 V. Fig.9 High cut control attenuation $\alpha_{HCC}$ as a function of equivalent level voltage $V_{eq}$ (start). 2003 Oct 21 36 # Car radio integrated signal processor **TEF6892H** Table 56 Fixed high cut control | HCF2 | HCF1 | HCF0 | B <sub>max</sub> (kHz) | |------|------|------|------------------------| | 0 | 0 | 0 | 1.5 | | 0 | 0 | 1 | 2.2 | | 0 | 1 | 0 | 3.3 | | 0 | 1 | 1 | 4.7 | | 1 | 0 | 0 | 6.8 | | 1 | 0 | 1 | 10 | | 1 | 1 | 0 | wide | | 1 | 1 | 1 | unlimited | - (3) HSL[1:0] = 10 = 14 dB/V. - (4) HSL[1:0] = 11 = 18 dB/V. Fig.10 High cut control attenuation $\alpha_{HCC}$ as a function of equivalent level voltage $V_{eq}$ (slope). ## Car radio integrated signal processor **TEF6892H** #### 11.2.10 SUBADDRESS 9H; SOFTMUTE Table 57 Format of data byte 9H with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | MST2 | MST1 | MST0 | MSL1 | MSL0 | UMD1 | UMD0 | SMON | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | Table 58 Description of data byte 9H | BIT | SYMBOL | DESCRIPTION | |---------|----------|----------------------------------------------------------------------------------------------------| | 7 to 5 | MST[2:0] | <b>Soft mute start.</b> $\alpha_{\text{mute}} = 3 \text{ dB}$ ; see Fig.12. | | 4 and 3 | MSL[1:0] | Soft mute slope. See Fig.13. | | 2 and 1 | UMD[1:0] | <b>USN mute depth.</b> Maximum soft mute attenuation of the soft mute via USN control; see Fig.14. | | 0 | SMON | Soft mute enable. 0 = disable; 1 = enable. | MSL[1:0] = 11. - (1) MST[2:0] = 000 = 0.75 V. - (5) MST[2:0] = 100 = 1.25 V. - (2) MST[2:0] = 001 = 0.88 V. - (6) MST[2:0] = 101 = 1.5 V. - (3) MST[2:0] = 010 = 1 V. - (7) MST[2:0] = 110 = 1.75 V. - (4) MST[2:0] = 011 = 1.12 V. - (8) MST[2:0] = 111 = 2 V. Fig.12 Soft mute attenuation $\alpha_{\text{mute}}$ as a function of equivalent level voltage V<sub>eq</sub> (start). MST[2:0] = 000. - (1) MSL[1:0] = 00 = 8 dB/V. - (2) MSL[1:0] = 01 = 16 dB/V. - (3) MSL[1:0] = 10 = 24 dB/V. - (4) MSL[1:0] = 11 = 32 dB/V. Fig.13 Soft mute attenuation $\alpha_{\text{mute}}$ as a function of equivalent level voltage V<sub>eq</sub> (slope). 2003 Oct 21 38 # Car radio integrated signal processor TEF6892H #### 11.2.11 SUBADDRESS AH; RADIO Table 59 Format of data byte AH with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | AM | MONO | DEMP | ING1 | ING0 | SEAR | NBS1 | NBS0 | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | Table 60 Description of data byte AH | BIT | SYMBOL | DESCRIPTION | | | |---------|----------|----------------------------------------------------------------------------------------------------------------------|--|--| | 7 | AM | AM selection. 0 = FM mode selected; 1 = AM mode selected. | | | | 6 | MONO | Stereo decoder mono. 0 = set to FM stereo; 1 = set to FM mono. | | | | 5 | DEMP | <b>De-emphasis time constant.</b> $0 = 75 \mu s$ ; $1 = 50 \mu s$ ; see Fig.15. | | | | 4 and 3 | ING[1:0] | Input gain. See Table 61. | | | | 2 | SEAR | LEVEL and MPH detector time constant. 0 = standard time constant selected; 1 = fast time constant of 60 ms selected. | | | | 1 and 0 | NBS[1:0] | AM noise blanker and the FM noise blanker MPX sensitivity. See Table 62. | | | # Car radio integrated signal processor ## TEF6892H Table 61 Input gain | ING1 | ING0 | GAIN FOR<br>FMMPX INPUT<br>(dB) | GAIN FOR AM<br>AND MPXRDS<br>INPUT (dB) | |------|------|---------------------------------|-----------------------------------------| | 0 | 0 | 0 | 0 | | 0 | 1 | 3 | 3 | | 1 | 0 | 6 | 6 | | 1 | 1 | 23.5 | 0 | Table 62 Noise blanker sensitivity | NBS1 | NBS0 | SENSITIVITY OF FM NOISE BLANKER AT MPXRDS INPUT (mV) | SENSITIVITY<br>OF AM NOISE<br>BLANKER (%) | |------|------|------------------------------------------------------|-------------------------------------------| | 0 | 0 | 90 | 110 | | 0 | 1 | 150 | 140 | | 1 | 0 | 210 | 175 | | 1 | 1 | 270 | 220 | - (1) $\tau_{de-em} = 50 \ \mu s$ . - (2) $\tau_{de-em} = 75 \ \mu s$ . Fig.15 De-emphasis gain $G_{\text{de-em}}$ as a function of audio frequency $f_{\text{audio}}$ . ## Car radio integrated signal processor TEF6892H #### 11.2.12 SUBADDRESS BH; INPUT AND ASI Table 63 Format of data byte BH with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | NBL1 | NBL0 | INP1 | INP0 | MUTE | ASI | AST1 | AST0 | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | ### Table 64 Description of data byte BH | BIT | SYMBOL | DESCRIPTION | | |---------|----------|-------------------------------------------------------------------------------------|--| | 7 and 6 | NBL[1:0] | FM noise blanker level sensitivity. See Table 65. | | | 5 and 4 | INP[1:0] | Audio input tone/volume part. See Table 66. | | | 3 | MUTE | Audio mute. 0 = no mute; 1 = mute. | | | 2 | ASI | Audio step interpolation. 0 = disable; 1 = enable. | | | 1 and 0 | AST[1:0] | Audio step interpolation time constant. ASI time is 0 s when ASI = 0; see Table 67. | | #### Table 65 FM noise blanker level sensitivity | NBL1 | NBL0 | SENSITIVITY OF FM NOISE BLANKER AT LEVEL INPUT (mV) | |------|------|-----------------------------------------------------| | 0 | 0 | 9 | | 0 | 1 | 18 | | 1 | 0 | 28 | | 1 | 1 | reserved | #### Table 66 Audio input tone/volume part | INP1 | INP0 | AUDIO INPUT FOR TONE/VOLUME PART | |------|------|----------------------------------| | 0 | 0 | radio | | 0 | 1 | CD | | 1 | 0 | tape | | 1 | 1 | phone | #### Table 67 Audio step interpolation time constant | AST1 | AST0 | ASI TIME (ms) | |------|------|---------------| | 0 | 0 | 1 | | 0 | 1 | 3 | | 1 | 0 | 10 | | 1 | 1 | 30 | #### 11.2.13 SUBADDRESS CH; LOUDNESS ### Table 68 Format of data byte CH with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | _ | LDN4 | LDN3 | LDN2 | LDN1 | LDN0 | LLF | LHB | | _ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | # Car radio integrated signal processor TEF6892H Table 69 Description of data byte CH, see Figs 16 to 19 | BIT | SYMBOL | DESCRIPTION | |--------|----------|-----------------------------------------------------------------------------------------------------------------------------------| | 7 | _ | Not used. Set to logic 0. | | 6 to 2 | LDN[4:0] | Loudness gain. See Table 70. | | 1 | LLF | Loudness low boost frequency. 0 = 50 Hz; 1 = 100 Hz. | | 0 | LHB | <b>Loudness high boost enable.</b> 0 = loudness low boost is enabled; 1 = loudness low boost and loudness high boost are enabled. | Table 70 Loudness gain | LDN4 | LDN3 | LDN2 | LDN1 | LDN0 | LOUDNESS CONTROL (dB) | |------|------|------|------|------|-----------------------| | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 1 | -1 | | 0 | 0 | 0 | 1 | 0 | -2 | | : | : | : | : | : | : | | 1 | 0 | 0 | 1 | 0 | -18 | | 1 | 0 | 0 | 1 | 1 | <b>–19</b> | | 1 | 0 | 1 | 0 | 0 | -20 | # Car radio integrated signal processor TEF6892H # Car radio integrated signal processor TEF6892H #### 11.2.14 SUBADDRESS DH; VOLUME Table 71 Format of data byte DH with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | _ | VOL6 | VOL5 | VOL4 | VOL3 | VOL2 | VOL1 | VOL0 | | _ | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Table 72 Description of data byte DH | BIT | SYMBOL | DESCRIPTION | | | | |--------|----------|-------------------------------|--|--|--| | 7 | _ | Not used. Set to logic 0. | | | | | 6 to 0 | VOL[6:0] | Volume setting. See Table 73. | | | | #### Table 73 Volume setting | VOL6 | VOL5 | VOL4 | VOL3 | VOL2 | VOL1 | VOL0 | GAIN (dB) | |------|------|------|------|------|------|------|-----------| | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 20 | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 19 | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 18 | | : | : | : | : | : | : | : | : | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 2 | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | # Car radio integrated signal processor TEF6892H | VOL6 | VOL5 | VOL4 | VOL3 | VOL2 | VOL1 | VOL0 | GAIN (dB) | |------|------|------|------|------|------|------|-----------| | 0 | 1 | 0 | 0 | 0 | 0 | 1 | -1 | | 0 | 1 | 0 | 0 | 0 | 1 | 0 | -2 | | : | : | : | : | : | : | : | : | | 1 | 0 | 1 | 1 | 0 | 1 | 0 | -58 | | 1 | 0 | 1 | 1 | 0 | 1 | 1 | -59 | | 1 | 0 | 1 | 1 | 1 | 0 | 0 | mute | ### 11.2.15 SUBADDRESS EH; TREBLE ### Table 74 Format of data byte EH with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | _ | TRE2 | TRE1 | TRE0 | TREM | TRF1 | TRF0 | _ | | _ | 0 | 0 | 0 | 1 | 0 | 1 | _ | ### Table 75 Description of data byte EH, see Fig.20 | BIT | SYMBOL | DESCRIPTION | |---------|----------|-----------------------------------------------------------------------------| | 7 | _ | Not used. Set to logic 0. | | 6 to 4 | TRE[2:0] | Treble gain. See Table 76. | | 3 | TREM | <b>Treble attenuation or gain.</b> 0 = attenuation; 1 = gain; see Table 76. | | 2 and 1 | TRF[1:0] | Treble frequency. See Table 77. | | 0 | _ | Not used. Set to logic 0. | ### Table 76 Treble gain | TRE2 | TRE1 | TRE0 | TREM | TREBLE CONTROL (dB) | |------|------|------|------|---------------------| | 1 | 1 | 1 | 1 | 14 | | 1 | 1 | 0 | 1 | 12 | | 1 | 0 | 1 | 1 | 10 | | 1 | 0 | 0 | 1 | 8 | | 0 | 1 | 1 | 1 | 6 | | 0 | 1 | 0 | 1 | 4 | | 0 | 0 | 1 | 1 | 2 | | 0 | 0 | 0 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 0 | -2 | | 0 | 1 | 0 | 0 | -4 | | 0 | 1 | 1 | 0 | -6 | | 1 | 0 | 0 | 0 | -8 | | 1 | 0 | 1 | 0 | -10 | | 1 | 1 | 0 | 0 | -12 | | 1 | 1 | 1 | 0 | -14 | # Car radio integrated signal processor TEF6892H Table 77 Treble frequency | TRF1 | TRF0 | TREBLE FREQUENCY (kHz) | |------|------|------------------------| | 0 | 0 | 8 | | 0 | 1 | 10 | | 1 | 0 | 12 | | 1 | 1 | 15 | ### 11.2.16 SUBADDRESS FH; BASS Table 78 Format of data byte FH with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | _ | BAS2 | BAS1 | BAS0 | BASM | BAF1 | BAF0 | BASH | | _ | 0 | 0 | 0 | 1 | 1 | 0 | 0 | Table 79 Description of data byte FH, see Figs 21 and 22 | BIT | SYMBOL | DESCRIPTION | |---------|----------|-------------------------------------------------------------------------------------------------| | 7 | _ | Not used. Set to logic 0. | | 6 to 4 | BAS[2:0] | Bass gain. See Table 80. | | 3 | BASM | Bass attenuation or gain. 0 = attenuation; 1 = gain; see Table 80. | | 2 and 1 | BAF[1:0] | Bass frequency. See Table 81. | | 0 | BASH | <b>Bass frequency response.</b> 0 = band-pass; 1 = shelve curve (only guaranteed for BASM = 0). | # Car radio integrated signal processor TEF6892H # Car radio integrated signal processor TEF6892H Table 80 Bass gain | BAS2 | BAS1 | BAS0 | BASM | BASS CONTROL (dB) | |------|------|------|------|-------------------| | 1 | 1 | 1 | 1 | 14 | | 1 | 1 | 0 | 1 | 12 | | 1 | 0 | 1 | 1 | 10 | | 1 | 0 | 0 | 1 | 8 | | 0 | 1 | 1 | 1 | 6 | | 0 | 1 | 0 | 1 | 4 | | 0 | 0 | 1 | 1 | 2 | | 0 | 0 | 0 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 0 | -2 | | 0 | 1 | 0 | 0 | -4 | | 0 | 1 | 1 | 0 | -6 | | 1 | 0 | 0 | 0 | -8 | | 1 | 0 | 1 | 0 | -10 | | 1 | 1 | 0 | 0 | -12 | | 1 | 1 | 1 | 0 | -14 | ### Table 81 Bass frequency | BAF1 | BAF0 | BASS FREQUENCY (Hz) | |------|------|---------------------| | 0 | 0 | 60 | | 0 | 1 | 80 | | 1 | 0 | 100 | | 1 | 1 | 120 | ### 11.2.17 SUBADDRESS 10H; FADER ### Table 82 Format of data byte 10H with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | _ | _ | FAD4 | FAD3 | FAD2 | FAD1 | FAD0 | FADM | | _ | _ | 0 | 0 | 0 | 0 | 0 | 1 | ### Table 83 Description of data byte 10H | BIT | SYMBOL | DESCRIPTION | |---------|----------|---------------------------------------------------------------------------| | 7 and 6 | _ | Not used. Set to logic 0. | | 5 to 1 | FAD[4:0] | Fader gain. See Table 84. | | 0 | FADM | Fader gain mode. 0 = front output attenuated; 1 = rear output attenuated. | # Car radio integrated signal processor TEF6892H Table 84 Fader gain | FAD4 | FAD3 | FAD2 | FAD1 | FAD0 | FADER CONTROL (dB) | |------|------|------|------|------|--------------------| | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 1 | -1 | | 0 | 0 | 0 | 1 | 0 | -2 | | : | : | : | : | : | : | | 0 | 1 | 1 | 1 | 0 | -14 | | 0 | 1 | 1 | 1 | 1 | -15 | | 1 | 0 | 0 | 0 | 0 | -17.5 | | 1 | 0 | 0 | 0 | 1 | -20 | | : | : | : | : | : | : | | 1 | 1 | 0 | 1 | 0 | -42.5 | | 1 | 1 | 0 | 1 | 1 | <b>-45</b> | | 1 | 1 | 1 | 0 | 0 | -48 | | 1 | 1 | 1 | 0 | 1 | <b>-51</b> | | 1 | 1 | 1 | 1 | 0 | <b>-55</b> | | 1 | 1 | 1 | 1 | 1 | <b>–59</b> | ### 11.2.18 SUBADDRESS 11H; BALANCE Table 85 Format of data byte 11H with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | BAL6 | BAL5 | BAL4 | BAL3 | BAL2 | BAL1 | BAL0 | BALM | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Table 86 Description of data byte 11H | BIT | SYMBOL | DESCRIPTION | |--------|----------|-------------------------------------------------------------------------------| | 7 to 1 | BAL[6:0] | Balance gain. See Table 87. | | 0 | BALM | Balance gain mode. 0 = left channel attenuated; 1 = right channel attenuated. | #### Table 87 Balance gain | BAL6 | BAL5 | BAL4 | BAL3 | BAL2 | BAL1 | BAL0 | BALANCE<br>CONTROL<br>(dB) | |------|------|------|------|------|------|------|----------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | -1 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | -2 | | : | : | : | : | : | : | : | : | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | <b>-77</b> | | 1 | 0 | 0 | 1 | 1 | 1 | 0 | <b>−78</b> | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | <b>−79</b> | | 1 | 0 | 1 | 0 | 0 | 0 | 0 | mute | # Car radio integrated signal processor TEF6892H #### 11.2.19 SUBADDRESS 12H; MIX Table 88 Format of data byte 12H with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | MILF | MIRF | MILR | MIRR | MULF | MURF | MULR | MURR | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | ### Table 89 Description of data byte 12H | BIT | SYMBOL | DESCRIPTION | |-----|--------|-------------------------------------------------------------------------------------| | 7 | MILF | Mixer left front LFOUT. 0 = no mix; 1 = mix with NAV input and BEEP. | | 6 | MIRF | <b>Mixer right front RFOUT.</b> 0 = no mix; 1 = mix with NAV input and BEEP. | | 5 | MILR | <b>Mixer left rear LROUT.</b> 0 = no mix; 1 = mix with NAV input and BEEP. | | 4 | MIRR | <b>Mixer right rear RROUT.</b> 0 = no mix; 1 = mix with NAV input and BEEP. | | 3 | MULF | <b>Mutes left front LFOUT.</b> 0 = no mute; 1 = mute except for NAV input and BEEP. | | 2 | MURF | Mutes right front RFOUT. 0 = no mute; 1 = mute except for NAV input and BEEP. | | 1 | MULR | Mutes left rear LROUT. 0 = no mute; 1 = mute except for NAV input and BEEP. | | 0 | MURR | Mutes right rear RROUT. 0 = no mute; 1 = mute except for NAV input and BEEP. | #### 11.2.20 SUBADDRESS 13H; BEEP ### Table 90 Format of data byte 13H with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | BEL2 | BEL1 | BEL0 | BEF1 | BEF0 | NAV | _ | _ | | 0 | 0 | 0 | 0 | 0 | 0 | _ | _ | ### Table 91 Description of data byte 13H | BIT | SYMBOL | DESCRIPTION | | | | | |---------|----------|----------------------------------|--|--|--|--| | 7 to 5 | BEL[2:0] | Beep level. See Table 92. | | | | | | 4 and 3 | BEF[1:0] | Beep frequency. See Table 93. | | | | | | 2 | NAV | Mute NAV. 0 = mute; 1 = no mute. | | | | | | 1 and 0 | _ | Not used. Set to logic 0. | | | | | #### Table 92 Beep level | BEL2 | BEL1 | BEL0 | BEEP LEVEL (mV) | | | | |------|------|------|-----------------|--|--|--| | 0 | 0 | 0 | mute | | | | | 0 | 0 | 1 | 13 | | | | | 0 | 1 | 0 | 18 | | | | | 0 | 1 | 1 | 28 | | | | | 1 | 0 | 0 | 44 | | | | | 1 | 0 | 1 | 60 | | | | | 1 | 1 | 0 | 90 | | | | | 1 | 1 | 1 | 150 | | | | # Car radio integrated signal processor TEF6892H Table 93 Beep frequency | BEF1 | BEF0 | BEEP FREQUENCY (Hz) | | | |------|--------|---------------------|--|--| | 0 | 0 | 500 | | | | 0 | 1 1000 | | | | | 1 | 0 | 2000 | | | | 1 | 1 | 3000 | | | ### 11.2.21 SUBADDRESS 1FH; AUTOGATE ### Table 94 Format of data byte 1FH with default setting | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | AGA6 | AGA5 | AGA4 | AGA3 | AGA2 | AGA1 | AGA0 | AGOF | | _ | _ | _ | _ | _ | _ | _ | 1 | Table 95 Description of data byte 1FH | BIT | SYMBOL | DESCRIPTION | |--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 to 1 | AGA[6:0] | l <sup>2</sup> C-bus device address definition. These bits define the l <sup>2</sup> C-bus device address definition for the automatic control of the l <sup>2</sup> C-bus loop through gate. The subaddress auto-increment function reverts from SA = 30 to SA = 0, excluding the AUTOGATE byte (SA = 31). The AUTOGATE byte can only be accessed via direct subaddress selection of SA = 31, in which case auto-increment will revert to SA = 0. | | 0 | AGOF | <b>Autogate function enable.</b> 0 = enable; 1 = disable [The autogate function is not compatible with the TEA684x tuner devices. For the TEA684x the use of the shortgate (SGAT) function is advised]. | ## Car radio integrated signal processor ### TEF6892H #### 12 TEST AND APPLICATION INFORMATION TIMER PULSE TIMER SNC HCC SM RDS RDS DEMODULATOR FADER asi nb sensitivity usn sensitivity wam > sensitivity NOISE DETECT and control MULTIPATH/ WEAK SIGNAL DETECTION AND LOGIC hold 4 Fig.24 Application diagram. detection timings AUDIO STEP INTERPOLATION (asi) MUTE TEF6892H DETECT DETECT DETECT i.c. $\rightarrow$ wam afus 8, 12, 13, 14, 15, 19, 31, 33, 34, 35, 36, 40 reset/hold asi addr I<sup>2</sup>C-BUS INTERFACE RDS DECODER → LROUT → RROUT -ADDR →RDDA **→**RDQ RDSGND 37 MHC357 30 on/off \ Product specification 2003 Oct 21 CDR → TAPER → NICE LEVEL SCL SDA AFSAMP AFHOLD FREF 10 nF → sclg → sdag 23 26 SELECT USN $\approx$ WAM $\approx$ # Car radio integrated signal processor TEF6892H #### 13 PACKAGE OUTLINE QFP44: plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 x 10 x 1.75 mm SOT307-2 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | H <sub>D</sub> | HE | L | Lp | v | w | у | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|------|------|-----|-------------------------------|-------------------------------|-----------| | mm | 2.1 | 0.25<br>0.05 | 1.85<br>1.65 | 0.25 | 0.4<br>0.2 | 0.25<br>0.14 | 10.1<br>9.9 | 10.1<br>9.9 | 0.8 | 12.9<br>12.3 | 12.9<br>12.3 | 1.3 | 0.95<br>0.55 | 0.15 | 0.15 | 0.1 | 1.2<br>0.8 | 1.2<br>0.8 | 10°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|-----|-------|----------|------------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | SOT307-2 | | | | | | <del>97-08-01</del><br>03-02-25 | ### Car radio integrated signal processor TEF6892H #### 14 SOLDERING # 14.1 Introduction to soldering surface mount packages This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011). There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended. #### 14.2 Reflow soldering Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing. Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method. Typical reflow peak temperatures range from 215 to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept: - below 225 °C (SnPb process) or below 245 °C (Pb-free process) - for all BGA and SSOP-T packages - for packages with a thickness ≥ 2.5 mm - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages. - below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages. Moisture sensitivity precautions, as indicated on packing, must be respected at all times. #### 14.3 Wave soldering Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. To overcome these problems the double-wave soldering method was specifically developed. If wave soldering is used the following conditions must be observed for optimal results: - Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave. - For packages with leads on two sides and a pitch (e): - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board; - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves at the downstream end. For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners. During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Typical dwell time of the leads in the wave ranges from 3 to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. #### 14.4 Manual soldering Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 $^{\circ}$ C. ### Car radio integrated signal processor TEF6892H #### 14.5 Suitability of surface mount IC packages for wave and reflow soldering methods | PACKAGE <sup>(1)</sup> | SOLDERING METHOD | | | | | | |--------------------------------------------------------------------------|-----------------------------------|-----------------------|--|--|--|--| | FACKAGE | WAVE | REFLOW <sup>(2)</sup> | | | | | | BGA, LBGA, LFBGA, SQFP, SSOP-T <sup>(3)</sup> , TFBGA, VFBGA | not suitable | suitable | | | | | | DHVQFN, HBCC, HBGA, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable <sup>(4)</sup> | suitable | | | | | | PLCC <sup>(5)</sup> , SO, SOJ | suitable | suitable | | | | | | LQFP, QFP, TQFP | not recommended <sup>(5)(6)</sup> | suitable | | | | | | SSOP, TSSOP, VSO, VSSOP | not recommended <sup>(7)</sup> | suitable | | | | | | PMFP <sup>(8)</sup> | not suitable | not suitable | | | | | #### **Notes** - 1. For more detailed information on the BGA packages refer to the "(LF)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office. - 2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods". - 3. These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 $^{\circ}$ C $\pm$ 10 $^{\circ}$ C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible. - 4. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface. - 5. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners. - 6. Wave soldering is suitable for LQFP, TQFP and QFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm. - 7. Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm. - Hot bar or manual soldering is suitable for PMFP packages. ## Car radio integrated signal processor TEF6892H #### 15 DATA SHEET STATUS | LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS(2)(3) | DEFINITION | |-------|-------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | #### **Notes** - 1. Please consult the most recently issued data sheet before initiating or completing a design. - 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. - 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. #### 16 DEFINITIONS **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### 17 DISCLAIMERS Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. ## Car radio integrated signal processor TEF6892H ### 18 PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS Purchase of Philips $I^2C$ components conveys a license under the Philips' $I^2C$ patent to use the components in the $I^2C$ system provided the system conforms to the $I^2C$ specification defined by Philips. This specification can be ordered using the code 9398 393 40011. # Philips Semiconductors – a worldwide company #### **Contact information** For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com. © Koninklijke Philips Electronics N.V. 2003 SCA75 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Printed in The Netherlands 753503/01/pp59 Date of release: 2003 Oct 21 Document order number: 9397 750 10355 Let's make things better. Philips Semiconductors