Advanced Modulation Digital Satellite Tuner Rev. 02 — 8 September 2009

**Product data sheet** 

#### **Document information**

| Info     | Content |
|----------|---------|
| Keywords |         |
| Abstract |         |



#### **Ordering information**

|                           | Description        | Package                                                               |  |  |
|---------------------------|--------------------|-----------------------------------------------------------------------|--|--|
| Advanced Modulation Digit | al Satellite Tuner | 36-pin QFN                                                            |  |  |
| S compliant               |                    |                                                                       |  |  |
| Date                      | Descrip            | lion                                                                  |  |  |
| 20090908                  | Added Figure 12    |                                                                       |  |  |
|                           |                    |                                                                       |  |  |
|                           | S compliant Date   | Advanced Modulation Digital Satellite Tuner S compliant Date Descript |  |  |

## **Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

CX24118A\_N\_2

Product data sheet

## **General description**

The CX24118A is a direct down-conversion satellite tuner intended for high-volume digital video, audio, and data receivers. The CX24118A offers excellent phase noise performance and very low implementation loss, required for advanced modulation systems such as 8PSK and DVB-S2.

The CX24118A has a built-in auto-tuning system that eliminates the need for software calibration. The on-chip fractional synthesizer enables fine frequency step size without adversely affecting lock time. The CX24118A does not require a balun, thus reducing external BOM cost. Its highly integrated design saves valuable board space and simplifies RF layout.

#### **Features**

- Single-chip RF-to-baseband satellite receiver
- · Zero-IF architecture eliminates the need for image reject filtering
- Very low phase noise integrated Local Oscillators (LOs) for 8PSK and DVB-S2 applications
- Variable baseband filters for optimal interference rejection
- Auto-tuning system eliminates need for software calibration
- Very low power consumption
- Small (6 mm x 6 mm) footprint
- Lead-free package

## **Applications**

- 8PSK, DVB-S2, and advanced modulation set-top boxes
- Commercial digital video, audio, and PVR receivers

#### **Product Specifications**

- RF input: 925–2175 MHz
- Symbol rate: 1–45 MSps
- Noise figure: 10 dB, typical
- Input IP3 at minimum gain: 10 dBm, typical

## **Block diagram**



| 1 Pin Descriptions                                    | 11 |
|-------------------------------------------------------|----|
| 1.1 Pin Diagram                                       |    |
| 1.2 Pin Assignments.                                  |    |
| 2 Functional Descriptions                             |    |
| 2.1 General Description                               |    |
| 2.2 Downconverter and Baseband Filtering              | -  |
| 2.3 Gain Settings                                     |    |
| 2.4 Local Oscillator and PLL                          |    |
| 2.5 Crystal Oscillator and Reference Clock            |    |
| 2.6 Automatic Tuning System                           |    |
| 2.6.1 Auto-tuning Procedure                           |    |
| 3 Serial Programming Interface and Registers          |    |
| 3.1 Serial Programming Interface                      |    |
| 3.2 Registers                                         |    |
| 3.3 Register Index                                    |    |
| 3.4 Register Detail                                   |    |
| 4 Application Information.                            |    |
| 4.1 Thermal Recommendations                           |    |
| 4.2 Sleep Mode Procedures.                            |    |
| 4.2.1 Changing from Normal Operation to Sleep Mode    |    |
| 4.2.2 Changing from Sleep Mode to Normal Operation    |    |
| 5 Electrical, Thermal, and Mechanical Specifications. |    |
| 5.1 S11 Plot                                          |    |
| 5.2 Electrical and Thermal Specifications             |    |
| 5.2.1 Absolute Maximum Ratings                        |    |
| 5.2.2 Recommended Operating Conditions                |    |
| 5.2.3 Receiver Electrical and Thermal Specifications  |    |
| 5.3 Mechanical Specifications                         |    |
| Legal information                                     |    |

| Fig. 1  | Pin Diagram                                                          | . 11 |
|---------|----------------------------------------------------------------------|------|
| Fig. 2  | Detailed Block Diagram                                               |      |
| Fig. 3  | Recommended Divider Settings vs. Frequency When Using 40 MHz Crystal | . 18 |
| Fig. 4  | Third-Overtone Crystal Oscillator External Circuit                   | . 19 |
| Fig. 5  | Serial Clock and Data Signals                                        | . 23 |
| Fig. 6  | Typical Single-Byte Write Procedure                                  | . 24 |
| Fig. 7  | Typical Multiple-Bytes Write Procedure                               |      |
| Fig. 8  | Typical Single-Byte Read Procedure                                   |      |
| Fig. 9  | Typical Multiple-Bytes Read Procedure                                | . 26 |
| Fig. 10 | S11 Plot                                                             | . 39 |
| Fig. 11 | Package Diagram                                                      | . 43 |
| Fig. 12 | Package Diagram                                                      | . 44 |

| Table 1.  | Pin Assignments                                                                     | 12 |
|-----------|-------------------------------------------------------------------------------------|----|
| Table 2.  | Maximum Signal Level Settings                                                       | 16 |
| Table 3.  | Minimum Signal Level Settings                                                       | 17 |
| Table 4.  | Recommended Component Values for Third-Overtone Crystal Oscillator External Circuit | 19 |
| Table 5.  | Crystal Requirements                                                                | 20 |
| Table 6.  | Register Bit Map                                                                    | 26 |
| Table 7.  | Register Index                                                                      | 27 |
| Table 8.  | Thermal Recommendations                                                             | 37 |
| Table 9.  | Absolute Maximum Ratings                                                            | 40 |
| Table 10. | Recommended Operating Conditions                                                    | 40 |
| Table 11. | Receiver Electrical Specifications                                                  | 40 |

Chapter 1: Pin Descriptions

Rev. 02 — 8 September 2009

**Product data sheet** 

## 1.1 Pin Diagram

Figure 1 provides a pinout of the CX24118A.

#### Figure 1. Pin Diagram



## 1.2 Pin Assignments

Table 1 lists the CX24118A pin names, numbers, types, and descriptions.

#### Table 1.Pin Assignments

| Pin Name  | Pin Number | Туре   | Description                                                                                                                                                    |
|-----------|------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| N/C       | 1          | N/C    | Not internally connected.                                                                                                                                      |
| VCC_VCO   | 2          | Power  | 3.3V power supply for the VCO section.                                                                                                                         |
| VTUNE     | 3          | Input  | VCO tuning voltage input. The output of the external PLL loop filter is connected to this pin.                                                                 |
| VCC_CP    | 4          | Power  | 3.3V power supply for the charge pump section.                                                                                                                 |
| CP_OUT    | 5          | Output | Charge pump output. The input of the external PLL loop filter is connected to this pin.                                                                        |
| XTAL_BIAS | 6          | Input  | Crystal oscillator bias. For normal operation, leave this pin unconnected.                                                                                     |
| VCC_XTAL  | 7          | Power  | 3.3V power supply for the crystal oscillator section.                                                                                                          |
| XTAL1     | 8          | Input  | Crystal oscillator input pins. Use a 40 MHz or 40.444 MHz third-overtone crystal oscillator circuit.                                                           |
| XTAL2     | 9          | Output |                                                                                                                                                                |
| CKREF_OUT | 10         | Output | Clock reference output. The maximum load allowed at this pin is 10 k $\Omega$ // 20 pF.                                                                        |
| VCC_DIG   | 11         | Power  | 3.3 V power supply for digital section.                                                                                                                        |
| GND_DIG   | 12         | Ground | Digital ground.                                                                                                                                                |
| SDA       | 13         | I/O    | Serial programming interface data signal. Open drain.                                                                                                          |
| SCL       | 14         | Input  | Serial programming interface clock signal.                                                                                                                     |
| I_OUTN    | 15         | Output | The negative differential I channel output to demodulator. Zout = 1 k $\Omega$ // 10 pF.                                                                       |
| I_OUTP    | 16         | Output | The positive differential I channel output to demodulator. Zout = 1 k $\Omega$ // 10 pF.                                                                       |
| Q_OUTP    | 17         | Output | The positive differential Q channel output to demodulator. Zout = 1 k $\Omega$ // 10 pF.                                                                       |
| Q_OUTN    | 18         | Output | The negative differential Q channel output to demodulator. Zout = 1 k $\Omega$ // 10 pF.                                                                       |
| N/C       | 19         | N/C    | Not internally connected.                                                                                                                                      |
| BB_REF    | 20         | Input  | Current reference for baseband section. Place a 698 $\Omega$ ±1% resistor to ground.                                                                           |
| VCC2_BB   | 21         | Power  | 3.3 V power supply for the baseband section.                                                                                                                   |
| AGC       | 22         | Input  | AGC control input from the demodulator, which controls the gain of the RF attenuator and both baseband variable gain amplifiers. Zin = 10 k $\Omega$ // 20 pF. |
| VCC1_BB   | 23         | Power  | 3.3 V power supply for the baseband section.                                                                                                                   |
| VCC1_RF   | 24         | Power  | 3.3 V power supply pin for the RF section.                                                                                                                     |
| RF_INP    | 25         | Input  | The positive differential RF signal input pin.                                                                                                                 |

## CX24118A Chapter 1: Pin Descriptions

| Pin Name       | Pin Number | Туре   | Description                                                                                                                                                                                             |  |  |
|----------------|------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| RF_INN         | 26         | Input  | The negative differential RF signal input pin. This pin should be AC grounded with a capacitor to ground.                                                                                               |  |  |
| N/C            | 27         | N/C    | Not internally connected.                                                                                                                                                                               |  |  |
| N/C            | 28         | N/C    | Not internally connected.                                                                                                                                                                               |  |  |
| N/C            | 29         | N/C    | Not internally connected.                                                                                                                                                                               |  |  |
| N/C            | 30         | N/C    | Not internally connected.                                                                                                                                                                               |  |  |
| VCC2_RF        | 31         | Power  | 3.3 V power supply pin for the RF section.                                                                                                                                                              |  |  |
| N/C            | 32         | N/C    | Not internally connected.                                                                                                                                                                               |  |  |
| N/C            | 33         | N/C    | Not internally connected.                                                                                                                                                                               |  |  |
| SADD           | 34         | I/O    | Serial address select pin. This pin has an internal pull-up, so an open on this pin will be a logic level high (default address of 54) and a short to ground will be a logic level low (address of 14). |  |  |
| XSEL           | 35         | Input  | Crystal bias select pin. Leave floating for operation with a 40 MHz third-overtone crystal. This pin has an internal 30 $k\Omega$ pull-up resistor.                                                     |  |  |
| VCC_PS         | 36         | Power  | 3.3 V power supply for the prescaler section.                                                                                                                                                           |  |  |
| Exposed Paddle |            | Ground | The exposed paddle at the bottom of the chip is the common chip ground and the thermal conductor.                                                                                                       |  |  |

#### Table 1.Pin Assignments

## CX24118A Chapter 1: Pin Descriptions

**Chapter 2: Functional Descriptions** 

Rev. 02 — 8 September 2009

**Product data sheet** 

## 2.1 General Description

The CX24118A is a highly integrated direct conversion tuner requiring a minimum of off-chip components. It incorporates a low-noise amplifier with integrated Voltage Controlled Attenuator (VCA), quadrature down converter, variable bandwidth base-band filter/amplifier, fractional synthesizer, crystal oscillator with buffered output, and an automatic tuning system. The chip is controlled through a multi-byte read/write enabled I<sup>2</sup>C<sup>®</sup>-compatible interface. A CX24118A detailed block diagram is shown in Figure 2.



#### Figure 2. Detailed Block Diagram

## 2.2 Downconverter and Baseband Filtering

The L band input from the LNB is fed into the CX24118A either differentially or single-ended. The input signal goes through a low-noise amplification block and is downconverted to a baseband frequency by quadrature downconversion. The output of the downconverter is band limited by a variable bandwidth filter that can be set to 35, 40, 65, or 100 MHz. A

variable gain baseband amplifier section provides further amplification. The baseband section includes a servo loop, which eliminates DC offset variations at the output. The baseband amplifier section also includes a filter with finer bandwidth control between 2 MHz and 65 MHz. The filter is optimized to provide stop band attenuation for anti-alias filtering and adjacent channel performance.

#### 2.3 Gain Settings

The CX24118A is controlled by a single AGC signal, providing a dynamic range of 90 dB. The gain stages include an LNA (Low Noise Amplifier) and VCA (Voltage Controlled Attenuator), VGA1 (Variable Gain Amplifier 1), VGA2, and a final amplifier. These gain stages are shown in figure 2-1.

The gain and offset of the different stages can be adjusted to provide the best overall IP3 and Noise Figure performance over input power. To optimize the performance at both high and low powers, split gain settings are recommended. This involves estimating the input power in order to select the best set of gain settings. The maximum signal level settings given in Table 2 should be used when the input power is high while there is significant power from other carriers within the satellite frequency range. The minimum signal level settings given in Table 3 should be used when the input power is low or when significant power from other carriers within the satellite frequency range does not exist. The transition point between the minimum signal level settings and the maximum signal level settings is set at  $P_{threshold} = -50$  dBm.

| Parameter      | Register Location | Register Setting | Meaning              |
|----------------|-------------------|------------------|----------------------|
| RFVCAOff[1:0]  | 0x20[3:2]         | 00b              | -70 dB               |
| BBVGA2Off[2:0] | 0x1F[5:3]         | 111b             | -27 dB               |
| BBVGA10ff[2:0] | 0x1F[2:0]         | 111b             | -22 dB               |
| BBAmpGain[3:0] | 0x1D[3:0]         | 0011b            | 31 dB <sup>(1)</sup> |

#### Table 2. Maximum Signal Level Settings

#### FOOTNOTES:

(1) This value is valid for the CX24116, CX24126, and CX24114 demodulators. For the CX24123 demodulator, use the setting that corresponds to 25 dB.

#### **Chapter 2: Functional Descriptions**

| Table 5. Minimum olghar Lever bettings |                   |                  |                      |  |  |  |  |
|----------------------------------------|-------------------|------------------|----------------------|--|--|--|--|
| Parameter                              | Register Location | Register Setting | Meaning              |  |  |  |  |
| RFVCAOff[1:0]                          | 0x20[3:2]         | 10b              | -64 dB               |  |  |  |  |
| BBVGA2Off[2:0]                         | 0x1F[5:3]         | 011b             | -29 dB               |  |  |  |  |
| BBVGA10ff[2:0]                         | 0x1F[2:0]         | 010b             | -32 dB               |  |  |  |  |
| BBAmpGain[3:0]                         | 0x1D[3:0]         | 0011b            | 31 dB <sup>(1)</sup> |  |  |  |  |

#### Table 3. Minimum Signal Level Settings

#### FOOTNOTES:

(1) This value is valid for the CX24116, CX24126, and CX24114 demodulators. For the CX24123 demodulator, use the setting that corresponds to 25 dB.

#### 2.4 Local Oscillator and PLL

A bank of six Voltage Controlled Oscillators (VCOs) cover the entire 925 MHz to 2175 MHz range for downconversion with adequate overlap between VCOs. Each VCO has two bands of operation, high and low, resulting in a total of 12 virtual VCOs. All the VCOs are integrated into the chip, eliminating the need for external varactor diodes. The automatic tuning system selects the appropriate VCO to generate the Local Oscillator (LO), eliminating the need for calibration during initialization or channel change. The VCOs can also be selected manually, overriding the automatic tuning system. For more information on the automatic tuning system, see Section 2.6

The on-chip fractional synthesizer generates the LO with a very fine step size. The fractional synthesizer consists of a 9-bit integer divider and an 18-bit sigma delta modulator with an 8-level quantizer. The sigma delta modulator dithers the fractional division ratio to convert spurious tones and quantization noise to white noise. The charge pump current selection is based on the VCO tuning voltage, i.e., VCO output frequency. The charge pump tuning system uses four tuning voltage ranges, and the charge pump current level for each range is set automatically at every channel change to give optimum integrated phase noise.

The values to be programmed into the PLL's integer and fractional divider registers are computed as follows:

- Set the dividers LODivSel (0x18[6]) and PLLRefDiv (0x02[1]) based on pre-defined or calculated frequency ranges.
  - See Figure 3 for recommended divider settings when using a 40 MHz crystal.
- 2. Calculate the total PLL division ratio.

$$\begin{split} &\mathsf{N}_{\text{divider}} = \frac{F_{\text{VCO}} \times 1}{F_{\text{xtal}} \times 2} \text{ ; if PLLRefDiv} = 0 \\ &= \frac{F_{\text{VCO}} \times 2}{F_{\text{xtal}} \times 2} \text{ ; if PLLRefDiv} = 1 \end{split}$$

3. Calculate the integer divider PLLIntDiv[8:0].

PLLIntDiv[8:0] = Round[N<sub>divider</sub>] - 32

- The Round function rounds the result to the nearest integer.
- PLLIntDiv[8:0] can range from 6d to 511d. This is taken into consideration when selecting the divider ranges.

CX24118A N 2

4. Calculate the fractional divider PLLFracDiv[17:0].

 $PLLFracDiv[17:0] = Round [2^{18} x (N_{divider} - PLLIntDiv[8:0] - 32)]$ 

- To avoid fractional spurs, the fractional divider should not produce VCO frequencies within 250 kHz or 125 kHz of the frequencies generated by PLLFracDiv[17:0] = 0.0 or 0.5 respectively.
- When the requested frequency is within 250 kHz of the frequency generated by PLLFracDiv[17:0] = 0.0, the PLL should be put into integer mode. Integer mode is enabled by setting register bit DSMByp (0x10[6]) to 1.
- When the requested frequency is within 125 kHz of the frequency generated by PLLFracDiv[17:0] = 0.5, the closest fractional value outside of the keep-out range should be used.

#### Figure 3. Recommended Divider Settings vs. Frequency When Using 40 MHz Crystal



## 2.5 Crystal Oscillator and Reference Clock

The crystal oscillator should be used with a 40 MHz or 40.444 MHz third-overtone crystal. It generates the reference frequency for the fractional synthesizer and provides the clock for the rest of the system. It is also divided and buffered to produce an external clock that can be used as a clock signal for the demodulator. Register bit OutRefDiv (0x02[2]) sets the frequency of the reference clock output at pin CKREF\_OUT so that when OUTRefDiv = 0, a

40 MHz sinusoidal clock is produced, and when OUTRefDiv = 1, a 20 MHz square clock is produced (when OUTRefDiv = 1 mode is used, the XTAL\_BIAS pin needs to be grounded). The third overtone crystal requires external circuitry to load the crystal properly at the third-overtone frequency while suppressing the fundamental frequency. This circuit is shown in Figure 4, and the recommended component values are listed in Table 4. The external components should be RF type components (high Q) with good characteristics at 40 MHz.





## Table 4. Recommended Component Values for Third-Overtone Crystal Oscillator External Circuit External Circuit

| Component      | Value  |
|----------------|--------|
| C <sub>1</sub> | 22 pF  |
| C <sub>2</sub> | 56 pF  |
| C <sub>3</sub> | 1 nF   |
| L <sub>1</sub> | 390 nH |

The selected crystal should be a high-quality crystal with minimum drive level dependencies. <u>Table 5</u> lists the required crystal characteristics. Component tolerances should be 5 percent or better.

#### **Chapter 2: Functional Descriptions**

| Parameter                                                 | Specification                           |
|-----------------------------------------------------------|-----------------------------------------|
| Frequency                                                 | 40.000 MHz (40.444 MHz <sup>(3)</sup> ) |
| Mode                                                      | Parallel resonant, 3rd overtone         |
| Frequency tolerance at 25 °C                              | 25 ppm                                  |
| Frequency tolerance over temperature                      | 50 ppm                                  |
| Maximum equivalent series resistance (ESR) <sup>(1)</sup> | 80                                      |
| Aging                                                     | 5 ppm/Year                              |
| Load Capacitance                                          | 18 pF                                   |
| Maximum Drive Level <sup>(2)</sup>                        | 1 mW                                    |
| Operating Temperature Range                               | 0 °C to 70 °C                           |

#### Table 5.Crystal Requirements

#### FOOTNOTES:

(1) This is the maximum crystal series resistance for reliable startup at low energy levels. Compliance with this spec at 10 nW is required. This number is also required at operating power levels.

- (2) The power dissipated across the crystal will depend on the ESR of the crystal and the bias level of the oscillator. Leaving the XTAL\_BIAS pin open will create a lower bias current than if it were shorted to ground.
- (3) A 40.444 MHz crystal is only needed when DVB symbol rates of 44–45 MSps are required for the CX24116 DVB-S2 demodulator.

### 2.6 Automatic Tuning System

The CX24118A uses an automatic tuning system to select the VCO and band during channel change. The system selects among the 12 virtual VCOs (VCO1–VCO6, each with a high and low band) based on preload values that are programmed during initialization. The automatic tuning system does not require time-consuming calibration during initialization or channel change. The procedure for using the automatic tuning system is given in <u>Section 2.6.1</u>.

#### 2.6.1 Auto-tuning Procedure

#### **During Initialization**

- 1. Program the tuning system preload values with the values provided by Conexant and enable the automatic tuning system.
  - a. Set register field TUN1[5:0] (0x14[5:0]) to 0x0F.
  - Register 0x14 also contains the tuning system enable bits, TUNAutoEn[1:0], which should be programmed to 00b at the same time.
  - b. Set register TUN2[7:0] (0x15[7:0]) to 0xFF.
  - c. Set register TUN3[7:0] (0x16[7:0]) to 0xFF.
  - d. Set register TUN4[7:0] (0x17[7:0]) to 0xF0.
- 2. Program automatic charge pump levels with the values provided by Conexant. These values are selected based on the VCO tuning voltage.
  - a. Set register field CPLevel1[1:0] (0x11[7:6]) to 11b.
  - b. Set register field CPLevel2[1:0] (0x11[5:4]) to 11b.
  - c. Set register field CPLevel3[1:0] (0x11[3:2]) to 10b.

- d. Set register field CPLevel4[1:0] (0x11[1:0]) to 00b.
- 3. There are other registers not directly related to tuning system initialization that must also be programmed. These values are not discussed here.

#### **During Channel Change**

- 1. Choose the appropriate dividers using register bits LODivSel (0x18[6]) and PLLRefDiv (0x02[1])). For more detail, see <u>Section 2.4</u>
- 2. Select the gain settings. The minimum signal level settings can be used at this point.
- 3. Set the bandwidths of the baseband filters using register fields BBFil1BW[1:0] and BBFil2BW[1:0] based on the symbol rate, roll-off, and desired carrier acquisition range.
- Program the PLL dividers PLLIntDiv[8:0] and PLLFracDiv[17:0] using the values generated from the procedure given in <u>Section 2.4</u>, and start the tuning process as follows:
  - a. Program registers 0x19-0x1B.
  - b. Program the remaining PLL dividers into register 0x1C while setting the start bit TUNReset (0x1C[4]) to 1.
- 5. Monitor PLL lock using register bit TUNLD. When lock has been achieved, measure the power to determine the appropriate gain settings. Set new gain settings if required. See Section 2.3 for more detail.
  - a. After lock, the charge pump values are automatically selected, based on the VCO tuning voltage and the charge pump initialization values.

**Chapter 2: Functional Descriptions** 

**Chapter 3: Serial Programming Interface and Registers** 

Rev. 02 — 8 September 2009

Product data sheet

## 3.1 Serial Programming Interface

The CX24118A uses an I<sup>2</sup>C-compatible serial interface. The serial clock and data lines, SCL and SDA, are used to transfer data at a clock rate of up to 1 MHz. A direct, exclusive connection is preferred between controlling master and the tuner slave. If the chip is put on a common I<sup>2</sup>C bus shared by other devices, the ongoing traffic on the bus may cause RF interference. Both lines operate on 3.3 V I/O voltage levels. The SDA line is open drain, requiring an external pull-up resistor.

The serial clock and data signals for a typical transaction is shown in Figure 5.

#### Figure 5. Serial Clock and Data Signals



The START condition occurs on the falling edge of the SDA line when the SCL line is held high. A STOP condition occurs on the rising edge of the SDA line when the SCL line is held high. Every data word is 8 bits long with MSB first, followed by an acknowledge bit generated by the receiving device. Each data transaction occurs between a START and a STOP condition. The START condition is followed by a slave address. If this is the CX24118A address, it generates an acknowledge bit on the SDA line.

The following are some typical read/write sequences:

#### **Typical Single-Byte Write Procedure**

- 1. Send the Start condition.
- 2. Send the CX24118A slave address, a write bit, and receive an ACK.
- 3. Send the CX24118A desired register address = n, and receive an ACK.
- 4. Send the byte for a desired register = n, and receive an ACK.
- 5. Send the Stop condition.

The above-described single-byte write procedure is shown in Figure 6.

In the figure, the following abbreviations are used:

- S = Start
- Dev Addr/wr = Device address with a write command
- A = Acknowledge
- P = Stop



#### **Typical Multiple-Bytes Write Procedure**

- 1. Send the Start condition.
- 2. Send the CX24118A slave address, a write bit, and receive an ACK.
- 3. Send the CX24118A desired register address = n, and receive an ACK.
- 4. Send the byte destined for register n, and receive an ACK.
- 5. Send the byte destined for register n+1, and receive an ACK.
- 6. Send the byte destined for register n+2, and receive an ACK.
- 7. Send the data destined for register n+m, and receive an ACK
- 8. Send the Stop condition.

The above-described multiple-bytes write procedure is shown in Figure 7.

In the figure, the following abbreviations are used:

- ♦ S = Start
- Dev Addr/wr = Device address with a write command
- A = Acknowledge
- P = Stop

#### Figure 7. **Typical Multiple-Bytes Write Procedure**



#### **Typical Single-Byte Read Procedure**

- 1. Send the Start condition.
- 2. Send the CX24118A slave address, a write bit, and receive an ACK.
- 3. Send the CX24118A desired register address = n, and receive an ACK.
- 4. Send the Start condition.
- 5. Send the part's slave address, a read bit, and receive an ACK.
- 6. Receive the byte from the desired register n, and do not supply an ACK.

- 7. Send the Stop condition.
- NOTE: When reading data from a slave, no ACK is supplied from master after the last desired byte.

The above-described single-byte read procedure is shown in Figure 8.

In the figure, the following abbreviations are used:

- ♦ S = Start
- Dev Addr/wr = Device address with a write command
- A = Acknowledge
- P = Stop
- Dev Addr/r = Device address with a read command

#### Figure 8. Typical Single-Byte Read Procedure



#### **Multiple-Bytes Read Procedure**

- 1. Send the Start condition.
- 2. Send the CX24118A slave address, a write bit, and receive an ACK.
- 3. Send the CX24118A desired register address = n, and receive an ACK.
- 4. Send the Start condition.
- 5. Send the part's slave address, a read bit, and receive an ACK.
- 6. Receive the byte from register n, and supply an ACK.
- 7. Receive the byte from register n+1, and supply an ACK.
- 8. Receive the byte from register n+2, and supply an ACK.
- 9. Receive the data from register n+m, and do not supply an ACK.
- 10. Send the Stop condition.

NOTE: When reading data from a slave, no ACK is supplied from master after the last desired byte.

The above-described multiple-bytes read procedure is shown in <u>Figure 9</u>. In the figure, the following abbreviations are used:

- S = Start
- Dev Addr/wr = Device address with a write command
- A = Acknowledge
- P = Stop
- Dev Addr/r = Device address with a read command

**CX24118A** 



#### Figure 9. Typical Multiple-Bytes Read Procedure

## 3.2 Registers

The register bit map is shown in Table 6.

#### Table 6. Register Bit Map (Sheet 1 of 2)

| Register Address <sup>(1)</sup> | D7           | D6                                                                              | D5       | D4     | D3      | D2        | D1         | D0       |
|---------------------------------|--------------|---------------------------------------------------------------------------------|----------|--------|---------|-----------|------------|----------|
|                                 |              |                                                                                 | Glob     | al     |         |           |            |          |
| 00                              |              |                                                                                 |          | CHPI   | d[7:0]  |           |            |          |
| 01                              |              |                                                                                 |          | CHPV   | er[7:0] |           |            |          |
| 02                              |              |                                                                                 | Reserved |        |         | OUTRefDiv | PLLRefDiv  | Reserved |
|                                 |              |                                                                                 | Tune     | er     |         | I         |            |          |
| 10                              | DSMClkPol    | DSMByp                                                                          | СРМа     | n[1:0] | CPDV    | /al[1:0]  | TUNLD      | CPSel    |
| 11                              | CPLeve       | CPLevel1[1:0]         CPLevel2[1:0]         CPLevel3[1:0]         CPLevel4[1:0] |          |        |         |           | el4[1:0]   |          |
| 12                              |              | BsDelayVal[3:0] Reserved                                                        |          |        |         | CPCtrl    | CPVal[1:0] |          |
| 13                              |              |                                                                                 |          | Rese   | erved   | I         |            |          |
| 14                              | TUNAuto      | oEn[1:0]                                                                        |          |        | TUN     | 1[5:0]    |            |          |
| 15                              |              |                                                                                 |          | TUN    | 2[7:0]  |           |            |          |
| 16                              |              | TUN3[7:0]                                                                       |          |        |         |           |            |          |
| 17                              |              | TUN4[7:0]                                                                       |          |        |         |           |            |          |
| 18                              | VCOSel[5]    | LODivSel VCOSel[4:0] VCO                                                        |          |        |         |           | VCOBandS   |          |
| 19                              |              | PLLIntDiv[8:1]                                                                  |          |        |         |           |            |          |
| 1A                              | PLLIntDiv[0] | PLLIntDiv[0] PLLFracDiv[17:11]                                                  |          |        |         |           |            |          |

| Register Address <sup>(1)</sup> | D7       | D6               | D5    | D4             | D3          | D2       | D1             | D0     |  |  |
|---------------------------------|----------|------------------|-------|----------------|-------------|----------|----------------|--------|--|--|
| 1B                              |          | PLLFracDiv[10:3] |       |                |             |          |                |        |  |  |
| 1C                              | F        | PLLFracDiv[2:0]  | l     | TUNReset       | et Reserved |          |                |        |  |  |
| 1D                              |          | Rese             | erved |                |             | BBFAmp   | Gain[3:0]      |        |  |  |
| 1E                              | BBFil1B  | W[1:0]           |       |                | BBFil2      | BW[5:0]  |                |        |  |  |
| 1F                              | Rese     | rved             |       | BBVGA2Off[2:0] |             |          | BBVGA10ff[2:0] |        |  |  |
| 20                              | Reserved |                  |       | RFVCABCDis     | RFVCA       | Off[1:0] | Rese           | erved  |  |  |
| 21                              | Reserved |                  | CPEn  | PSEn           | BBEn        | DCCorrEn | Reserved       | RFVCAE |  |  |

#### Table 6.Register Bit Map (Sheet 2 of 2)

FOOTNOTES:

<sup>(1)</sup> The values in this column are hexadecimal.

## 3.3 Register Index

The register index is shown in Table 7.

#### Table 7.Register Index

| Field Name      | Address <sup>(1)</sup> | Description                           |
|-----------------|------------------------|---------------------------------------|
| BBEn            | 21[3]                  | Baseband Enable.                      |
| BBFAmpGain[3:0] | 1D[3:0]                | Final Baseband Amplifier Gain.        |
| BBFil1BW[1:0]   | 1E[7:6]                | Baseband Filter 1 Bandwidth.          |
| BBFil2BW[5:0]   | 1E[5:0]                | Baseband Filter 2 Bandwidth.          |
| BBVGA10ff[2:0]  | 1F[2:0]                | Baseband VGA1 Offset Control.         |
| BBVGA2Off[2:0]  | 1F[5:3]                | Baseband VGA2 Offset Control.         |
| BsDelayVal[3:0] | 12[7:4]                | VCO Tuning System Delay.              |
| CHPId[7:0]      | 00[7:0]                | Chip Identification Number.           |
| CHPVer[7:0]     | 01[7:0]                | Chip Version Number.                  |
| CPCtrl          | 12[2]                  | Charge Pump Control.                  |
| CPDVal[1:0]     | 10[3:2]                | Digital Charge Pump Valve.            |
| CPEn            | 21[5]                  | Charge Pump Enable.                   |
| CPLevel1[1:0]   | 11[7:6]                | Automatic Charge Pump Level 1 Select. |
| CPLevel2[1:0]   | 11[5:4]                | Automatic Charge Pump Level 2 Select. |
| CPLevel3[1:0]   | 11[3:2]                | Automatic Charge Pump Level 3 Select. |
| CPLevel4[1:0]   | 11[1:0]                | Automatic Charge Pump Level 4 Select. |

#### Table 7.Register Index

| Field Name       | Address <sup>(1)</sup>          | Description                                            |
|------------------|---------------------------------|--------------------------------------------------------|
| CPMan[1:0]       | 10[5:4]                         | Manual Analog Charge Pump Select.                      |
| CPSel            | 10[0]                           | Manual Override of Automatic Charge Pump Level Select. |
| CPVal[1:0]       | 12[1:0]                         | Analog Charge Pump Level.                              |
| DCCorrEn         | 21[2]                           | DC Offset Correction Enable.                           |
| DSMByp           | 10[6]                           | Delta Sigma Modulator Bypass.                          |
| DSMClkPol        | 10[7]                           | DSM Clock Polarity Select.                             |
| LODivSel         | 18[6]                           | Local Oscillator (LO) Divider Select.                  |
| OUTRefDiv        | 02[2]                           | Output Reference Divider.                              |
| PLLFracDiv[17:0] | 1A[6:0],<br>1B[7:0],<br>1C[7:5] | PLL Fractional Divider.                                |
| PLLIntDiv[8:0]   | 19[7:0],<br>1A[7]               | PLL Integer Divider.                                   |
| PLLRefDiv        | 02[1]                           | PLL Reference Divider.                                 |
| PSEn             | 21[4]                           | Prescaler Enable.                                      |
| RFVCABCDis       | 20[4]                           | RF VCA Bias Control Circuit Disable.                   |
| RFVCAEn          | 21[0]                           | RF VCA Enable.                                         |
| RFVCAOff[1:0]    | 20[3:2]                         | RF VCA Offset Select.                                  |
| TUN1[5:0]        | 14[5:0]                         | Tuning System Configuration Register 1.                |
| TUN2[7:0]        | 15[7:0]                         | Tuning System Configuration Register 2.                |
| TUN3[7:0]        | 16[7:0]                         | Tuning System Configuration Register 3.                |
| TUN4[7:0]        | 17[7:0]                         | Tuning System Configuration Register 4.                |
| TunAutoEn[1:0]   | 14[7:6]                         | Auto-tuning System Enable.                             |
| TUNLD            | 10[1]                           | PLL Lock Detect.                                       |
| TUNReset         | 1C[4]                           | Tuning System Reset.                                   |
| VCOBandSel       | 18[0]                           | VCO Band Select.                                       |
| VCOSel[5:0]      | 18[7],<br>18[5:1]               | VCO Select.                                            |

#### FOOTNOTES:

 $^{(1)}$  The values in this column are hexadecimal.

## 3.4 Register Detail

This section provides the register detail.

| NOTE: | POR refers to power-on reset value.                                                         |
|-------|---------------------------------------------------------------------------------------------|
| NOTE: | All bits in the registers are Read/Write unless indicated otherwise in the bit description. |

## **Register 00**

| Register (Hex) | POR | D7 | D7 D6 D5 D4 D3 D2 D1 D0                                                |  |  |  |  |  |  |  |  |
|----------------|-----|----|------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| 00             | 43  |    | CHPId[7:0]                                                             |  |  |  |  |  |  |  |  |
| CHPId[7:0]     |     |    | Chip Identification Number.<br>The current chip ID is 0x23. Read only. |  |  |  |  |  |  |  |  |
| Register       | 01  |    |                                                                        |  |  |  |  |  |  |  |  |

| Register<br>(Hex) | POR | D7 | D6                             | D5              | D4    | D3 | D2 | D1 | D0 |  |  |
|-------------------|-----|----|--------------------------------|-----------------|-------|----|----|----|----|--|--|
| 01                | 03  |    | CHPVer[7:0]                    |                 |       |    |    |    |    |  |  |
| CHPVer[7:0]       |     |    | ion Number.<br>nt chip version | is 0x03. Read o | inly. |    |    |    |    |  |  |

## **Register 02**

| Register<br>(Hex) | POR | D7 | D7 D6 D5 D4 D3 D2 D1                 |                    |                  |                 |                         |                 |  |  |  |
|-------------------|-----|----|--------------------------------------|--------------------|------------------|-----------------|-------------------------|-----------------|--|--|--|
| 02                | 00  |    | Reserved OUTRefDiv PLLRefDiv Re      |                    |                  |                 |                         |                 |  |  |  |
| OUTRefDiv         |     |    | ference Divider<br>elects the refere |                    | er for the CKR   | EF_OUT pin. Se  | ee <u>Section 2.5</u> f | or more detail. |  |  |  |
| PLLRefDiv         |     |    | ence Divider.<br>elects the divide   | er for the tuner s | synthesizer refe | erence frequenc | y.                      |                 |  |  |  |

| Register<br>(Hex) | POR | D7        | D6     | D5   | D4      | D3   | D2      | D1    | D0    |
|-------------------|-----|-----------|--------|------|---------|------|---------|-------|-------|
| 10                | 00  | DSMCIkPol | DSMByp | СРМа | in[1:0] | CPDV | al[1:0] | TUNLD | CPSel |

| Register<br>(Hex) | POR | D7                                                | D6                                              | D5                                                                   | D4                                    | D3              | D2                 | D1               | D0             |
|-------------------|-----|---------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------|---------------------------------------|-----------------|--------------------|------------------|----------------|
| DSMCIkPol         |     | DSM Cloc<br>0 = No clo<br>1 = Clock               |                                                 |                                                                      |                                       |                 |                    |                  |                |
| DSMВур            |     |                                                   |                                                 |                                                                      |                                       |                 |                    |                  |                |
| CPMan[1:0]        |     |                                                   | mA.<br>mA.<br>mA.                               | •                                                                    | n manual mode                         | when register b | bit CPSel is set t | to 1. The levels | are defined as |
| CPDVal[1:0]       |     | The digita<br>00b = 0.5<br>01b = 1.0<br>10b = 2.0 | k analog charg<br>k analog charg                | is enabled duri<br>e pump level.<br>e pump level.<br>e pump level. L | ng tuning only.<br>Jse this setting f | or normal oper  | ation.             |                  |                |
| TUNLD             |     | 2                                                 | Detect.<br>esizer not frequ<br>esizer is freque | 5                                                                    |                                       |                 |                    |                  |                |
| CPSel             |     | 0 = Autom                                         | atic charge pur                                 | natic Charge P<br>np current sele<br>current selection               |                                       | ct.             |                    |                  |                |

| Register<br>(Hex) | POR | D7    | D6       | D5    | D4       | D3     | D2       | D1    | D0       |
|-------------------|-----|-------|----------|-------|----------|--------|----------|-------|----------|
| 11                | 00  | CPLev | el1[1:0] | CPLev | el2[1:0] | CPLeve | el3[1:0] | CPLev | el4[1:0] |

## **NXP Semiconductors**

## CX24118A

## **Chapter 3: Serial Programming Interface and Registers**

| Register<br>(Hex) | POR | D7                                                             | D6                                                                                                                                                                                                      | D5                 | D4               | D3             | D2                | D1              | D0             |  |  |  |
|-------------------|-----|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|----------------|-------------------|-----------------|----------------|--|--|--|
| CPLevel1[1:0]     |     | Charge pu                                                      | Automatic Charge Pump Level 1 Select.<br>Charge pump level 1 is selected by the automatic tuning system when the VCO tuning voltage is greater than 2.0 V.<br>For normal operation, set to 11b.         |                    |                  |                |                   |                 |                |  |  |  |
| CPLevel2[1:0]     |     | Charge pu<br>2.0 V.                                            | Charge Pump<br>Imp level 2 is so<br>Il operation, set                                                                                                                                                   | elected by the a   | automatic tuning | g system when  | the VCO tuning    | voltage is betw | veen 1.5 V and |  |  |  |
| CPLevel3[1:0]     |     | Charge pu<br>1.5 V.                                            | Automatic Charge Pump Level 3 Select.<br>Charge pump level 3 is selected by the automatic tuning system when the VCO tuning voltage is between 1.0 V and<br>1.5 V.<br>For normal operation, set to 10b. |                    |                  |                |                   |                 |                |  |  |  |
| CPLevel4[1:0]     |     | Charge pu                                                      | Charge Pump<br>Imp level 4 is so<br>Il operation, set                                                                                                                                                   | elected by the a   | automatic tuning | g system when  | the VCO tuning    | voltage is lowe | er than 1.0 V. |  |  |  |
|                   |     | For each o<br>00b = 0.5<br>01b = 1.0<br>10b = 1.5<br>11b = 2.0 | mA.<br>mA.<br>mA.                                                                                                                                                                                       | jister fields, the | analog charge    | pump levels ar | re set as follows |                 |                |  |  |  |

## **Register 12**

| Register<br>(Hex) | POR | D7                                                                                                                                                                                                                 | D6                                  | D5                                                                       | D4                                                           | D3                | D2               | D1               | D0            |
|-------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------|-------------------|------------------|------------------|---------------|
| 12                | 80  |                                                                                                                                                                                                                    | BsDela                              | yVal[3:0]                                                                |                                                              | Reserved          | CPCtrl           | CPVa             | ll[1:0]       |
| BsDelayVal[3:0]   |     | VCO tunin<br>default is<br>T <sub>REF</sub> = R/<br>R is the re                                                                                                                                                    | B counts and c                      | in reference cl<br>an be set betwe<br>llator frequency<br>value selected | ock cycles betw<br>een 0 and 15 co<br>,<br>by register bit f | unts of referenc  | ce cycle. The re |                  | 0             |
| CPCtrl            |     | Charge Pump Control.<br>0 = Analog charge pump turns OFF when the digital charge pump turns ON (when register bit TUNLD (0x10<br>low).<br>1 = Analog charge pump always ON. Use this setting for normal operation. |                                     |                                                                          |                                                              |                   |                  |                  |               |
| CPVal[1:0]        |     | This is the                                                                                                                                                                                                        | charge pump le<br>mA.<br>mA.<br>mA. |                                                                          | tic tuning systen<br>y.                                      | n, as specified i | n register 0x11. | . The values cor | respond to th |

| 1 |                   |     |        |          |    |    |     |        |    |    |
|---|-------------------|-----|--------|----------|----|----|-----|--------|----|----|
|   | Register<br>(Hex) | POR | D7     | D6       | D5 | D4 | D3  | D2     | D1 | D0 |
|   | 14                | 00  | TUNAut | oEn[1:0] |    |    | TUN | 1[5:0] |    |    |

| Register<br>(Hex)                                                                                                                                                                                                                                                                                                                       | POR | D7  | D6                                | D5                             | D4 | D3 | D2 | D1 | D0 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----------------------------------|--------------------------------|----|----|----|----|----|
| TUNAutoEn[1:0]       Auto-tuning System Enable.         00b = Auto-tuning mode.       The auto-tuning system selects the VCO. Normal operation.         01b = Manual tuning mode.       The VCO is selected using register field VCOSel[5:0].         10b - 11b = Reserved.       The VCO is selected using register field VCOSel[5:0]. |     |     |                                   |                                |    |    |    |    |    |
| TUN1[5:0]                                                                                                                                                                                                                                                                                                                               |     | 0,0 | stem Configura<br>I operation, se | tion Register 1.<br>t to 0x0F. |    |    |    |    |    |

## **Register 15**

| Register<br>(Hex)                                                                                  | POR | D7 | D6        | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
|----------------------------------------------------------------------------------------------------|-----|----|-----------|----|----|----|----|----|----|--|--|--|
| 15                                                                                                 | 00  |    | TUN2[7:0] |    |    |    |    |    |    |  |  |  |
| TUN2[7:0]       Tuning System Configuration Register 2.         For normal operation, set to 0xFF. |     |    |           |    |    |    |    |    |    |  |  |  |

## **Register 16**

| Register<br>(Hex)                                                                                  | POR | D7 | D6        | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
|----------------------------------------------------------------------------------------------------|-----|----|-----------|----|----|----|----|----|----|--|--|--|
| 16                                                                                                 | 00  |    | TUN3[7:0] |    |    |    |    |    |    |  |  |  |
| TUN3[7:0]       Tuning System Configuration Register 3.         For normal operation, set to 0xFF. |     |    |           |    |    |    |    |    |    |  |  |  |

## **Register 17**

| Register<br>(Hex) | POR | D7 | D6                                                                            | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
|-------------------|-----|----|-------------------------------------------------------------------------------|----|----|----|----|----|----|--|--|--|
| 17                | 00  |    | TUN4[7:0]                                                                     |    |    |    |    |    |    |  |  |  |
| TUN4[7:0]         |     |    | Tuning System Configuration Register 4.<br>For normal operation, set to 0xF0. |    |    |    |    |    |    |  |  |  |

| Register<br>(Hex) | POR | D7        | D6       | D5 | D4 | D3          | D2 | D1 | D0         |
|-------------------|-----|-----------|----------|----|----|-------------|----|----|------------|
| 18                | 00  | VCOSel[5] | LODivSel |    |    | VCOSel[4:0] |    |    | VCOBandSel |

| Register<br>(Hex)                                                                                                                                                                                                                                                                                                                                                                                                                                                | POR | D7        | D6                                             | D5                               | D4               | D3               | D2             | D1                 | D0              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|------------------------------------------------|----------------------------------|------------------|------------------|----------------|--------------------|-----------------|
| VCOSel[5]                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     | 0 = VCO 6 | hen read, indic<br>deselected.                 | ates if VCO6 is<br>VCOSel[4:0] = |                  |                  |                |                    |                 |
| LODivSel                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |           | illator (LO) Divi<br>hen read, indic           |                                  | ider selected by | the auto-tunin   | g system. Wher | n written to, this | bit selects the |
| 1 = ÷4.         VCOSel[4:0]       VCO Select.         These bits, when read, indicate the VCO selected by the auto-tuning system. The VCO or writing to these bits. Only one VCO should be selected at a time.         00000b = None of these VCOs are selected.         00001b = VCO5 selected.         00010b = VCO4 selected.         00100b = VCO3 selected.         01000b = VCO2 selected.         01000b = VCO1 selected.         10000b = VCO1 selected. |     |           |                                                |                                  |                  |                  |                |                    | Ily selected by |
| VCOBandSel                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |           | common to all<br>hen read, indic<br>I.<br>and. |                                  | and selected by  | r the auto-tunin | g system. Whei | n written to, this | bit selects the |

## Register 19 – 1C

| Register<br>(Hex) | POR  | D7           | D6 D5 D4 D3 D2 D1 D0              |  |  |  |  |  |  |  |  |  |
|-------------------|------|--------------|-----------------------------------|--|--|--|--|--|--|--|--|--|
| 19                | 00   |              | PLLIntDiv[8:1]                    |  |  |  |  |  |  |  |  |  |
| 1A                | 00   | PLLIntDiv[0] | tDiv[0] PLLFracDiv[17:11]         |  |  |  |  |  |  |  |  |  |
| 1B                | 00   |              | PLLFracDiv[10:3]                  |  |  |  |  |  |  |  |  |  |
| 1C                | 10   |              | PLLFracDiv[2:0] TUNReset Reserved |  |  |  |  |  |  |  |  |  |
| PLLIntDiv[8:0]    |      | PLL Intege   | er Divider.                       |  |  |  |  |  |  |  |  |  |
| PLLFracDiv[17     | /:0] | PLL Fracti   | onal Divider.                     |  |  |  |  |  |  |  |  |  |
| I LEITGODIV[17    |      |              |                                   |  |  |  |  |  |  |  |  |  |

## **Register 1D**

| Register<br>(Hex) | POR  | D7                     | D6                                         | D5    | D4                 | D3              | D2 | D1 | D0 |  |  |
|-------------------|------|------------------------|--------------------------------------------|-------|--------------------|-----------------|----|----|----|--|--|
| 1D                | 00   |                        | Rese                                       | erved |                    | BBFAmpGain[3:0] |    |    |    |  |  |
| BBFAmpGain[       | 3:0] | 0000b = 3<br>0001b = 3 | 4 dB gain.<br>1 dB gain. Use<br>3 dB gain. |       | der all conditions | S.              |    |    |    |  |  |

## **Register 1E**

| Register<br>(Hex)                                                                                                                                                                       | POR | D7                       | D6                                                                         | D5            | D4               | D3            | D2            | D1             | D0 |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|----------------------------------------------------------------------------|---------------|------------------|---------------|---------------|----------------|----|--|--|
| 1E                                                                                                                                                                                      | 00  | BBFil1                   | BW[1:0]                                                                    | BBFil2BW[5:0] |                  |               |               |                |    |  |  |
| BBFil1BW[1:0]Baseband Filter 1 Bandwidth.<br>00b = 100 MHz.<br>01b = 65 MHz. Use this setting for 30–45 MSps operation.<br>10b = 40 MHz. Use this setting for 20–30 MSps operation.<br> |     |                          |                                                                            |               |                  |               |               |                |    |  |  |
| BBFil2BW[5:0]                                                                                                                                                                           |     | The filter b<br>BW = 2 + | l Filter 2 Bandw<br>pandwidth set is<br>BBFil2BW[5:0]<br>width is adjustal | s given by:   | with a step size | of 1 MHz. The | bandwidth ran | ge is 2 MHz to |    |  |  |

## **Register 1F**

| Register<br>(Hex)            | POR | D7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D6                                                                                                                                                                    | D5                                                                                                             | D4                                                                                                                 | D3                                   | D2 | D1             | D0 |
|------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------|----|----------------|----|
| 1F                           | 00  | Rese                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | rved                                                                                                                                                                  |                                                                                                                | BBVGA2Off[2:0]                                                                                                     |                                      |    | BBVGA10ff[2:0] |    |
| BBVGA2Off[2:<br>BBVGA10ff[2: |     | $\begin{array}{c} 000b = -4\\ 100b = -3\\ 010b = -3\\ 110b = -3\\ 001b = -3\\ 101b = -2\\ 111b = -2\\ 111b = -2\\ 111b = -2\\ 111b = -2\\ 100b = -3\\ 100b = -3\\ 100b = -3\\ 100b = -2\\ 101b = -2\\ 011b = -2\\ 011b$ | 9 dB.<br>7 dB.<br>5 dB.<br>3 dB.<br>1 dB. Use this :<br>9 dB. Use this :<br>VGA1 Offset C<br>6 dB.<br>2 dB. Use this :<br>0 dB.<br>8 dB. Use this :<br>6 dB.<br>4 dB. | setting when fix<br>setting for minir<br>setting for maxi<br>Control.<br>setting for minir<br>setting when fix | ked gain settings<br>num signal leve<br>mum signal leve<br>mum signal leve<br>ked gain settings<br>mum signal leve | ls.<br>els.<br>Is.<br>s are desired. |    |                |    |

| Register<br>(Hex) | POR | D7 | D6       | D5 | D4         | D3    | D2       | D1   | D0    |
|-------------------|-----|----|----------|----|------------|-------|----------|------|-------|
| 20                | 00  |    | Reserved |    | RFVCABCDis | RFVCA | Off[1:0] | Rese | erved |

| Register<br>(Hex)                                                                                                                                                                                                                                                   | POR | D7                                  | D6                                                                                                                                                                                                                                                                                                                                       | D5 | D4 | D3 | D2 | D1        | D0 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|----|-----------|----|
| RFVCABCDis                                                                                                                                                                                                                                                          |     | The VCA<br>completel<br>0 = Bias ir | RF VCA Bias Control Circuit Disable.<br>The VCA is made up of multiple, parallel, gain stages. When stages are unused, they are either turned off, or<br>completely disabled by shutting off their bias, according to the state of this bit.<br>0 = Bias in unused stages is turned off.<br>1 = Bias in unused stages is not turned off. |    |    |    |    | d off, or |    |
| RFVCAOff[1:0]       RF VCA Offset Select.         00b = -70 dB. Use this setting for maximum signal levels, and when fixed gain settings are desired.         01b = -67 dB.         10b = -64 dB. Use this setting for minimum signal levels.         11b = -61 dB. |     |                                     |                                                                                                                                                                                                                                                                                                                                          |    |    |    |    |           |    |

| Register<br>(Hex) | POR                                                | D7                                            | D6                                                          | D5   | D4   | D3   | D2       | D1       | D0      |
|-------------------|----------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------|------|------|------|----------|----------|---------|
| 21                | 00                                                 | Rese                                          | rved                                                        | CPEn | PSEn | BBEn | DCCorrEn | Reserved | RFVCAEn |
| CPEn              | Charge Pump Enable.<br>1 = Enable.<br>0 = Disable. |                                               |                                                             |      |      |      |          |          |         |
| PSEn              |                                                    | 1 = Enable                                    | Prescaler Enable.<br>1 = Enable.<br>0 = Disable.            |      |      |      |          |          |         |
| BBEn              |                                                    | 1 = Enable                                    | Baseband Enable.<br>1 = Enable.<br>0 = Disable.             |      |      |      |          |          |         |
| DCCorrEn          |                                                    | 1 = Enable                                    | DC Offset Correction Enable.<br>1 = Enable.<br>0 = Disable. |      |      |      |          |          |         |
| RFVCAEn           |                                                    | RF VCA Enable.<br>1 = Enable.<br>0 = Disable. |                                                             |      |      |      |          |          |         |

Chapter 4: Application Information

Rev. 02 — 8 September 2009

## 4.1 Thermal Recommendations

The CX24118A uses a thermally enhanced QFN package with an exposed paddle underneath the device to dissipate heat. The exposed paddle is soldered directly to exposed PCB ground on the top layer of the board. Thermal vias then connect the top PCB layer to the other board layers. The more layers that are used, the better the thermal properties of the chip will be. Table 8 lists the CX24118A thermal layout recommendations.

#### Table 8.Thermal Recommendations

| Parameter                                               | Recommendations                                   |
|---------------------------------------------------------|---------------------------------------------------|
| Number of PCB layers <sup>(1)</sup>                     | 2 or 4                                            |
| Numbers of thermal vias                                 | 16 (4x4 square matrix)                            |
| Thermal via spacing                                     | 0.85 mm from center to center                     |
| Solder mask opening under exposed paddle <sup>(2)</sup> | 3.7 x 3.7 mm                                      |
| Metallization land pattern                              | 3.7 x 3.7 mm                                      |
| Via diameter                                            | 0.33 mm drill-hole size with 1 oz copper plating. |

FOOTNOTES:

 $^{(1)}$  As many of the layers should be grounded and connected to the thermal vias as possible.

<sup>(2)</sup> Same as the package exposed paddle. The area outside the solder mask opening to the pin pads should be covered with solder mask.

## 4.2 Sleep Mode Procedures

#### 4.2.1 Changing from Normal Operation to Sleep Mode

To change the tuner from normal operation to sleep mode, use the following procedure:

- 1. Set register field TUNAutoEn[1:0] (0x14[7:6]) to 01b.
- 2. Set register field VCOSel[5:0] (0x18[7] and 0x18[5:0]) to 0.
- 3. Set the system enable bits (0x21[5:0]) to 0x00.

#### 4.2.2 Changing from Sleep Mode to Normal Operation

To change the tuner from sleep mode to normal operation, use the following procedure:

- 1. Set register field TUNAutoEn[1:0] (0x14[7:6]) to 01b.
- 2. Set the system enable bits (0x21[5:0]) to 0x3F.
- 3. Restart the tuning system by setting TUNReset to 1.

**Chapter 4: Application Information** 

Chapter 5: Electrical, Thermal, and Mechanical Specifications

Rev. 02 — 08 September 2009

Product data sheet



## 5.2 Electrical and Thermal Specifications

### 5.2.1 Absolute Maximum Ratings

#### Table 9. Absolute Maximum Ratings

| Parameters                    | Minimum | Maximum | Units |
|-------------------------------|---------|---------|-------|
| Supply voltage                | -0.3    | 3.6     | V     |
| Input voltage range (digital) | -0.3    | Vcc     | V     |
| Storage temperature           | -65     | +150    | °C    |
| Junction temperature          |         | +150    | °C    |

## 5.2.2 Recommended Operating Conditions

#### Table 10. Recommended Operating Conditions

| Parameter                     | Minimum | Typical | Maximum | Units |
|-------------------------------|---------|---------|---------|-------|
| Ambient operating temperature | 0       | +25     | +70     | °C    |
| Supply voltage                | 3.13    | 3.3     | 3.47    | V     |

#### 5.2.3 Receiver Electrical and Thermal Specifications

#### Table 11. Receiver Electrical Specifications (Sheet 1 of 3)

| Parameter                                                                       | Conditions                           | Min          | Тур | Мах         | Units |
|---------------------------------------------------------------------------------|--------------------------------------|--------------|-----|-------------|-------|
| Supply current                                                                  |                                      |              | 160 | 240         | mA    |
| Powerdown current <sup>(1)</sup>                                                |                                      |              | 11  |             | mA    |
| RF frequency                                                                    |                                      | 925          |     | 2175        | MHz   |
| Input power <sup>(2)</sup>                                                      |                                      | -69<br>(-81) |     | -23<br>(-6) | dBm   |
| LO leakage <sup>(4)</sup>                                                       |                                      |              | -80 | -70         | dBm   |
| Gain control voltage                                                            |                                      | 0.1          |     | 3           | Volts |
| Maximum voltage gain                                                            | At 1 MSps (Pin = -81 dBm)            | 77           |     |             | dB    |
|                                                                                 | At 20 MSps (Pin = -70 dBm)           | 66           |     |             | dB    |
|                                                                                 | At 45 MSps (Pin = -65 dBm)           | 61           |     |             | dB    |
| AGC range                                                                       | Gain control voltage<br>0.5 to 2.5 V |              | 90  |             | dB    |
| Vout into minimum load of 500 $\Omega$ single-ended or 1 $k\Omega$ differential | Single-ended                         |              | 500 | 1000        | mVpp  |

#### Table 11. Receiver Electrical Specifications (Sheet 2 of 3)

| Parameter                                                                 | Conditions                                               | Min | Тур  | Мах  | Units |
|---------------------------------------------------------------------------|----------------------------------------------------------|-----|------|------|-------|
| Harmonics on baseband outputs @ 1 Vpp output level (single-ended)         |                                                          |     | -30  |      | dBc   |
| I/Q phase balance                                                         |                                                          |     | ±3   | ±5   | Deg.  |
| I/Q amplitude balance                                                     |                                                          |     | ±1   | ±3   | dB    |
| Noise figure floor at minimum input level of<br>–70 dBm                   | SR = 20 MSps, filter BW = 18.5 MHz                       |     | 10   | 12   | dB    |
| Passband amplitude ripple at baseband output                              | DC to 0.8 x f3dB <sup>(4)</sup>                          |     | 1    |      | dB    |
| Group delay ripple at baseband output<br>170 kHz to 0.8 x f3dB            | SR = 1 MSps<br>f3dB = 3.175 MHz <sup>(5)</sup>           |     | 66   |      | ns    |
|                                                                           | SR = 20 MSps<br>f3dB = 16 MHz <sup>(5)</sup>             |     | 57   |      | ns    |
|                                                                           | SR = 45 MSps<br>f3dB = 33 MHz <sup>(5)</sup>             |     | 37   |      | ns    |
| Stopband attenuation at 2 $^{\ast}$ f3dB $^{(4)}$ at baseband output      |                                                          |     | 33   |      | dB    |
| Stopband attenuation at 3 $^{\ast}$ f3dB $^{(4)}$ at baseband output      |                                                          |     | 40   |      | dB    |
| IIP3 (Out-of-band) <sup>(6)</sup>                                         | <u>+(</u> 31 and 60) MHz, Pin = $-30 \text{ dBm}^{(8)}$  | -5  | 10   |      | dBm   |
|                                                                           | <u>+(91 and 180) MHz</u> , Pin = $-30 \text{ dBm}^{(8)}$ | 5.5 | 10   |      | dBm   |
| In-Band OIP3 (into 1 k $\Omega$ load)                                     |                                                          | -1  | 18   |      | dBm   |
| Spurious rejection (2xLO – RF) wanted and interferer level set at –25dBm  |                                                          | -30 | -40  |      | dBc   |
| Spurious rejection (2xRF - LO) wanted and interferer level set at –25 dBm |                                                          | -40 | -45  |      | dBc   |
| Thermal resistance                                                        | $\theta_{jc}$ using two-layer board                      |     | 7.2  |      | °C/W  |
| of package                                                                | $\theta_{ja}$ : using two-layer board                    |     | 47   |      | °C/W  |
|                                                                           | $\theta_{jc}$ using four-layer board                     |     | 4.8  |      | °C/W  |
|                                                                           | $\theta_{ja}$ : using four-layer board                   |     | 31.5 |      | °C/W  |
|                                                                           | Serial Interface Specifications                          |     |      |      |       |
| Serial programming interface clock frequency                              |                                                          |     |      | 1    | MHz   |
| Input voltage                                                             | High logic voltage: V <sub>IH</sub>                      | 2.1 |      |      | V     |
|                                                                           | Low logic voltage: V <sub>IL</sub>                       |     |      | 1.05 | V     |

LO Specifications

#### Table 11. Receiver Electrical Specifications (Sheet 3 of 3)

| Parameter                                                  | Conditions                                                                    | Min  | Тур | Мах  | Units |
|------------------------------------------------------------|-------------------------------------------------------------------------------|------|-----|------|-------|
| Operating VCO frequency                                    |                                                                               | 2330 |     | 4660 | MHz   |
| Tuning step size @ 40 MHz f <sub>ref</sub>                 |                                                                               |      | 160 |      | Hz    |
| Reference frequency                                        |                                                                               |      | 40  |      | MHz   |
| Spurs                                                      | 1 MHz to 40 MHz offset frequencies                                            |      | -40 | -30  | dBc   |
| Integrated DSB phase noise with 40 MHz reference frequency | Integrated from 1 kHz to 1 MHz offset frequencies                             |      | -44 | -36  | dBc   |
| Lock time <sup>(8)</sup>                                   | Between any two frequencies within the operating range of 925 MHz to 2175 MHz |      | 1   | 5    | msec  |

#### **Reference Oscillator Output Specifications**

| Reference oscillator output frequency <sup>(9)</sup> |  | 40 (20) | MHz  |
|------------------------------------------------------|--|---------|------|
| Reference oscillator output level                    |  | 2       | Vp–р |
| Reference oscillator output DC offset                |  | 1.6     | V    |

#### FOOTNOTES:

<sup>(1)</sup> This is the current drawn when all blocks are disabled except the crystal oscillator and digital sections.

- (2) -25 dBm is single tone power and -6 dBm is the aggregate average power of 40 QPSK modulated carriers. -69 dBm is the minimum power at 20 MSps, and -81 dB is the minimum power at 1 MSps.
- <sup>(3)</sup> This LO leakage is at RF\_INP pin from 925 MHz-2175 MHz.

<sup>(4)</sup> f3dB is the baseband bandwidth given by:  $\frac{SR}{2} \times (1 + alpha) + LNB_{offset} + \frac{1}{2} \times (PLL step size)$ 

- <sup>(5)</sup> f3dB is calculated for alpha of 0.35, LNB<sub>offset</sub> of 2.5 MHz. PLL step size, being very small (160 Hz), can be ignored.
- <sup>(6)</sup> These IIP3 tone offsets are specifically for a symbol rate of 20 MSps, with the overall filter bandwidth set at 18.5 MHz and the bandwidth of the filter at the mixer output set at 35 MHz. The IIP3 tone offsets scale with symbol rate assuming a channel spacing of 1.5\*SR. Thus the  $\pm$ (31,60) MHz tones correspond to  $\pm$ (1.5\*SR, 3\*SR) MHz and the  $\pm$ (91,180) MHz tones correspond to  $\pm$ (4.5\*SR, 9\*SR) MHz.
- <sup>(7)</sup> This level is derived assuming –23 dBm is the maximum level of all other transponders, an operating symbol rate of 20 MSps and a C/I of 7 dB.

<sup>(8)</sup> From after serial communication has been received to stable lock.

<sup>(9)</sup> The output level is across 10 k $\Omega$  || 20 pF load. The output waveform is sinusoidal when register bit OUTRefDiv (0x02[2]) is set to  $\div$ 1, and is a square wave when OutRefDiv is set to  $\div$ 2.

## 5.3 Mechanical Specifications

The CX24118A uses two 36-pin Quad Flat No-Lead (QFN) plastic packages. The CX24118A package diagrams are shown in Figure 11 and Figure 12.

#### Figure 11. Package Diagram



102322\_006

#### Figure 12. Package Diagram



## Legal information

## **Data sheet status**

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

## **Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Short data sheet** — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

## **Disclaimers**

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

#### **Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**I<sup>2</sup>C-bus** — logo is a trademark of NXP B.V.

Advanced Modulation Digital Satellite Tuner

founded by

PHILIPS

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2009.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 8 September 2009 Document identifier: CX24118A\_N\_2