# High Speed Low Power CAN Transceiver ### Description The NCV7349 CAN transceiver is the interface between a controller area network (CAN) protocol controller and the physical bus. The transceiver provides differential transmit capability to the bus and differential receive capability to the CAN controller. The NCV7349 is a new addition to the CAN high–speed transceiver family complementing NCV734x CAN family and previous generations of CAN transceivers such as AMIS42665, AMIS3066x, etc. Due to the wide common-mode voltage range of the receiver inputs and other design features, the NCV7349 is able to reach outstanding levels of electromagnetic susceptibility (EMS). Similarly, very low electromagnetic emission (EME) is achieved by the excellent matching of the output signals. #### **Features** - Compatible with the ISO 11898–5 Standard - High Speed (up to 1 Mbps) - V<sub>IO</sub> Pin on NCV7349–3 Version Allowing Direct Interfacing with 3 V to 5 V Microcontrollers - Very Low Current Standby Mode with Wake-up via the Bus - Low Electromagnetic Emission (EME) and Extremely High Electromagnetic Immunity - Very Low EME without Common-mode (CM) Choke - No Disturbance of the Bus Lines with an Un-powered Node - Transmit Data (TxD) Dominant Time-out Function - Under All Supply Conditions the Chip Behaves Predictably - Very High ESD Robustness of Bus Pins, >10 kV System ESD Pulses - Thermal Protection - Bus Pins Short Circuit Proof to Supply Voltage and Ground - Bus Pins Protected Against Transients in an Automotive - These are Pb-Free Devices # Quality NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable # **Typical Applications** - Automotive - Industrial Networks # ON Semiconductor® www.onsemi.com NV7349-x = Specific Device Code x = 0 or 3 A = Assembly Location L = Wafer Lot Y = Year W = Work Week • Pb-Free Package (Note: Microdot may be in either location) # **PIN ASSIGNMENT** #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet. Table 1. KEY TECHNICAL CHARACTERISTICS AND OPERATING RANGES | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------------|------------------------------------------------------------|----------------------------------------------------------------|---------------|---------------|------| | V <sub>CC</sub> | Power supply voltage | (Note 1) | 4.75<br>(4.5) | 5.25<br>(5.5) | V | | V <sub>UV</sub> | Undervoltage detection voltage on pin Vcc | | 2 | 4 | V | | V <sub>CANH</sub> | DC voltage at pin CANH | 0 < V <sub>CC</sub> < 5.5 V; no time limit | -50 | +50 | V | | V <sub>CANL</sub> | DC voltage at pin CANL | 0 < V <sub>CC</sub> < 5.5 V; no time limit | -50 | +50 | V | | V <sub>CANH,Lmax</sub> | DC voltage at pin CANH and CANL during load dump condition | 0 < V <sub>CC</sub> < 5.5 V, less than one second | - | +58 | V | | V <sub>ESD</sub> | Electrostatic discharge voltage | IEC 61000-4-2 at pins CANH and CANL | -15 | 15 | kV | | V <sub>O(dif)(bus_dom)</sub> | Differential bus output voltage in dominant state | $45 \Omega$ < R <sub>LT</sub> < $65 \Omega$ | 1.5 | 3 | V | | CM-range | Input common–mode range for comparator | Guaranteed differential receiver threshold and leakage current | -35 | +35 | V | | C <sub>load</sub> | Load capacitance on IC outputs | | - | 15 | pF | | t <sub>pd0</sub> | Propagation delay (NCV7349–0 version) | See Figure 7 | - | 245 | ns | | t <sub>pd3</sub> | Propagation delay (NCV7349–3 version) | See Figure 7 | - | 250 | ns | | $T_J$ | Junction temperature | | -40 | 150 | °C | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. 1. In the range of 4.5 V to 4.75 V and from 5.25 V to 5.5 V the chip is fully functional; some parameters may be outside of the specification. ## **BLOCK DIAGRAM** \*On NCV7349–0 version pin 5 is not connected. $V_{IO}$ supply is provided by $V_{CC}$ . Figure 1. Block Diagram # **TYPICAL APPLICATION** Figure 2. Application Diagram, NCV7349-0 Figure 3. Application Diagram, NCV7349-3 **Table 2. PIN FUNCTION DESCRIPTION** | Pin | Name | Description | |-----|-----------------|------------------------------------------------------------------------------------| | 1 | TxD | Transmit data input; low input → Driving dominant on bus; internal pull-up current | | 2 | GND | Ground | | 3 | V <sub>CC</sub> | Supply voltage | | 4 | RxD | Receive data output; bus in dominant → low output | | 5 | NC | Not connected. On NCV7349–0 only. | | 5 | $V_{IO}$ | Input / Output pins supply voltage. On NCV7349-3 only | | 6 | CANL | Low-level CAN bus line (low in dominant mode) | | 7 | CANH | High-level CAN bus line (high in dominant mode) | | 8 | STB | Standby mode control input; internal pull-up current | #### **FUNCTIONAL DESCRIPTION** **NCV7349** has two versions which differ from each other only by function of pin 5. NCV7349-0: Pin 5 is not connected. (see Figure 2) NCV7349–3: Pin 5 is $V_{IO}$ pin, which is supply pin for transceiver digital inputs/output (supplying pins TxD, RxD, STB) The $V_{IO}$ pin should be connected to microcontroller supply pin. By using $V_{IO}$ supply pin shared with microcontroller the I/O levels between microcontroller and transceiver are properly adjusted. This adjustment allows in applications with microcontroller supply down to 3 V to easy communicate with the transceiver. (See Figure 3) # **Operating Modes** NCV7349 provides two modes of operation as illustrated in Table 3. These modes are selectable through pin STB. **Table 3. OPERATING MODES** | Pin | | Pin RxD | | | | | |------|---------|--------------------------|-----------------------------|--|--|--| | STB | Mode | Low | High | | | | | Low | Normal | Bus dominant | Bus recessive | | | | | High | Standby | Wake-up request detected | No wake-up request detected | | | | #### **Normal Mode** In the normal mode, the transceiver is able to communicate via the bus lines. The signals are transmitted and received to the CAN controller via the pins TxD and RxD. The slopes on the bus lines outputs are optimized to give low EME. #### Standby Mode In standby mode both the transmitter and receiver are disabled and a very low–power differential receiver monitors the bus lines for CAN bus activity. The bus lines are terminated to ground and supply current is reduced to a minimum, typically $10~\mu A$ . When a wake–up request is detected by the low–power differential receiver, the signal is first filtered and then verified as a valid wake signal after a time period of $t_{wake}$ , the RxD pin is driven low by the transceiver to inform the controller of the wake–up request. # V<sub>IO</sub> Supply pin The $V_{IO}$ pin available only on NCV7349–3 version should be connected to microcontroller supply pin. By using $V_{IO}$ supply pin shared with microcontroller the I/O levels between microcontroller and transceiver are properly adjusted. See Figure 3. Pin $V_{IO}$ on NCV7349–3 does not provide the internal supply voltage for low–power differential receiver of the transceiver. Detection of wake–up request is not possible when there is no supply voltage on pin $V_{CC}$ . ### Wake-up When a valid wake–up (dominant state longer than $t_{wake}$ ) is received during the standby mode the RxD pin is driven low. The wake–up detection is not latched: RxD returns to High state after $t_{dwakedr}$ when the bus signal is released back to recessive – see Figure 4. Figure 4. NCV7349 Wake-up Behavior #### **Over-temperature Detection** A thermal protection circuit protects the IC from damage by switching off the transmitter if the junction temperature exceeds a value of approximately 170°C. Because the transmitter dissipates most of the power, the power dissipation and temperature of the IC is reduced. All other IC functions continue to operate. The transmitter off–state resets when the temperature decreases below the shutdown threshold and pin TxD goes high. The thermal protection circuit is particularly needed when a bus line short circuits. #### **TxD Dominant Time-out Function** A TxD dominant time—out timer circuit prevents the bus lines being driven to a permanent dominant state (blocking all network communication) if pin TxD is forced permanently low by a hardware and/or software application failure. The timer is triggered by a negative edge on pin TxD. If the duration of the low—level on pin TxD exceeds the internal timer value $t_{\text{dom}(TxD)}$ , the transmitter is disabled, driving the bus into a recessive state. The timer is reset by a positive edge on pin TxD. This TxD dominant time—out time $(t_{dom(TxD)})$ defines the minimum possible bit rate to 15 kbps. #### **Fail Safe Features** A current–limiting circuit protects the transmitter output stage from damage caused by accidental short circuit to either positive or negative supply voltage, although power dissipation increases during this fault condition. Undervoltage on $V_{CC}$ pin prevents the chip sending data on the bus when there is not enough $V_{CC}$ supply voltage. After supply is recovered TxD pin must be first released to high to allow sending dominant bits again. Recovery time from undervoltage detection is equal to $t_{d(stb-nm)}$ time. $V_{IO}$ supply dropping below $V_{UVDVIO}$ undervoltage detection level will cause the transmitter to disengage from the bus (no bus loading) until the $V_{IO}$ voltage recovers (NCV7349–3 version only). The pins CANH and CANL are protected from automotive electrical transients (according to ISO 7637; see Figure 7). Pins TxD and STB are pulled high internally should the input become disconnected. Pins TxD, STB and RxD will be floating, preventing reverse supply should the $V_{\rm IO}$ supply be removed. ## **ELECTRICAL CHARACTERISTICS** ## **Definitions** All voltages are referenced to GND (pin 2). Positive currents flow into the IC. Sinking current means the current is flowing into the pin; sourcing current means the current is flowing out of the pin. # **ABSOLUTE MAXIMUM RATINGS** **Table 4. ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Min. | Max. | Unit | |---------------------|-------------------------------------------------------|--------------------------------------------|-----------|----------|---------| | V <sub>SUP</sub> | Supply voltage V <sub>CC</sub> , V <sub>IO</sub> | | -0.3 | +6 | V | | V <sub>CANH</sub> | DC voltage at pin CANH | 0 < V <sub>CC</sub> < 5.5 V; no time limit | -50 | +50 | V | | V <sub>CANL</sub> | DC voltage at pin CANL | 0 < V <sub>CC</sub> < 5.5 V; no time limit | -50 | +50 | V | | V <sub>IO</sub> | DC voltage at pin TxD, RxD, STB | | -0.3 | 6 | V | | V <sub>esd</sub> | Electrostatic discharge voltage at all pins | (Note 2)<br>(Note 3) | -6<br>500 | 6<br>500 | kV<br>V | | | Electrostatic discharge voltage at CANH and CANL pins | (Note 4) | -10 | 10 | kV | | V <sub>schaff</sub> | Transient voltage | (Note 5) | -150 | 100 | V | | Latch-up | Static latch-up at all pins | (Note 6) | | 150 | mA | | T <sub>stg</sub> | Storage temperature | | -55 | +150 | °C | | T <sub>A</sub> | Ambient temperature | | -40 | +125 | °C | | T <sub>J</sub> | Maximum junction temperature | | -40 | +170 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - Standardized human body model electrostatic discharge (ESD) pulses in accordance to EIA–JESD22. Equivalent to discharging a 100 pF capacitor through a 1.5 kΩ resistor. - Standardized charged device model ESD pulses when tested according to ESD-STM5.3.1-1999. - System human body model electrostatic discharge (ESD) pulses. Equivalent to discharging a 150 pF capacitor through a 330 Ω resistor referenced to GND. - Pulses 1, 2a, 3a and 3b according to ISO 7637 part 3. Indicative values based on structural similarity to NCV7340 where results were verified by external test house. - 6. Static latch-up immunity: Static latch-up protection level when tested according to EIA/JESD78. ## **Table 5. THERMAL CHARACTERISTICS** | Symbol | Parameter | Conditions | Value | Unit | |--------------------|-------------------------------------------------------|------------|-------|------| | R <sub>0JA_1</sub> | Thermal Resistance Junction-to-Air, 1S0P PCB (Note 7) | Free air | 125 | K/W | | $R_{\theta JA\_2}$ | Thermal Resistance Junction-to-Air, 2S2P PCB (Note 8) | Free air | 75 | K/W | - 7. Test board according to EIA/JEDEC Standard JESD51-3, signal layer with 10% trace coverage - 8. Test board according to EIA/JEDEC Standard JESD51-7, signal layers with 10% trace coverage # **ELECTRICAL CHARACTERISTICS** **Table 6. CHARACTERISTICS** ( $V_{CC}$ = 4.75 V to 5.25 V; $V_{IO}$ = 2.8 V to 5.5 V (NCV7349–3 only); $T_J$ = -40 to +150°C; $R_{LT}$ = 60 $\Omega$ unless specified otherwise. On chip versions without $V_{IO}$ pin, reference voltage for all digital inputs and outputs is $V_{CC}$ instead of $V_{IO}$ .) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|------| | SUPPLY (Pin | V <sub>CC</sub> ) | | | | | | | I <sub>CC</sub> | Supply current | Dominant; V <sub>TxD</sub> = 0 V<br>Recessive; V <sub>TxD</sub> = V <sub>IO</sub> | _ | 48<br>6 | 75<br>10 | mA | | I <sub>CCS</sub> | Supply current in standby mode | T <sub>J</sub> ≤ 100°C, (Note 9) | _ | 10 | 15 | μΑ | | V <sub>UVDVCC</sub> | Undervoltage detection voltage on V <sub>CC</sub> pin | | 2 | 3 | 4 | V | | SUPPLY (pin \ | V <sub>IO</sub> ) on NCV7349–3 Version Only | | • | | • | | | $V_{IO}$ | Supply voltage on pin V <sub>IO</sub> | | 2.8 | _ | 5.5 | V | | I <sub>IOS</sub> | Supply current on pin V <sub>IO</sub> in standby mode | Standby mode | - | 1 | - | μΑ | | I <sub>IONM</sub> | Supply current on pin V <sub>IO</sub> in normal mode | Dominant; $V_{TXD} = 0 \text{ V}$<br>Recessive; $V_{TXD} = V_{IO}$<br>For $V_{IO} \le V_{CC}$ | - | - | 1<br>0.2 | mA | | V <sub>UVDVIO</sub> | Undervoltage detection voltage on V <sub>IO</sub> pin | | 1.3 | - | 2.7 | ٧ | | TRANSMITTE | R DATA INPUT (Pin TxD) | | • | • | • | | | V <sub>IH</sub> | High-level input voltage | Output recessive | 2.0 | _ | V <sub>IO</sub> | V | | V <sub>IL</sub> | Low-level input voltage | Output dominant | -0.3 | _ | +0.8 | ٧ | | I <sub>IH</sub> | High-level input current | $V_{TxD} = V_{IO}$ | <b>-</b> 5 | 0 | +5 | μΑ | | I <sub>IL</sub> | Low-level input current | V <sub>TxD</sub> = 0 V | -350 | -200 | _ | μΑ | | C <sub>i</sub> | Input capacitance | (Note 9) | _ | 5 | 10 | pF | | TRANSMITTE | R MODE SELECT (Pin STB) | | • | • | • | | | $V_{IH}$ | High-level input voltage | Standby mode | 2.0 | _ | V <sub>IO</sub> | V | | V <sub>IL</sub> | Low-level input voltage | Normal mode | -0.3 | _ | +0.8 | V | | I <sub>IH</sub> | High-level input current | V <sub>STB</sub> = V <sub>IO</sub> | -5 | 0 | +5 | μΑ | | I <sub>ILO</sub> | Low-level input current, NCV7349-0 | V <sub>STB</sub> = 0 V | -10 | -4 | -1 | μΑ | | I <sub>IL3</sub> | Low-level input current, NCV7349-3 | V <sub>STB</sub> = 0 V | -40 | -20 | -4 | μΑ | | Ci | Input capacitance | (Note 9) | - | 5 | 10 | pF | | RECEIVER DA | ATA OUTPUT (Pin RxD) | | | | | | | I <sub>OH</sub> | High-level output current | Normal mode, $V_{RxD} = V_{IO} - 0.4 \text{ V}$ | -1 | -0.4 | -0.1 | mA | | I <sub>OL</sub> | Low-level output current | V <sub>RxD</sub> = 0.4 V | 1.6 | 6 | 12 | mΑ | | V <sub>OH</sub> | High–level output voltage,<br>Weaker RxD pin in Standby mode is on<br>NCV7349–0 version only | Standby mode, $I_{RxD} = -100 \mu A$ | V <sub>CC</sub> – 1.1 | V <sub>CC</sub> – 0.7 | V <sub>CC</sub> – 0.4 | V | | BUS LINES (P | ins CANH and CANL) | • | | | | | | Vo(reces) (norm) | Recessive bus voltage on pins CANH and CANL | V <sub>TxD</sub> = V <sub>IO</sub> ; no load;<br>normal mode | 2.0 | 2.5 | 3.0 | V | | V <sub>o(reces)</sub> (stby) | Recessive bus voltage on pins CANH and CANL | V <sub>TxD</sub> = V <sub>IO</sub> ; no load;<br>standby mode | -100 | 0 | 100 | m۷ | | o(reces) (CANH) | Recessive output current at pin CANH | -35 V < V <sub>CANH</sub> < +35 V;<br>0 V < V <sub>CC</sub> < 5.25 V | -2.5 | - | +2.5 | mΑ | | l <sub>o(reces)</sub> (CANL) | Recessive output current at pin CANL | -35 V < V <sub>CANL</sub> < +35 V;<br>0 V < V <sub>CC</sub> < 5.25 V | -2.5 | - | +2.5 | mΑ | <sup>9.</sup> Values based on design and characterization, not tested in production **Table 6. CHARACTERISTICS** ( $V_{CC}$ = 4.75 V to 5.25 V; $V_{IO}$ = 2.8 V to 5.5 V (NCV7349–3 only); $T_J$ = -40 to +150°C; $R_{LT}$ = 60 $\Omega$ unless specified otherwise. On chip versions without $V_{IO}$ pin, reference voltage for all digital inputs and outputs is $V_{CC}$ instead of $V_{IO}$ .) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------|------|------|------| | BUS LINES (P | ins CANH and CANL) | | | | | | | I <sub>LI(CANH)</sub> | Input leakage current to pin CANH | 0 $\Omega$ < R(V <sub>CC</sub> to GND) < 1 M $\Omega$<br>V <sub>CANL</sub> = V <sub>CANH</sub> = 5 V | -10 | 0 | 10 | μΑ | | I <sub>LI(CANL)</sub> | Input leakage current to pin CANL | $0 \Omega < R(V_{CC} \text{ to GND}) < 1 M\Omega$<br>$V_{CANL} = V_{CANH} = 5 V$ | -10 | 0 | 10 | μА | | V <sub>o(dom)</sub> (CANH) | Dominant output voltage at pin CANH | $V_{TxD} = 0 V$ | 3.0 | 3.6 | 4.25 | V | | V <sub>o(dom)</sub> (CANL) | Dominant output voltage at pin CANL | $V_{TxD} = 0 V$ | 0.5 | 1.4 | 1.75 | V | | V <sub>o(dif)</sub> (bus_dom) | Differential bus output voltage (V <sub>CANH</sub> – V <sub>CANL</sub> ) | $V_{TxD} = 0 \text{ V; dominant;}$<br>$45 \Omega < R_{LT} < 65 \Omega$ | 1.5 | 2.25 | 3.0 | V | | Vo(dif) (bus_rec) | Differential bus output voltage (V <sub>CANH</sub> – V <sub>CANL</sub> ) | $V_{TxD} = V_{IO}$ ; recessive; no load | -120 | 0 | +50 | mV | | I <sub>o(sc)</sub> (CANH) | Short circuit output current at pin CANH | $V_{CANH} = 0 \text{ V}; V_{TxD} = 0 \text{ V}$ | -100 | -70 | -45 | mA | | I <sub>o(sc)</sub> (CANL) | Short circuit output current at pin CANL | V <sub>CANL</sub> = 36 V; V <sub>TxD</sub> = 0 V | 45 | 70 | 100 | mA | | V <sub>i(dif)R (th)</sub> | Differential receiver threshold voltage –<br>Dominant to Recessive (see Figure 6) | -2 V < V <sub>CANL</sub> < +7 V;<br>-2 V < V <sub>CANH</sub> < +7 V | 0.5 | 0.6 | 0.7 | V | | V <sub>i(dif)D</sub> (th) | Differential receiver threshold voltage – Recessive to Dominant (see Figure 6) | -2 V < V <sub>CANL</sub> < +7 V;<br>-2 V < V <sub>CANH</sub> < +7 V | 0.7 | 0.8 | 0.9 | V | | V <sub>ihcmR(dif) (th)</sub> | Differential receiver threshold voltage –<br>Dominant to Recessive (see Figure 6) | -35 V < V <sub>CANL</sub> < +35 V;<br>-35 V < V <sub>CANH</sub> < +35 V | 0.4 | - | 0.8 | V | | VihcmD(dif) (th) | Differential receiver threshold voltage – Recessive to Dominant (see Figure 6) | -35 V < V <sub>CANL</sub> < +35 V;<br>-35 V < V <sub>CANH</sub> < +35 V | 0.6 | _ | 1 | V | | VihcmD12(dif) (th) | Differential receiver threshold voltage –<br>Both transitions (see Figure 6) | -12 V < V <sub>CANL</sub> < +12 V;<br>-12 V < V <sub>CANH</sub> < +12 V | 0.5 | - | 0.9 | V | | V <sub>i(dif)</sub> (hys) | Differential receiver input voltage hysteresis | -2 V < V <sub>CANL</sub> < +7 V;<br>-2 V < V <sub>CANH</sub> < +7 V | 100 | 200 | 300 | mV | | V <sub>i(dif)</sub><br>(th)_STDBY | Differential receiver threshold voltage in standby mode | -12 V < V <sub>CANL</sub> < +12 V;<br>-12 V < V <sub>CANH</sub> < +12 V | 0.4 | 0.8 | 1.15 | V | | R <sub>i(cm)</sub> (CANH) | Common–mode input resistance at pin CANH | | 15 | 26 | 37 | kΩ | | R <sub>i(cm) (CANL)</sub> | Common–mode input resistance at pin CANL | | 15 | 26 | 37 | kΩ | | R <sub>i(cm) (m)</sub> | Matching between pin CANH and pin CANL common mode input resistance | V <sub>CANH</sub> = V <sub>CANL</sub> | -3 | 0 | +3 | % | | $R_{i(dif)}$ | Differential input resistance | | 25 | 50 | 75 | kΩ | | C <sub>i(CANH)</sub> | Input capacitance at pin CANH | $V_{TxD} = V_{IO}$ ; (Note 9) | | _ | 30 | pF | | C <sub>i(CANL)</sub> | Input capacitance at pin CANL | V <sub>TxD</sub> = V <sub>IO</sub> ; (Note 9) | - | - | 30 | pF | | $C_{i(dif)}$ | Differential input capacitance | V <sub>TxD</sub> = V <sub>IO</sub> ; (Note 9) | _ | 3.75 | 10 | pF | | THERMAL SH | UTDOWN | | | | | | | $T_{J(sd)}$ | Shutdown junction temperature | Junction temperature rising | 150 | 170 | 185 | °C | | TIMING CHAR | ACTERISTICS (see Figure 5 and Figure 8 | 3) | | | | | | t <sub>d(TxD</sub> BUSon) | Delay TxD to bus active | C <sub>i</sub> = 100 pF between CANH to CANL | - | 50 | _ | ns | | t <sub>d(TxD</sub> BUSoff) | Delay TxD to bus inactive | C <sub>i</sub> = 100 pF between CANH to CANL | - | 60 | _ | ns | | t <sub>d(BUSon-RxD)</sub> | Delay bus active to RxD | C <sub>RxD</sub> = 15 pF | _ | 60 | - | ns | | t <sub>d(BUSoff-RxD)</sub> | Delay bus inactive to RxD | C <sub>RxD</sub> = 15 pF | _ | 60 | _ | ns | <sup>9.</sup> Values based on design and characterization, not tested in production **Table 6. CHARACTERISTICS** ( $V_{CC}$ = 4.75 V to 5.25 V; $V_{IO}$ = 2.8 V to 5.5 V (NCV7349–3 only); $T_J$ = -40 to +150°C; $R_{LT}$ = 60 $\Omega$ unless specified otherwise. On chip versions without $V_{IO}$ pin, reference voltage for all digital inputs and outputs is $V_{CC}$ instead of $V_{IO}$ .) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | |------------------------|-----------------------------------------------------------------------------|------------------------------------------------------|-----|-----|-----|------|--| | TIMING CHA | TIMING CHARACTERISTICS (see Figure 5 and Figure 8) | | | | | | | | t <sub>pd</sub> | Propagation delay TxD to RxD (NCV7349–0 version) | C <sub>i</sub> = 100 pF between CANH to CANL | - | 125 | 245 | ns | | | | Propagation delay TxD to RxD (NCV7349–3 version) | C <sub>i</sub> = 100 pF between CANH to CANL | - | 130 | 250 | ns | | | t <sub>d(stb-nm)</sub> | Delay standby mode to normal mode | | 5 | 8 | 20 | μS | | | t <sub>wake</sub> | Dominant time for wake-up via bus | | 0.5 | 2.5 | 5 | μS | | | <sup>t</sup> dwakerd | Delay to flag wake event (recessive to dominant transitions) (See Figure 4) | Valid bus wake-up event,<br>C <sub>RxD</sub> = 15 pF | 1 | 4.5 | 10 | μs | | | t <sub>dwakedr</sub> | Delay to flag wake event (dominant to recessive transitions) (See Figure 4) | Valid bus wake-up event,<br>C <sub>RxD</sub> = 15 pF | 0.5 | 3.3 | 7 | μs | | | t <sub>wake(RxD)</sub> | Minimum pulse width on RxD (See Figure 4) | 5 μs t <sub>WAKE</sub> , C <sub>RxD</sub> = 15 pF | 0.5 | - | - | μs | | | t <sub>dom(TxD)</sub> | TxD dominant time for time-out | $V_{TxD} = 0 V$ | 1.2 | 2.6 | 4 | ms | | <sup>9.</sup> Values based on design and characterization, not tested in production Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. # **MEASUREMENT SETUPS AND DEFINITIONS** Figure 5. Transceiver Timing Diagram Figure 6. Hysteresis of the Receiver **Figure 7. Test Circuit for Automotive Transients** Figure 8. Test Circuit for Timing Characteristics # **DEVICE ORDERING INFORMATION** | Part Number | Description | Temperature<br>Range | Package | Shipping <sup>†</sup> | |---------------|---------------------------------------------------------------------------------------|----------------------|--------------------------------------|-----------------------| | NCV7349D10R2G | High Speed Low Power CAN Transceiver for the Japanese Market | 4000 / 40500 | SOIC 150 8 GREEN<br>(Matte Sn. JEDEC | 3000 / Tape & | | NCV7349D13R2G | High Speed Low Power CAN Transceiver for the Japanese Market with V <sub>IO</sub> pin | −40°C to +125°C | MS-012)<br>(Pb-Free) | Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # **PACKAGE DIMENSIONS** 1. ALL DIMENSIONS ARE IN INCHES. ON Semiconductor and the interpretability are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negl # **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 N. American Technical Support: 800-282-9855 Toll Free ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative