

#### **Features**

| Fully integrated PLL-stabilized VCO     |
|-----------------------------------------|
| Frequency range from 290 MHz to 350 MHz |
| Single-ended RF output                  |

☐ ASK ashioved by an/off k

☐ ASK achieved by on/off keying of internal power amplifier up to 40 kbit/s

☐ Wide power supply range from 1.95 V to 5.5 V

☐ Very low standby current

□ On-chip low voltage detector

| ] | Hiah | over-all | frequency | / accuracy | / |
|---|------|----------|-----------|------------|---|
|   |      |          |           |            |   |

- □ Adjustable output power range from -12 dBm to +11 dBm
- □ Adjustable current consumption from 3.2 mA to 10.3 mA
- ☐ Conforms to EN 300 220 and similar standards
- □ 8-pin Small Outline Integrated Circuit (SOIC)

**Ordering Code** 

Product Code Temperature Code Package Code Option Code Packing Form Code

TH72002 K DC BAA-000 RE
TH72002 K DC BAA-000 TU

<u>Legend</u>:

Temperature Code: K for Temperature Range -40 ℃ to 125 ℃

Package Code: DC for SOIC

Packing Form: RE for Reel, TU for Tube

Ordering example: TH72002KDC-BAA-000-RE

# **Application Examples**

- ☐ General digital data transmission
- ☐ Tire Pressure Monitoring System (TPMS)
- ☐ Remote Keyless Entry (RKE)
- Low-power telemetry
- □ Alarm and security systems
- Garage door openers
- □ Home automation

# Pin Description



# General Description

The TH72002 ASK transmitter IC is designed for applications in the 315 MHz industrial-scientific-medical (ISM) band. It can also be used for any other system with carrier frequencies ranging from 290 MHz to 350 MHz.

The transmitter's carrier frequency  $f_c$  is determined by the frequency of the reference crystal  $f_{ref}$ . The integrated PLL synthesizer ensures that each RF value, ranging from 290 MHz to 350 MHz, can be achieved by using a crystal with a reference frequency according to:  $f_{ref} = f_c/N$ , where N = 32 is the PLL feedback divider ratio.





# **Document Content**

| 1  |     | Theory of Operation                                                       | 3    |
|----|-----|---------------------------------------------------------------------------|------|
|    | 1.1 | 1 General                                                                 | 3    |
|    | 1.2 | 2 Block Diagram                                                           | 3    |
| 2  |     | Functional Description                                                    | 4    |
|    | 2.1 | 1 Crystal Oscillator                                                      | 4    |
|    | 2.2 | 2 ASK Modulation                                                          | 4    |
|    | 2.3 | 3 Crystal Pulling                                                         | 4    |
|    | 2.4 | 4 Output Power Selection                                                  | 5    |
|    | 2.5 | 5 Lock Detection                                                          | 5    |
|    | 2.6 | 6 Low Voltage Detection                                                   | 5    |
|    | 2.7 | 7 Mode Control Logic                                                      | 6    |
|    | 2.8 | 3 Timing Diagrams                                                         | 6    |
| 3  |     | Pin Definition and Description                                            | 7    |
| 4  |     | Electrical Characteristics                                                | 8    |
|    | 4.1 | 1 Absolute Maximum Ratings                                                | 8    |
|    | 4.2 | 2 Normal Operating Conditions                                             | 8    |
|    | 4.3 | 3 Crystal Parameters                                                      | 8    |
|    | 4.4 | 4 DC Characteristics                                                      | 9    |
|    | 4.5 | 5 AC Characteristics                                                      | . 10 |
|    | 4.6 | 6 Output Power Steps                                                      | . 10 |
| 5  |     | Typical Operating Characteristics                                         | .11  |
|    | 5.1 | 1 DC Characteristics                                                      | . 11 |
|    | 5.2 | 2 AC Characteristics                                                      | . 14 |
| 6  |     | Test Circuit                                                              | .17  |
|    | 6.1 | 1 Test circuit component list to Fig. 18                                  | . 17 |
| 7  |     | Package Information                                                       | .18  |
| 8  | ,   | Standard information regarding manufacturability of Melexis products with |      |
| _  |     | different soldering processes                                             | .19  |
| 9  |     | ESD Precautions                                                           | .19  |
| 1( | )   | Disclaimer                                                                | .20  |
|    |     |                                                                           |      |



# 1 Theory of Operation

#### 1.1 General

As depicted in Fig.1, the TH72002 transmitter consists of a fully integrated voltage-controlled oscillator (VCO), a divide-by-32 divider (div32), a phase-frequency detector (PFD) and a charge pump (CP). An internal loop filter determines the dynamic behavior of the PLL and suppresses reference spurious signals. A Colpitts crystal oscillator (XOSC) is used as the reference oscillator of a phase-locked loop (PLL) synthesizer. The VCO's output signal feeds the power amplifier (PA). The RF signal power  $P_{out}$  can be adjusted in four steps from  $P_{out} = -12$  dBm to +11 dBm, either by changing the value of resistor RPS or by varying the voltage  $V_{PS}$  at pin PSEL. The open-collector output (OUT) can be used either to directly drive a loop antenna or to be matched to a 500hm load. Bandgap biasing ensures stable operation of the IC at a power supply range of 1.95 V to 5.5 V.

#### 1.2 Block Diagram



Fig. 1: Block diagram with external components



# 2 Functional Description

#### 2.1 Crystal Oscillator

A Colpitts crystal oscillator with integrated functional capacitors is used as the reference oscillator for the PLL synthesizer. The equivalent input capacitance CRO offered by the crystal oscillator input pin ROI is about 18pF. The crystal oscillator is provided with an amplitude control loop in order to have a very stable frequency over the specified supply voltage and temperature range in combination with a short start-up time.

#### 2.2 ASK Modulation

The PLL transmitter can be ASK-modulated by applying a data stream directly at the pin ASKDTA. This turns the internal current sources of the power amplifier on and off and therefore leads to an ASK signal at the output.

| ASKDTA | Description                                                                |
|--------|----------------------------------------------------------------------------|
| 0      | Power amplifier is turned off                                              |
| 1      | Power amplifier is turned on (according to the selected output power step) |

#### 2.3 Crystal Pulling

A crystal is tuned by the manufacturer to the required oscillation frequency  $f_0$  at a given load capacitance CL and within the specified calibration tolerance. The only way to pull the oscillation frequency is to vary the effective load capacitance  $CL_{\text{eff}}$  seen by the crystal.

Figure 2 shows the oscillation frequency of a crystal as a function of the effective load capacitance. This figure also illustrates the relationship between the external pulling capacitor and the center frequency.

It can be seen that the pulling sensitivity increases with the reduction of CL. For high-accuracy ASK applications, a higher load capacitance should be chosen in order to reduce the frequency drift caused by the tolerances of the chip and the external pulling capacitor.



Fig. 2: Crystal pulling characteristic

2.4 Output Power Selection

The transmitter is provided with an output power selection feature. There are four predefined output power steps and one off-step accessible via the power selection pin PSEL. A digital power step adjustment was chosen because of its high accuracy and stability. The number of steps and the step sizes as well as the corresponding power levels are selected to cover a wide spectrum of different applications.

The implementation of the output power control logic is shown in figure 3. There are two matched current sources with an amount of about 8 µA. One current source is directly applied to the PSEL pin. The other current source is used for the generation of reference voltages with a resistor ladder. These reference voltages are defining the thresholds between the power steps. The four comparators deliver thermometer-coded control signals depending on the voltage level at the pin PSEL. In order to have a certain amount of ripple tolerance in a noisy environment the comparators are provided with a little hysteresis of about 20 mV. With these control signals, weighted current sources of the power amplifier are switched on or off to set the desired output power level (Digitally Controlled Current Source). The LOCK, ASK signal and the output of the low voltage detector are gating this current source.



Fig. 3: Block diagram of output power control circuitry

There are two ways to select the desired output power step. First by applying a DC voltage at the pin PSEL, then this voltage directly selects the desired output power step. This kind of power selection can be used if the transmission power must be changed during operation. For a fixed-power application a resistor can be used which is connected from the PSEL pin to ground. The voltage drop across this resistor selects the desired output power level. For fixed-power applications at the highest power step this resistor can be omitted. The pin PSEL is in a high impedance state during the "TX standby" mode.

#### 2.5 Lock Detection

The lock detection circuitry turns on the power amplifier only after PLL lock. This prevents from unwanted emission of the transmitter if the PLL is unlocked.

#### 2.6 Low Voltage Detection

The supply voltage is sensed by a low voltage detect circuitry. The power amplifier is turned off if the supply voltage drops below a value of about 1.85 V. This is done in order to prevent unwanted emission of the transmitter if the supply voltage is too low.



#### 2.7 Mode Control Logic

The mode control logic allows two different modes of operation as listed in the following table. The mode control pin ENTX is pulled-down internally. This guarantees that the whole circuit is shut down if this pin is left floating.

| ENTX | Mode       | Description |
|------|------------|-------------|
| 0    | TX standby | TX disabled |
| 1    | TX active  | TX enable   |

#### 2.8 Timing Diagrams

After enabling the transmitter by the ENTX signal, the power amplifier remains inactive for the time  $t_{on}$ , the transmitter start-up time. The crystal oscillator starts oscillation and the PLL locks to the desired output frequency within the time duration  $t_{on}$ . After successful PLL lock, the LOCK signal turns on the power amplifier, and then the RF carrier can be ASK modulated.



Fig. 4: Timing diagram for ASK modulation



# 3 Pin Definition and Description

| Pin No. | Name   | I/O Type   | Functional Schematic                                                   | Description                                                                                                             |
|---------|--------|------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| 1       | ASKDTA | input      | ASKDTA 1.5kΩ 0: ENTX=1 1: ENTX=0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | ASK data input, CMOS compatible with operation mode dependent pull-up circuit TX standby: no pull-up TX active: pull-up |
| 2       | n. c.  |            |                                                                        | no connection                                                                                                           |
| 3       | ROI    | analog I/O | 3 36p 36p VEE                                                          | XOSC connection to XTAL,<br>Colpitts type crystal<br>oscillator                                                         |
| 4       | ENTX   | input      | ENTX 1.5kΩ VCC 1                                                       | mode control input,<br>CMOS-compatible with<br>internal pull-down circuit                                               |
| 5       | PSEL   | analog I/O | PSEL 1.5kΩ I <sub>PSEL</sub>                                           | power select input, high-impedance comparator logic TX standby: $I_{PSEL} = 0$ TX active: $I_{PSEL} = 8\mu A$           |
| 6       | VCC    | supply     |                                                                        | positive power supply                                                                                                   |
| 7       | OUT    | output     | OUT 7 VCC 7                                                            | power amplifier output, open collector                                                                                  |
| 8       | VEE    | ground     |                                                                        | negative power supply                                                                                                   |



## 4 Electrical Characteristics

# 4.1 Absolute Maximum Ratings

| Parameter               | Symbol            | Condition                                                   | Min  | Max                  | Unit |
|-------------------------|-------------------|-------------------------------------------------------------|------|----------------------|------|
| Supply voltage          | V <sub>CC</sub>   |                                                             | 0    | 7.0                  | V    |
| Input voltage           | V <sub>IN</sub>   |                                                             | -0.3 | V <sub>CC</sub> +0.3 | V    |
| Storage temperature     | T <sub>STG</sub>  |                                                             | -65  | 150                  | ℃    |
| Junction temperature    | TJ                |                                                             |      | 150                  | .c   |
| Thermal Resistance      | R <sub>thJA</sub> |                                                             |      | 163                  | K/W  |
| Power dissipation       | P <sub>diss</sub> |                                                             |      | 0.12                 | W    |
| Electrostatic discharge | V <sub>ESD</sub>  | human body model (HBM)<br>according to CDF-AEC-<br>Q100-002 | ±2.0 |                      | kV   |

# 4.2 Normal Operating Conditions

| Parameter               | Symbol           | Condition                              | Min                 | Max                 | Unit   |
|-------------------------|------------------|----------------------------------------|---------------------|---------------------|--------|
| Supply voltage          | V <sub>CC</sub>  |                                        | 1.95                | 5.5                 | V      |
| Operating temperature   | T <sub>A</sub>   |                                        | -40                 | 125                 | ℃      |
| Input low voltage CMOS  | V <sub>IL</sub>  | ENTX, ASKDTA pins                      |                     | 0.3*V <sub>CC</sub> | V      |
| Input high voltage CMOS | V <sub>IH</sub>  | ENTX, ASKDTA pins                      | 0.7*V <sub>CC</sub> |                     | V      |
| XOSC frequency          | f <sub>ref</sub> | set by the crystal                     | 9                   | 10.9                | MHz    |
| VCO frequency           | f <sub>c</sub>   | f <sub>c</sub> = 32 • f <sub>ref</sub> | 290                 | 350                 | MHz    |
| Data rate               | R                | NRZ                                    |                     | 40                  | kbit/s |

# 4.3 Crystal Parameters

| Parameter          | Symbol         | Condition            | Min | Max  | Unit |
|--------------------|----------------|----------------------|-----|------|------|
| Crystal frequency  | $f_0$          | fundamental mode, AT | 9   | 10.9 | MHz  |
| Load capacitance   | CL             |                      | 10  | 15   | рF   |
| Static capacitance | C <sub>0</sub> |                      |     | 7    | pF   |
| Series resistance  | R <sub>1</sub> |                      |     | 70   | Ω    |



### 4.4 DC Characteristics

all parameters under normal operating conditions, unless otherwise stated; typical values at  $T_A$  = 23  $\,^{\circ}\!C$  and  $V_{CC}$  = 3 V

| Parameter                              | Symbol              | Condition                     | Min                 | Тур  | Max                  | Unit |
|----------------------------------------|---------------------|-------------------------------|---------------------|------|----------------------|------|
| Operating Currents                     |                     |                               |                     |      |                      |      |
| Standby current                        | I <sub>SBY</sub>    | ENTX=0, T <sub>A</sub> =85 ℃  |                     | 0.2  | 200                  | nA   |
| Starrady sarront                       | 1361                | ENTX=0, T <sub>A</sub> =125 ℃ |                     |      | 4                    | μΑ   |
| Supply current in power step 0         | I <sub>CC0</sub>    | ENTX=1                        | 1.5                 | 2.3  | 3.8                  | mA   |
| Supply current in power step 1         | I <sub>CC1</sub>    | ENTX=1                        | 2.1                 | 3.2  | 4.9                  | mA   |
| Supply current in power step 2         | I <sub>CC2</sub>    | ENTX=1                        | 3.0                 | 4.4  | 6.2                  | mA   |
| Supply current in power step 3         | I <sub>CC3</sub>    | ENTX=1                        | 4.5                 | 6.2  | 8.5                  | mA   |
| Supply current in power step 4         | I <sub>CC4</sub>    | ENTX=1                        | 7.3                 | 10.3 | 13.3                 | mA   |
| Digital Pin Characteristics            |                     |                               |                     |      |                      |      |
| Input low voltage CMOS                 | V <sub>IL</sub>     | ENTX, ASKDTA pins             | -0.3                |      | 0.3*V <sub>cc</sub>  | V    |
| Input high voltage CMOS                | V <sub>IH</sub>     | ENTX, ASKDTA pins             | 0.7*V <sub>CC</sub> |      | V <sub>CC</sub> +0.3 | V    |
| Pull down current<br>ENTX pin          | I <sub>PDEN</sub>   | ENTX=1                        | 0.2                 | 2.0  | 20                   | μΑ   |
| Low level input current<br>ENTX pin    | I <sub>INLEN</sub>  | ENTX=0                        |                     |      | 0.02                 | μΑ   |
| High level input current<br>ASKDTA pin | I <sub>INHDTA</sub> | ASKDTA=1                      |                     |      | 0.02                 | μΑ   |
| Pull up current<br>ASKDTA pin active   | I <sub>PUDTAa</sub> | ASKDTA=0<br>ENTX=1            | 0.1                 | 1.5  | 12                   | μΑ   |
| Pull up current<br>ASKDTA pin standby  | I <sub>PUDTAs</sub> | ASKDTA=0<br>ENTX=0            |                     |      | 0.02                 | μΑ   |
| Power Select Characteristics           |                     |                               |                     |      |                      |      |
| Power select current                   | I <sub>PSEL</sub>   | ENTX=1                        | 7.0                 | 8.6  | 9.9                  | μΑ   |
| Power select voltage step 0            | $V_{PS0}$           | ENTX=1                        |                     |      | 0.035                | V    |
| Power select voltage step 1            | V <sub>PS1</sub>    | ENTX=1                        | 0.14                |      | 0.24                 | V    |
| Power select voltage step 2            | $V_{PS2}$           | ENTX=1                        | 0.37                |      | 0.60                 | V    |
| Power select voltage step 3            | $V_{PS3}$           | ENTX=1                        | 0.78                |      | 1.29                 | V    |
| Power select voltage step 4            | $V_{PS4}$           | ENTX=1                        | 1.55                |      |                      | V    |
| Low Voltage Detection Chara            | cteristic           |                               |                     |      |                      |      |
| Low voltage detect threshold           | $V_{LVD}$           | ENTX=1                        | 1.75                | 1.85 | 1.95                 | V    |



### 4.5 AC Characteristics

all parameters under normal operating conditions, unless otherwise stated; typical values at  $T_A$  = 23  $^{\circ}$ C and  $V_{CC}$  = 3 V; test circuit shown in Fig. 18,  $f_c$  = 315 MHz

| Parameter                                                       | Symbol Condition   |                                                                                             | Min  | Тур | Max                | Unit   |
|-----------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------|------|-----|--------------------|--------|
| CW Spectrum Characteristics                                     |                    |                                                                                             |      |     |                    |        |
| Output power in step 0 (Isolation in off-state)                 | P <sub>off</sub>   | ENTX=1                                                                                      |      |     | -70                | dBm    |
| Output power in step 1                                          | P <sub>1</sub>     | ENTX=1                                                                                      | -13  | -12 | -9.5 <sup>1)</sup> | dBm    |
| Output power in step 2                                          | P <sub>2</sub>     | ENTX=1                                                                                      | -2.5 | -3  | -0.5 <sup>1)</sup> | dBm    |
| Output power in step 3                                          | P <sub>3</sub>     | ENTX=1                                                                                      | 2.5  | 3   | 5 <sup>1)</sup>    | dBm    |
| Output power in step 4                                          | P <sub>4</sub>     | ENTX=1                                                                                      | 5    | 9   | 11 <sup>1)</sup>   | dBm    |
| Phase noise                                                     | L(f <sub>m</sub> ) | @ 200kHz offset                                                                             |      | -88 | -83                | dBc/Hz |
| Spurious emissions according to EN 300 220-1 (2000.09) table 13 | P <sub>spur</sub>  | 47MHz< f <74MHz<br>87.5MHz< f <118MHz<br>174MHz< f <230MHz<br>470MHz< f <862MHz<br>B=100kHz |      |     | -54                | dBm    |
|                                                                 |                    | f < 1GHz, B=100kHz                                                                          |      |     | -36                | dBm    |
|                                                                 |                    | f > 1GHz, B=1MHz                                                                            |      |     | -30                | dBm    |
| Start-up Parameters                                             |                    |                                                                                             |      |     |                    |        |
| Start-up time                                                   | t <sub>on</sub>    | from standby to transmit mode                                                               |      | 1.2 | 1.5                | ms     |
| Frequency Stability                                             |                    |                                                                                             |      |     |                    |        |
| Frequency stability vs. supply voltage                          | df <sub>vcc</sub>  |                                                                                             |      |     | ±3                 | ppm    |
| Frequency stability vs. temperature                             | df <sub>TA</sub>   | crystal at constant temperature                                                             |      |     | ±10                | ppm    |

<sup>1)</sup> output matching network tuned for 5V supply

# 4.6 Output Power Steps

| Power step | 0   | 1  | 2  | 3   | 4             |
|------------|-----|----|----|-----|---------------|
| RPS / kΩ   | < 3 | 22 | 56 | 120 | not connected |



# 5 Typical Operating Characteristics

#### 5.1 DC Characteristics



Fig. 5: Standby current limits



Fig. 6: Supply current in power step 0





Fig. 7: Supply current in power step 1



Fig. 8: Supply current in power step 2





Fig. 9: Supply current in power step 3



Fig. 10: Supply current in power step 4



#### 5.2 AC Characteristics

• Data according to test circuit in Fig. 17



Fig. 11: Output power in step 1



Fig. 12: Output power in step 2





Fig. 13: Output power in step 3



Fig. 14: Output power in step 4





Fig. 15: RF output signal with PLL reference spurs



Fig. 16: Single sideband phase noise



# 6 Test Circuit



Fig. 17: Test circuit for ASK with 50  $\Omega$  matching network

# 6.1 Test circuit component list to Fig. 18

| Part | Size   | Value @<br>315 MHz | Tolerance                      | Description                                                                       |  |  |
|------|--------|--------------------|--------------------------------|-----------------------------------------------------------------------------------|--|--|
| CM1  | 0805   | 10 pF              | ±5%                            | impedance matching capacitor                                                      |  |  |
| CM2  | 0805   | 15 pF              | ±5%                            | impedance matching capacitor                                                      |  |  |
| CM3  | 0805   | 82 pF              | ±5%                            | impedance matching capacitor                                                      |  |  |
| LM   | 0805   | 47 nH              | ±5%                            | impedance matching inductor, note 2                                               |  |  |
| LT   | 0805   | 33 nH              | ±5%                            | output tank inductor, note 2                                                      |  |  |
| CX1  | 0805   | 27 pF              | ±5%                            | XOSC capacitor, note 1                                                            |  |  |
| RPS  | 0805   | see para. 4.6      | ±5%                            | power-select resistor                                                             |  |  |
| CB0  | 1206   | 220 nF             | ±20%                           | blocking capacitor                                                                |  |  |
| CB1  | 0805   | 330 pF             | ±10%                           | blocking capacitor                                                                |  |  |
| XTAL | HC49/S | 9.84375MHz         | ±30ppm calibr.<br>±30ppm temp. | fundamental wave crystal, $C_L = 12$ pF, $C_{0, max} = 7$ pF, $R_1 = 60$ $\Omega$ |  |  |

Note 1: value depending on crystal parameters

Note 2: for high-power applications high-Q wire-wound inductors should be used



# 7 Package Information



Fig. 18: SOIC8 (Small Outline Integrated Circuit)

| all Dimension in mm, coplanarity < 0.1mm    |       |       |        |       |        |       |       |       |       |       |       |    |  |  |
|---------------------------------------------|-------|-------|--------|-------|--------|-------|-------|-------|-------|-------|-------|----|--|--|
|                                             | D     | E     | Н      | Α     | A1     | A2    | е     | В     | ZD    | С     | L     | α  |  |  |
| min                                         | 4.80  | 3.81  | 5.80   | 1.52  | 0.10   | 1.37  | 1.27  | 0.36  | 0.53  | 0.19  | 0.41  | 0° |  |  |
| max                                         | 4.98  | 3.99  | 6.20   | 1.72  | 0.25   | 1.57  |       | 0.46  |       | 0.25  | 1.27  | 8° |  |  |
| all Dimension in inch, coplanarity < 0.004" |       |       |        |       |        |       |       |       |       |       |       |    |  |  |
| min                                         | 0.189 | 0.150 | 0.2284 | 0.060 | 0.0040 | 0.054 | 0.050 | 0.014 | 0.021 | 0.075 | 0.016 | 0° |  |  |
| max                                         | 0.196 | 0.157 | 0.2440 | 0.068 | 0.0098 | 0.062 |       | 0.018 |       | 0.098 | 0.050 | 8° |  |  |



# 8 Standard information regarding manufacturability of Melexis products with different soldering processes

Our products are classified and qualified regarding soldering technology, solderability and moisture sensitivity level according to following test methods:

#### Reflow Soldering SMD's (Surface Mount Devices)

- IPC/JEDEC J-STD-020
   Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices (classification reflow profiles according to table 5-2)
- EIA/JEDEC JESD22-A113
   Preconditioning of Nonhermetic Surface Mount Devices Prior to Reliability Testing (reflow profiles according to table 2)

#### Wave Soldering SMD's (Surface Mount Devices) and THD's (Through Hole Devices)

- EN60749-20
  - Resistance of plastic- encapsulated SMD's to combined effect of moisture and soldering heat
- EIA/JEDEC JESD22-B106 and EN60749-15
   Resistance to soldering temperature for through-hole mounted devices

#### Iron Soldering THD's (Through Hole Devices)

EN60749-15
 Resistance to soldering temperature for through-hole mounted devices

#### Solderability SMD's (Surface Mount Devices) and THD's (Through Hole Devices)

 EIA/JEDEC JESD22-B102 and EN60749-21 Solderability

For all soldering technologies deviating from above mentioned standard conditions (regarding peak temperature, temperature gradient, temperature profile etc) additional classification and qualification tests have to be agreed upon with Melexis.

The application of Wave Soldering for SMD's is allowed only after consulting Melexis regarding assurance of adhesive strength between device and board.

Melexis is contributing to global environmental conservation by promoting **lead free** solutions. For more information on qualifications of **RoHS** compliant products (RoHS = European directive on the Restriction Of the use of certain Hazardous Substances) please visit the quality page on our website: <a href="http://www.melexis.com/quality.aspx">http://www.melexis.com/quality.aspx</a>

#### 9 ESD Precautions

Electronic semiconductor products are sensitive to Electro Static Discharge (ESD). Always observe Electro Static Discharge control procedures whenever handling semiconductor products.



#### 10 Disclaimer

Devices sold by Melexis are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. Melexis makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Melexis reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with Melexis for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by Melexis for each application.

The information furnished by Melexis is believed to be correct and accurate. However, Melexis shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interrupt of business or indirect, special incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of Melexis' rendering of technical or other services.

© 2012 Melexis NV. All rights reserved.

For the latest version of this document, go to our website at www.melexis.com

Or for additional information contact Melexis Direct:

Europe, Africa, Asia:
Phone: +32 1367 0495
E-mail: sales\_europe@melexis.com

America:
Phone: +1 248 306 5400
E-mail: sales\_usa@melexis.com

ISO/TS 16949 and ISO14001 Certified

3901072002 Page 20 of 20 Data Sheet Rev. 010 Jun/12