# 64 Kbit (8K x 8) nvSRAM #### **Features** - 25 ns and 45 ns access times - Hands off automatic STORE on power down with external 68 mF capacitor - STORE to QuantumTrap<sup>™</sup> nonvolatile elements is initiated by software, hardware, or AutoStore<sup>™</sup> on power down - RECALL to SRAM initiated by software or power up - Unlimited READ, WRITE and RECALL cycles - 10 mA typical ICC at 200 ns cycle time - 1,000,000 STORE cycles to QuantumTrap - 100 year data retention to QuantumTrap - Single 5V operation +10% - Commercial temperature - SOIC package - RoHS compliance ## **Functional Description** The Cypress CY14E064L is a fast static RAM with a nonvolatile element in each memory cell. The embedded nonvolatile elements incorporate QuantumTrap technology producing the world's most reliable nonvolatile memory. The SRAM provides unlimited read and write cycles, while independent, nonvolatile data resides in the highly reliable QuantumTrap cell. Data transfers from the SRAM to the nonvolatile elements (the STORE operation) takes place automatically at power down. On power up, data is restored to the SRAM (the RECALL operation) from the nonvolatile memory. Both the STORE and RECALL operations are also available under software control. A hardware STORE is initiated with the HSB pin. Cypress Semiconductor Corporation Document Number: 001-06543 Rev. \*E 198 Champion Court San Jose, CA 95134-1709 • 408-943-2600 Revised Apr 18, 2008 # **Pin Configurations** ## **Pin Definitions** | Pin Name | IO Type | Description | | | | |---------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | A <sub>0</sub> -A <sub>12</sub> | Input | Address Inputs. Used to select one of the 8,192 bytes of the nvSRAM. | | | | | DQ0-DQ7 | Input or Output | Bidirectional Data IO lines. Used as input or output lines depending on operation. | | | | | WE | Input | <b>Write Enable Input, Active LOW.</b> When selected LOW, writes data on the IO pins to the address location latched by the falling edge of CE. | | | | | CE | CE Input Chip Enable Input, Active LOW. When LOW, selects the chip. When HIGH, deselects the chi | | | | | | ŌĒ | Input | Output Enable, Active LOW. The active LOW OE input enables the data output buffers during read cycles. Deasserting OE HIGH causes the IO pins to tri-state. | | | | | $V_{SS}$ | Ground | Ground for the Device. The device is connected to ground of the system. | | | | | V <sub>CC</sub> | Power Supply | Power Supply Inputs to the Device. | | | | | HSB | Input or Output | <b>Hardware Store Busy (HSB)</b> . When LOW, this output indicates a Hardware Store is in progress. When pulled low external to the chip, it initiates a nonvolatile STORE operation. A weak internal pull up resistor keeps this pin high if not connected (connection optional). | | | | | V <sub>CAP</sub> | Power Supply | <b>AutoStore Capacitor</b> . Supplies power to nvSRAM during power loss to store data from SRAM to nonvolatile elements. | | | | ### **Device Operation** The CY14E064L nvSRAM is made up of two functional components paired in the same physical cell. These are an SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data in the SRAM is transferred to the nonvolatile cell (the STORE operation) or from the nonvolatile cell to SRAM (the RECALL operation). This unique architecture enables the storage and recall of all cells in parallel. During the STORE and RECALL operations, SRAM READ and WRITE operations are inhibited. The CY14E064L supports unlimited reads and writes similar to a typical SRAM. In addition, it provides unlimited RECALL operations from the nonvolatile cells and up to one million STORE operations. ### **SRAM Read** The CY14E064<u>L</u> performs a READ cycle whenever $\overline{\text{CE}}$ and $\overline{\text{OE}}$ are LOW while WE and HSB are HIGH. The address specified on pins A<sub>0-12</sub> determines the 8,192 data bytes accessed. When the READ is initiated by an address transition, the outputs are valid after a delay of t<sub>AA</sub> (READ cycle 1). If the READ is initiated by $\overline{\text{CE}}$ or $\overline{\text{OE}}$ , the outputs are valid at t<sub>ACE</sub> or at t<sub>DOE</sub>, whichever is later (READ cycle 2). The data outputs repeatedly respond to address changes within the t<sub>AA</sub> access time without the need for transitions on any control input <u>pins</u>, <u>and</u> remains valid until <u>ano</u>the<u>r</u> address change or until $\overline{\text{CE}}$ or $\overline{\text{OE}}$ is brought HIGH, or WE or HSB is brought LOW. #### SRAM Write A WRITE cycle is performed whenever $\overline{\text{CE}}$ and $\overline{\text{WE}}$ are LOW and HSB is HIGH. The address inputs are stable prior to entering the WRITE cycle and must remain stable until either $\overline{\text{CE}}$ or $\overline{\text{WE}}$ goes HIGH at the end of the cycle. The data on the common IO pins $I/O_{0-Z}$ are written into the memory if it is valid $t_{SD}$ , before the end of a WE controlled WRITE or before the end of an $\overline{\text{CE}}$ controlled WRITE. Keep $\overline{\text{OE}}$ HIGH during the entire WRITE cycle to avoid data bus contention on common IO lines. If $\overline{\text{OE}}$ is left LOW, internal circuitry turns off the output buffers $t_{HZWE}$ after $\overline{\text{WE}}$ goes LOW. ## **AutoStore Operation** The CY14E064L stores data to nvSRAM using one of three storage operations: - 1. Hardware store activated by HSB - 2. Software store activated by an address sequence - 3. AutoStore on device power down AutoStore operation is a unique feature of QuantumTrap technology and is enabled by default on the CY14E064L. During normal operation, the device draws current from $V_{CC}$ to charge a capacitor connected to the $V_{CAP}$ pin. This stored charge is used by the chip to perform a single STORE operation. If the voltage on the $V_{CC}$ pin drops below $V_{SWITCH}$ , the part automatically disconnects the $V_{CAP}$ pin from $V_{CC}$ . A STORE operation is initiated with power provided by the $V_{CAP}$ capacitor. Figure 1 shows the proper connection of the storage capacitor ( $V_{CAP}$ ) for automatic store operation. Refer to the DC Electrical Characteristics on page 7 for the size of $V_{CAP}$ . The voltage on the $V_{CAP}$ pin is driven to 5V by a charge pump internal to the chip. A pull up is placed on WE to hold it inactive during power up. Figure 1. AutoStore Mode In system power mode, both $V_{CC}$ and $V_{CAP}$ are connected to the +5V power supply without the 68 $\mu F$ capacitor. In this mode, the AutoStore function of the CY14E064L operates on the stored system charge as power goes down. The user must, however, guarantee that $V_{CC}$ does not drop below 3.6V during the 10 ms STORE cycle. If an automatic STORE on power loss is not required, then $V_{CC}$ is tied to ground and + 5V is applied to $V_{CAP}$ (Figure 2). This is the AutoStore Inhibit mode, where the AutoStore function is disabled. If the CY14E064L is operated in this configuration, references to $V_{CC}$ are changed to $V_{CAP}$ throughout this data sheet. In this mode, STORE operations are triggered through software control or the HSB pin. It is not permissible to change between these three options at will. To reduce unnecessary Figure 2. AutoStore Inhibit Mode nonvolatile stores, AutoStore and Hardware Store operations are ignored, unless at least one WRITE operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a WRITE operation has taken place. The HSB signal is monitored by the system to detect if an AutoStore cycle is in progress. # Hardware STORE (HSB) Operation The CY14E064L provides the HSB pin for controlling and acknowledging the STORE operations. The HSB pin is used to request a hardware STORE cycle. When the HSB pin is driven LOW, the CY14E064L conditionally initiates a STORE operation after t<sub>DELAY</sub>. An actual STORE cycle only begins if a WRITE to the SRAM takes place since the last STORE or RECALL cycle. The HSB pin also acts as an open drain driver that is internally driven LOW to indicate a busy condition, while the STORE (initiated by any means) is in progress. SRAM READ and WRITE operations, that are in progress when HSB is driven LOW by any means, are given time to complete before the STORE operation is initiated. After HSB goes LOW, the CY14E064L continues SRAM operations for $t_{\mbox{\scriptsize DELAY}}$ . During $t_{\mbox{\scriptsize DELAY}}$ , multiple SRAM READ operations take place. If a WRITE is in progress when $\overline{\text{HSB}}$ is pulled LOW, it allows a time, $t_{\text{DELAY}}$ to complete. However, any SRAM WRITE cycles requested after HSB goes LOW are inhibited until HSB returns HIGH. The $\overline{\text{HSB}}$ pin is used to synchronize multiple CY14E064L while using a single larger capacitor. To operate in this mode, the HSB pin is connected together to the HSB pins from the other CY14E064L. An external pull up resistor to +5V is required, since $\overline{\text{HSB}}$ acts as an open drain pull down. The V<sub>CAP</sub> pins from the other CY14E064L parts are tied together and share a single capacitor. The capacitor size is scaled by the number of devices connected to it. When $\underline{\text{any}}$ one of the CY14E064L detects a power loss and asserts $\underline{\text{HSB}}$ , the common $\underline{\text{HSB}}$ pin causes all parts to request a STORE cycle. (A STORE takes place in those CY14E064L that are written since the last nonvolatile cycle.) During any STORE operation, regardless of how it is initiated, the CY14E064L continues to drive the HSB pin LOW, releasing it only when the STORE is complete. After completing the STORE operation, the CY14E064L remains disabled until the HSB pin returns HIGH. If HSB is not used, it is left unconnected. ## Hardware RECALL (Power Up) During power up or after any low power condition ( $V_{CC} < V_{SWITCH}$ ), an internal RECALL request is latched. When $V_{CC}$ once again exceeds the sense voltage of $V_{SWITCH}$ , a RECALL cycle is automatically initiated and takes $t_{HRECALL}$ to complete. If the CY14E064L is in a WRITE state at the end of power up RECALL, the SRAM data is corrupted. To help avoid this situation, a 10 Kohm resistor is connected either between WE and system $V_{CC}$ or between CE and system $V_{CC}$ . #### Software STORE Using a software address sequence, transfer the data from the SRAM to the nonvolatile memory. The CY14E064L software STORE cycle is initiated by executing sequential CE controlled READ cycles from six specific address locations in exact order. During the STORE cycle, an erase of the previous nonvolatile data is first performed followed by a program of the nonvolatile elements. When a STORE cycle is initiated, further input and output are disabled until the cycle is completed. Because a sequence of READs from specific addresses is used for STORE initiation, it is important that no other READ or WRITE accesses intervene in the sequence. If they intervene, the sequence is aborted and no STORE or RECALL takes place. To initiate the software STORE cycle, the following READ sequence is performed: - 1. Read address 0x0000, Valid READ - 2. Read address 0x1555, Valid READ - 3. Read address 0x0AAA, Valid READ - 4. Read address 0x1FFF, Valid READ - 5. Read address 0x10F0, Valid READ - 6. Read address 0x0F0F, Initiate STORE cycle The software sequence is clocked with CE controlled READs or OE controlled READs. When the sixth address in the sequence is entered, the STORE cycle commences and the chip is disabled. It is important that READ cycles and not Document Number: 001-06543 Rev. \*E $\underline{WR}\text{ITE}$ cycles are used in the sequence. It is not necessary that $\overline{\text{OE}}$ is LOW for a valid sequence. After the $t_{STORE}$ cycle time is fulfilled, the SRAM is again activated for READ and WRITE operation. #### Software RECALL Data is transferred from the nonvolatile memory to the SRAM by a software address sequence. A software RECALL cycle is initiated with a sequence of READ operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle, the following sequence of CE controlled READ operations is performed: - 1. Read address 0x0000, Valid READ - 2. Read address 0x1555, Valid READ - 3. Read address 0x0AAA, Valid READ - 4. Read address 0x1FFF, Valid READ - 5. Read address 0x10F0, Valid READ - 6. Read address 0x0F0E, Initiate RECALL cycle Internally, RECALL is a two step procedure. First, the SRAM data is cleared, and then the nonvolatile information is transferred into the SRAM cells. After the t<sub>RECALL</sub> cycle time, the SRAM is once again ready for READ and WRITE operations. The RECALL operation does not alter the data in the nonvolatile elements. #### **Data Protection** The CY14E064L protects data from corruption during low voltage conditions by inhibiting all externally initiated STORE and WRITE operations. The low voltage condition is detected when $V_{CC}$ is less than $V_{SWITCH}$ . If the CY14E064L is in a WRITE mode (both $\overline{CE}$ and $\overline{WE}$ are low) at power up after a RECALL or after a STORE, the WRITE is inhibited until a negative transition on $\overline{CE}$ or $\overline{WE}$ is detected. This protects against inadvertent writes during power up or brown out conditions. #### Noise Considerations The CY14E064L is a high speed memory. It must have a high frequency bypass capacitor of approximately 0.1 $\mu$ F connected between V<sub>CC</sub> and V<sub>SS</sub>, using leads and traces that are as short as possible. As with all high speed CMOS ICs, careful routing of power, ground, and signals reduce circuit noise. ### Low Average Active Power CMOS technology provides the CY14E064L the benefit of drawing significantly less current when it is cycled at times longer than 50 ns. Figure 3 shows the relationship between $I_{CC}$ and READ or WRITE cycle time. Worst case current consumption is shown for both CMOS and TTL input levels (commercial temperature range, VCC = 5.5V, 100% duty cycle on chip enable). Only standby current is drawn when the chip is disabled. The overall average current drawn by the CY14E064L depends on the following items: - 1. The duty cycle of chip enable - 2. The overall cycle rate for accesses - 3. The ratio of READs to WRITEs - 4. CMOS versus TTL input levels - 5. The operating temperature - 6. The V<sub>CC</sub> level - 7. IO loading Figure 3. Current Versus Cycle Time (READ) Figure 4. Current Versus Cycle Time (WRITE) # **Preventing STOREs** The STORE function is disabled by holding $\overline{\text{HSB}}$ high with a driver capable of sourcing 30 mA at a V<sub>OH</sub> of at least 2.2V, because it has to overpower the internal pull down device. This device drives HSB LOW for 20 $\mu s$ at the onset of a STORE. When the CY14E064L is connected for AutoStore operation (system $V_{CC}$ connected to $V_{CC}$ and a 68 $\mu\text{F}$ capacitor on $V_{CAP})$ and $V_{CC}$ crosses $V_{SWITCH}$ on the way down, the CY14E064L attempts to pull HSB LOW. If HSB does not actually get below $V_{IL},$ the part stops trying to pull HSB LOW and abort the STORE attempt. **Table 1. Hardware Mode Selection** | CE | WE | HSB | A12-A0 | Mode | Ю | Power | |----|----|-----|----------------------------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------| | Н | Х | Н | Х | Not Selected | Output High Z | Standby | | L | Н | Н | X | Read SRAM | Output Data | Active | | L | L | Н | X | Write SRAM | Input Data | Active | | X | Х | L | Х | Nonvolatile STORE | Output High Z | I <sub>CC2</sub> | | L | Н | Н | 0000<br>1555<br>0AAA<br>1FFF<br>10F0<br>0F0F | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile STORE | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active<br>I <sub>CC2</sub> | | L | Н | Н | 0000<br>1555<br>0AAA<br>1FFF<br>10F0<br>0F0F | Read SRAM Read SRAM Read SRAM Read SRAM Read SRAM Read SRAM | Output Data Output Data Output Data Output Data Output Data Output Data Output High 7 | Active | ## **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied .......55°C to +125°C Supply Voltage on $V_{CC}$ Relative to GND ......–0.5V to 7.0V Voltage Applied to Outputs in High Z State ......-0.5V to $V_{CC}$ + 0.5V Input Voltage.....-0.5V to Vcc+0.5V | Transient Voltage (<20 ns) on Any Pin to Ground Potential | 2.0V to V <sub>CC</sub> + 2.0V | |-----------------------------------------------------------------|--------------------------------| | Package Power Dissipation<br>Capability (T <sub>A</sub> = 25°C) | 1.0W | | Surface Mount Lead Soldering Temperature (3 Seconds) | +260°C | | Output Short Circuit Current [1] | 15 mA | | Static Discharge Voltage(MIL-STD-883, Method 3015) | > 2001V | | Latch Up Current | > 200 mA | ## **Operating Range** | Range | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|-----------------| | Commercial | 0°C to +70°C | 4.5V to 5.5V | ### **DC Electrical Characteristics** Over the operating range ( $V_{CC} = 4.5V$ to 5.5V) [2] | Parameter | Description | Test Conditions | | Min | Max | Unit | |------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------|-----------------------|----------| | I <sub>CC1</sub> | Average V <sub>CC</sub> Current | $t_{RC}$ = 25 ns $t_{RC}$ = 45 ns Dependent on output loading and cycle rate. Values obtained without output loads. $t_{OUT}$ = 0 mA. | Commercial | | 85<br>65 | mA<br>mA | | I <sub>CC2</sub> | Average V <sub>CC</sub> Current during STORE | All Inputs Do Not Care, V <sub>CC</sub> = Max<br>Average current for duration t <sub>STORE</sub> | | | 3 | mA | | I <sub>CC3</sub> | Average V <sub>CC</sub> Current<br>at t <sub>AVAV</sub> = 200 ns, 5V,<br>25°C Typical | WE > (V <sub>CC</sub> - 0.2). All other inputs cycling. Dependent on output loading and cycle rate. Valuation without output loads. | ues obtained | | 10 | mA | | I <sub>CC4</sub> | | All Inputs Do Not Care, V <sub>CC</sub> = Max<br>Average current for duration t <sub>STORE</sub> | | | 2 | mA | | I <sub>SB</sub> | V <sub>CC</sub> Standby Current | $\overline{\text{CE}}$ > (V <sub>CC</sub> - 0.2). All others V <sub>IN</sub> < 0.2V or > (V <sub>CC</sub> Standby current level after nonvolatile cycle is colliputs are static. f = 0MHz. | | | 2.5 | mA | | I <sub>IX</sub> | Input Leakage Current | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}$ | | -1 | +1 | μА | | I <sub>OZ</sub> | Off State Output<br>Leakage Current | $V_{CC} = Max, V_{SS} \le V_{IN} \le V_{CC}, \overline{CE} \text{ or } \overline{OE} > V_{IH}$ | | -5 | +5 | μА | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.2 | V <sub>CC</sub> + 0.5 | V | | V <sub>IL</sub> | Input LOW Voltage | | | V <sub>SS</sub> - 0.5 | 0.8 | V | | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OUT</sub> = -2 mA | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OUT</sub> = 4 mA | | | 0.4 | V | - Outputs shorted for no more than one second. No more than one output shorted at a time. Typical conditions for the active current shown on the front page of the data sheet are average values at 25°C (room temperature) and V<sub>CC</sub> = 5V. Not 100% tested. Page 7 of 17 [+] Feedback ## Capacitance These parameters are guaranteed but not tested. | Parameter | Description | Test Conditions | Max | Unit | |------------------|--------------------|-----------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 0 \text{ to } 3.0 \text{ V}$ | 7 | pF | ## **Thermal Resistance** <sup>[</sup>These parameters are guaranteed but not tested. | Parameter | Description | Test Conditions | 28-SOIC | Unit | |-------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------|------| | $\Theta_{JA}$ | Thermal Resistance (Junction to Ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, per EIA / JESD51. | TBD | °C/W | | $\Theta_{\sf JC}$ | Thermal Resistance (Junction to Case) | | TBD | °C/W | ## **AC Test Loads** ## **AC Test Conditions** | Input Pulse Levels | 0 V to 3 V | |------------------------------------------|------------------| | Input Rise and Fall Times (10% - 90%) | <u>&lt;</u> 5 ns | | Input and Output Timing Reference Levels | 1.5 V | ## **AC Switching Characteristics** | Parame | eter | | 25 ns | Part | 45 n | s Part | | |---------------------------------|------------------|-----------------------------------|----------|------|------|--------|------| | Cypress<br>Parameter | Alt | Description | Min | Max | Min | Max | Unit | | SRAM Read | d Cycle | ) | · | | | | | | t <sub>ACE</sub> | t <sub>ACS</sub> | Chip Enable Access Time | | 25 | | 45 | ns | | t <sub>RC</sub> <sup>[4]</sup> | t <sub>RC</sub> | Read Cycle Time | 25 | | 45 | | ns | | t <sub>AA</sub> <sup>[5]</sup> | $t_{AA}$ | Address Access Time | | 25 | | 45 | ns | | t <sub>DOE</sub> | t <sub>OE</sub> | Output Enable to Data Valid | | 10 | | 20 | ns | | t <sub>OHA</sub> <sup>[5]</sup> | t <sub>OH</sub> | Output Hold After Address Change | 5 | | 5 | | ns | | t <sub>LZCE</sub> [6] | $t_{LZ}$ | Chip Enable to Output Active | 5 | | 5 | | ns | | t <sub>HZCE</sub> [6] | $t_{HZ}$ | Chip Disable to Output Inactive | | 10 | | 12 | ns | | t <sub>LZOE</sub> [6] | t <sub>OLZ</sub> | Output Enable to Output Active | 0 | | 0 | | ns | | t <sub>HZOE</sub> [6] | t <sub>OHZ</sub> | Output Disable to Output Inactive | | 10 | | 12 | ns | | t <sub>PU</sub> <sup>[3]</sup> | t <sub>PA</sub> | Chip Enable to Power Active | 0 | | 0 | | ns | | t <sub>PD</sub> [3] | t <sub>PS</sub> | Chip Disable to Power Standby | | 25 | | 45 | ns | | SRAM Write | e Cycle | ) | <u>.</u> | | | | | | t <sub>WC</sub> | $t_{WC}$ | Write Cycle Time | 25 | | 45 | | ns | | t <sub>PWE</sub> | $t_{WP}$ | Write Pulse Width | 20 | | 30 | | ns | | t <sub>SCE</sub> | $t_{CW}$ | Chip Enable To End of Write | 20 | | 30 | | ns | | t <sub>SD</sub> | $t_{DW}$ | Data Setup to End of Write | 10 | | 15 | | ns | | t <sub>HD</sub> | t <sub>DH</sub> | Data Hold After End of Write | 0 | | 0 | | ns | | t <sub>AW</sub> | t <sub>AW</sub> | Address Setup to End of Write | 20 | | 30 | | ns | | t <sub>SA</sub> | t <sub>AS</sub> | Address Setup to Start of Write | 0 | | 0 | | ns | | t <sub>HA</sub> | t <sub>WR</sub> | Address Hold After End of Write | 0 | | 0 | | ns | | t <sub>HZWE</sub> [6,7] | $t_{WZ}$ | Write Enable to Output Disable | | 10 | | 14 | ns | | t <sub>LZWE</sub> [6] | t <sub>OW</sub> | Output Active After End of Write | 5 | | 5 | | ns | # **AutoStore or Power Up RECALL** | Parameter | Description | CY14 | Unit | | |--------------------------|---------------------------|------|------|-------| | raiametei | Description | Min | Max | Offic | | t <sub>HRECALL</sub> [8] | Power up RECALL Duration | | 550 | μS | | t <sub>STORE</sub> [9] | STORE Cycle Duration | | 10 | ms | | V <sub>SWITCH</sub> | Low Voltage Trigger Level | 4.0 | 4.5 | V | | t <sub>VCCRISE</sub> | V <sub>CC</sub> Rise Time | 150 | | μ\$ | - These parameters are guaranteed but not tested. WE must be HIGH during SRAM Read Cycles. Device is continuously selected with CE and OE both Low. - 6. Measured ±200 mV from steady state output voltage. - 7. If $\overline{\text{WE}}$ is Low when $\overline{\text{CE}}$ goes Low, the outputs remain in the high impedance state. - threcall starts from the time V<sub>CC</sub> rises above V<sub>SWITCH</sub>. If an SRAM Write does not take place since the last nonvolatile cycle, no STORE takes place. Document Number: 001-06543 Rev. \*E # **Software Controlled STORE/RECALL Cycle** The software controlled STORE/RECALL cycle follows. [10,11] | Parameter | Description | 25 ns Part | | 45 ns Part | | Unit | |---------------------|------------------------------------|------------|-----|------------|-----|-------| | | Description | | Max | Min | Max | Offic | | t <sub>RC</sub> | STORE/RECALL Initiation Cycle Time | 25 | | 45 | | ns | | t <sub>AS</sub> | Address Setup Time | 0 | | 0 | | ns | | t <sub>CW</sub> | Clock Pulse Width | 20 | | 30 | | ns | | t <sub>GLAX</sub> | Address Hold Time | 20 | | 20 | | ns | | t <sub>RECALL</sub> | RECALL Duration | | 20 | | 20 | μS | ## **Hardware STORE Cycle** | Parameter | Description | CY14 | Unit | | |---------------------------|-------------------------------------|------|------|-------| | | Description | Min | Max | Oilit | | t <sub>STORE</sub> [6] | STORE Cycle Duration | | 10 | ms | | t <sub>DELAY</sub> [12] | Time Allowed to Complete SRAM Cycle | 1 | | μS | | t <sub>RESTORE</sub> [13] | Hardware STORE High to Inhibit Off | | 700 | ns | | t <sub>HLHX</sub> | Hardware STORE Pulse Width | 15 | | ns | | t <sub>HLBL</sub> | Hardware STORE Low to STORE Busy | | 300 | ns | #### Notes - 10. The software sequence is clocked with $\overline{\text{CE}}$ controlled READs. 11. The six consecutive addresses must be read in the order listed in the Mode Selection table. $\overline{\text{WE}}$ must be HIGH during all six consecutive cycles. 12. Read and Write cycles in progress before $\overline{\text{HSB}}$ are given this amount of time to complete. 13. $t_{\text{RESTORE}}$ sonly applicable after $t_{\text{STORE}}$ is complete. # **Switching Waveforms** Figure 5. SRAM Read Cycle 1: Address Controlled $^{[4,\,5,\,14]}$ Figure 6. SRAM Read Cycle 2: $\overline{\text{CE}}$ Controlled [4,14] Note 14. HSB must remain HIGH during READ and WRITE cycles. ## Switching Waveforms (continued) Figure 7. SRAM Write Cycle 1: WE Controlled [14,15] Figure 8. SRAM Write Cycle 2: CE Controlled Note 15. $\overline{\text{CE}}$ or $\overline{\text{WE}}$ must be greater than $V_{\text{IH}}$ during address transitions. ## Switching Waveforms (continued) Figure 9. AutoStore/Power Up RECALL # Switching Waveforms (continued) Figure 10. CE Controlled Software STORE/RECALL Cycle [9] Figure 11. Hardware STORE Cycle # **Part Numbering Nomenclature** ## **Ordering Information** | Speed (ns) | Ordering Code | Package Diagram | Package Type | Operating<br>Range | |------------|-------------------|-----------------|-----------------------|--------------------| | 25 | CY14E064L-SZ25XCT | 001-10395 | 28-pin SOIC (Pb-Free) | Commercial | | | CY14E064L-SZ25XC | 001-10395 | 28-pin SOIC (Pb-Free) | | | 25 | CY14E064L-SZ25XIT | 001-10395 | 28-pin SOIC (Pb-Free) | Industrial | | | CY14E064L-SZ25XI | 001-10395 | 28-pin SOIC (Pb-Free) | | | 35 | CY14E064L-SZ35XCT | 001-10395 | 28-pin SOIC (Pb-Free) | Commercial | | | CY14E064L-SZ35XC | 001-10395 | 28-pin SOIC (Pb-Free) | | | 35 | CY14E064L-SZ35XIT | 001-10395 | 28-pin SOIC (Pb-Free) | Industrial | | | CY14E064L-SZ35XI | 001-10395 | 28-pin SOIC (Pb-Free) | | | 45 | CY14E064L-SZ45XCT | 001-10395 | 28-pin SOIC (Pb-Free) | Commercial | | | CY14E064L-SZ45XC | 001-10395 | 28-pin SOIC (Pb-Free) | | | 45 | CY14E064L-SZ45XIT | 001-10395 | 28-pin SOIC (Pb-Free) | Industrial | | | CY14E064L-SZ45XI | 001-10395 | 28-pin SOIC (Pb-Free) | | # **Package Diagrams** ## 28-Pin (350 Mil) SOIC(001-10395) Document Number: 001-06543 Rev. \*E Page 16 of 17 ## **Document History Page** | Document Title: CY14E064L 64 Kbit (8K x 8) nvSRAM Document Number: 001-06543 | | | | | | | |------------------------------------------------------------------------------|---------|---------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | | | ** | 427789 | See ECN | TUP | New data sheet | | | | *A | 437321 | See ECN | TUP | Show data sheet on Web | | | | *B | 472053 | See ECN | TUP | Removed 55 ns Speed Option Updated Part Numbering Nomenclature and Ordering Information | | | | *C | 503290 | See ECN | PCI | Changed from Advance to Preliminary Changed the term "Unlimited" to "Infinite" Removed Industrial Grade mention Removed 35 ns speed bin Removed Icc1 values from the DC table for 35 ns Industrial Grade Corrected V <sub>IL</sub> min specification from (V <sub>CC</sub> - 0.5) to (V <sub>SS</sub> - 0.5) Removed all references pertaining to OE controlled Software STORE and RECALL operation Included Package Diagram for 28-pin (350 mil) SOIC Updated "Part Nomenclature Table" and "Ordering Information Table" | | | | *D | 1349963 | See ECN | UHA/SFV | Changed from Preliminary to Final Updated AC Test Conditions Updated Ordering Information Table | | | | *E | 2427986 | See ECN | GVCH | Move to external web | | | © Cypress Semiconductor Corporation, 2006-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-06543 Rev. \*E Revised Apr 18, 2008 Page 17 of 17