

# 4-Mbit (256K x 16) Pseudo Static RAM

#### Features

- Wide voltage range: 2.70V-3.30V
- Access time: 55 ns, 60 ns and 70 ns
- Ultra-low active power
  - Typical active current: 1 mA @ f = 1 MHz
- Typical active current: 8 mA @ f = f<sub>max</sub> (70-ns speed)
- Ultra low standby power
- · Automatic power-down when deselected
- · CMOS for optimum speed/power
- Offered in a 48-ball BGA package

#### Functional Description<sup>[1]</sup>

The CYK256K16MCCB is a high-performance CMOS Pseudo static RAM organized as 256K words by 16 bits that supports an asynchronous memory interface. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life<sup>™</sup> (MoBL<sup>®</sup>) in portable applications such as cellular telephones. The device

can be put into standby mode when deselected ( $\overline{CE}$  HIGH or both BHE and BLE are HIGH). The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when: deselected ( $\overline{CE}$  HIGH), outputs are disabled ( $\overline{OE}$  HIGH), both Byte High Enable and Byte Low Enable are disabled (B<u>HE</u>, BLE HIGH), or during a write operation ( $\overline{CE}$  LOW and WE LOW).

<u>Writing</u> to the device is accomplished by taking Chip Enable  $\overline{(CE \ LOW)}$  and Write Enable  $\overline{(WE)}$  input LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>17</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>17</sub>).

Reading from the device is accomplished by taking Chip Enable (CE LOW) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on  $I/O_0$  to  $I/O_7$ . If Byte High Enable (BHE) is LOW, then data from memory will appear on  $I/O_8$  to  $I/O_{15}$ . Refer to the truth table for a complete description of read and write modes.

#### Logic Block Diagram



#### Note:

1. For best practice recommendations, please refer to the CY application note System Design Guidelines on http://www.cypress.com.



### Pin Configuration<sup>[2, 3, 4]</sup>



### **Product Portfolio**

|               |      |                            |      |       |                            |           | Power D                    | issipatio | n                          |                       |
|---------------|------|----------------------------|------|-------|----------------------------|-----------|----------------------------|-----------|----------------------------|-----------------------|
|               |      |                            |      |       | (                          | Operating | g I <sub>CC</sub> (mA)     |           |                            |                       |
|               | V.   | <sub>CC</sub> Range (      | V)   | Speed | f = 1                      | MHz       | f = 1                      | max       | Standby                    | I <sub>SB2</sub> (μΑ) |
| Product       | Min. | <b>Typ.</b> <sup>[5]</sup> | Max. | (ns)  | <b>Typ.</b> <sup>[5]</sup> | Max.      | <b>Typ.</b> <sup>[5]</sup> | Max.      | <b>Typ.</b> <sup>[5]</sup> | Max.                  |
| CYK256K16MCCB | 2.70 | 3.0                        | 3.30 | 55    | 1                          | 5         | 14                         | 22        | 17                         | 40                    |
|               |      |                            |      | 60    |                            |           |                            |           |                            |                       |
|               |      |                            |      | 70    |                            |           | 8                          | 15        | 1                          |                       |

#### Notes:

2. Ball H1, G2 and ball H6 for the VFBGA package can be used to upgrade to an 8-Mbit, 16-Mbit and 32-Mbit density, respectively.

3. NC "no connect" - not connected internally to the die.

4. DNU (Do Not Use) pins have to be left floating or tied to Vss to ensure proper application. 5. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at  $V_{CC} = V_{CC(typ.)}$ ,  $T_A = 25^{\circ}C$ .



# **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature                                                | –65°C to + 150°C |
|--------------------------------------------------------------------|------------------|
| Ambient Temperature with<br>Power Applied                          | –55°C to + 125°C |
| Supply Voltage to Ground Potential                                 | 0.4V to 4.6V     |
| DC Voltage Applied to Outputs in High-Z State <sup>[6, 7, 8]</sup> | –0.4V to 3.7V    |

### Electrical Characteristics Over the Operating Range

DC Input Voltage<sup>[6, 7, 8]</sup> .....-0.4V to 3.7V Output Current into Outputs (LOW) ...... 20 mA Static Discharge Voltage ...... > 2001V (per MIL-STD-883, Method 3015) Latch-up Current .....> 200 mA

# **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |
|------------|---------------------|-----------------|
| Industrial | –25°C to +85°C      | 2.70V to 3.30V  |

|                  |                                                      |                                                                                                                                                                                                                                                                                                                                                  |                                                                    | CYK2           | 56K16MCCB -5                          | 5, 60, 70                        |      |
|------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------|---------------------------------------|----------------------------------|------|
| Parameter        | Description                                          | Test Conditi                                                                                                                                                                                                                                                                                                                                     | ons                                                                | Min.           | <b>Typ.</b> <sup>[5]</sup>            | Max.                             | Unit |
| V <sub>CC</sub>  | Supply Voltage                                       |                                                                                                                                                                                                                                                                                                                                                  |                                                                    | 2.7            | 3.0                                   | 3.3                              | V    |
| V <sub>OH</sub>  | Output HIGH Voltage                                  | I <sub>OH</sub> = -0.1 mA                                                                                                                                                                                                                                                                                                                        | $V_{CC} = 2.70V$                                                   | $V_{CC} - 0.4$ |                                       |                                  | V    |
| V <sub>OL</sub>  | Output LOW<br>Voltage                                | I <sub>OL</sub> = 0.1 mA                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> = 2.70V                                            |                |                                       | 0.4                              | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                                   |                                                                                                                                                                                                                                                                                                                                                  | •                                                                  | 0.8 * Vcc      |                                       | V <sub>CC</sub> + 0.4V           | V    |
| V <sub>IL</sub>  | Input LOW Voltage                                    |                                                                                                                                                                                                                                                                                                                                                  |                                                                    | -0.4           |                                       | 0.6                              | V    |
| I <sub>IX</sub>  | Input Leakage<br>Current                             | $GND \le V_{IN} \le V_{CC}$                                                                                                                                                                                                                                                                                                                      |                                                                    | –1             |                                       | +1                               | μΑ   |
| I <sub>OZ</sub>  | Output Leakage<br>Current                            | $GND \leq V_{OUT} \leq V_{CC}, Outp$                                                                                                                                                                                                                                                                                                             | out Disabled                                                       | –1             |                                       | +1                               | μΑ   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating<br>Supply Current          | $f = f_{MAX} = 1/t_{RC}$                                                                                                                                                                                                                                                                                                                         | V <sub>CC</sub> =<br>V <sub>CCmax</sub><br>I <sub>OUT</sub> = 0 mA |                | 14 for –55<br>14 for –60<br>8 for –70 | 22 for55<br>22 for60<br>15 for70 | mA   |
|                  |                                                      | f = 1 MHz                                                                                                                                                                                                                                                                                                                                        | CMOS levels                                                        |                | 1 for all speeds                      | 5 for all speeds                 | mA   |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down<br>Current—CMOS<br>Inputs | $\label{eq:central_constraints} \begin{array}{l} \overline{CE} \geq V_{CC} - 0.2V \\ V_{IN} \geq V_{CC} - 0.2V, \ V_{IN} \leq \\ 0.2V) \ f = f_{MAX} \ (Address \\ \underline{and} \ \underline{Data} \ \underline{Only}), \ f = 0 \\ \underline{(OE}, \ \overline{WE}, \ \overline{BHE} \ and \\ \overline{BLE}), \ V_{CC} = 3.30V \end{array}$ | V <sub>CC</sub> = 3.3V                                             |                | 150                                   | 250                              | μΑ   |
| I <sub>SB2</sub> | Automatic CE<br>Power-Down<br>Current—CMOS<br>Inputs | $\begin{array}{l} \hline CE \geq V_{CC} - 0.2V \\ V_{IN} \geq V_{CC} - 0.2V \text{ or} \\ V_{IN} \leq 0.2V, \\ f = 0, V_{CC} = 3.30V \end{array}$                                                                                                                                                                                                | V <sub>CC</sub> = 3.3V                                             |                | 17                                    | 40                               | μΑ   |

#### Thermal Resistance<sup>[9]</sup>

| Parameter     | Description                              | Test Conditions                                                    | BGA | Unit |
|---------------|------------------------------------------|--------------------------------------------------------------------|-----|------|
| $\Theta_{JA}$ | Thermal Resistance (Junction to Ambient) | Test conditions follow standard test methods                       | 55  | °C/W |
| $\Theta_{JC}$ |                                          | and procedures for measuring thermal<br>impedence, per EIA/JESD51. | 17  | °C/W |

#### Capacitance<sup>[9]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$                  | 8    | pF   |

#### Notes:

V<sub>IL(MIN)</sub> = -0.5V for pulse durations less than 20 ns.
 V<sub>IH(Max)</sub> = V<sub>CC</sub> + 0.5V for pulse durations less than 20 ns.
 Overshoot and undershoot specifications are characterized and are not 100% tested.
 Tested initially and after any design or process changes that may affect these parameters.



### AC Test Loads and Waveforms



| Parameters      | 3.0V V <sub>CC</sub> | Unit |
|-----------------|----------------------|------|
| R1              | 22000                | Ω    |
| R2              | 22000                | Ω    |
| R <sub>TH</sub> | 11000                | Ω    |
| V <sub>TH</sub> | 1.50                 | V    |

#### Switching Characteristics Over the Operating Range<sup>[10]</sup>

|                                                         |                                            | 55   | ns <sup>[14]</sup> | 60 ns |      | 70 ns |      |      |
|---------------------------------------------------------|--------------------------------------------|------|--------------------|-------|------|-------|------|------|
| Parameter                                               | Description                                | Min. | Max.               | Min.  | Max. | Min.  | Max. | Unit |
| Read Cycle                                              |                                            |      |                    |       |      |       |      |      |
| t <sub>RC</sub>                                         | Read Cycle Time                            | 55   |                    | 60    |      | 70    |      | ns   |
| t <sub>AA</sub>                                         | Address to Data Valid                      |      | 55                 |       | 60   |       | 70   | ns   |
| t <sub>OHA</sub>                                        | Data Hold from Address Change              | 5    |                    | 8     |      | 10    |      | ns   |
| t <sub>ACE</sub>                                        | CE LOW to Data Valid                       |      | 55                 |       | 60   |       | 70   | ns   |
| t <sub>DOE</sub>                                        | OE LOW to Data Valid                       |      | 25                 |       | 25   |       | 35   | ns   |
| t <sub>LZOE</sub>                                       | OE LOW to LOW Z <sup>[11, 13]</sup>        | 5    |                    | 5     |      | 5     |      | ns   |
| t <sub>HZOE</sub> OE HIGH to High Z <sup>[11, 13]</sup> |                                            |      | 25                 |       | 25   |       | 25   | ns   |
| t <sub>LZCE</sub>                                       | CE LOW to Low Z <sup>[11, 13]</sup>        | 2    |                    | 2     |      | 5     |      | ns   |
| t <sub>HZCE</sub>                                       | CE HIGH to High Z <sup>[11, 13]</sup>      |      | 25                 |       | 25   |       | 25   | ns   |
| t <sub>DBE</sub>                                        | BLE/BHE LOW to Data Valid                  |      | 55                 |       | 60   |       | 70   | ns   |
| t <sub>LZBE</sub>                                       | BLE/BHE LOW to Low Z <sup>[11, 13]</sup>   | 5    |                    | 5     |      | 5     |      | ns   |
| t <sub>HZBE</sub>                                       | BLE/BHE HIGH to HIGH Z <sup>[11, 13]</sup> |      | 10                 |       | 10   |       | 25   | ns   |
| t <sub>SK</sub> <sup>[14]</sup>                         | Address Skew                               |      | 0                  |       | 5    |       | 10   | ns   |
| Write Cycle <sup>[12]</sup>                             |                                            | 1    |                    |       |      | 1     |      | 1    |
| t <sub>WC</sub>                                         | Write Cycle Time                           | 55   |                    | 60    |      | 70    |      | ns   |
| t <sub>SCE</sub>                                        | CE LOW to Write End                        | 45   |                    | 45    |      | 60    |      | ns   |
| t <sub>AW</sub>                                         | Address Set-Up to Write End                | 45   |                    | 45    |      | 55    |      | ns   |
| t <sub>HA</sub>                                         | Address Hold from Write End                | 0    |                    | 0     |      | 0     |      | ns   |
| t <sub>SA</sub>                                         | Address Set-Up to Write Start              | 0    |                    | 0     |      | 0     |      | ns   |
| t <sub>PWE</sub>                                        | WE Pulse Width                             | 40   |                    | 40    |      | 45    |      | ns   |

Notes:

10. Test conditions for all parameters other than tri-state parameters assume signal transition time of 1 ns/V, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0V to V<sub>CC(typ,)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the "AC Test Loads and Waveforms" section.
11. t<sub>HZOE</sub>, t<sub>HZEE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedance state.
12. The internal Write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write the write.

13. High-Z and Low-Z parameters are characterized and are not 100% tested.

14. To achieve 55-ns performance, the read access should be  $\overline{CE}$  controlled. In this case  $t_{ACE}$  is the critical parameter and  $t_{SK}$  is satisfied when the addresses are stable prior to chip enable going active. For the 70-ns cycle, the addresses must be stable within 10 ns after the start of the read cycle.



# Switching Characteristics Over the Operating Range<sup>[10]</sup> (continued)

|                   |                                      | 55 ns <sup>[14]</sup> |      | 60   | ns   | 70   |      |      |
|-------------------|--------------------------------------|-----------------------|------|------|------|------|------|------|
| Parameter         | Description                          | Min.                  | Max. | Min. | Max. | Min. | Max. | Unit |
| t <sub>BW</sub>   | BLE/BHE LOW to Write End             | 50                    |      | 50   |      | 55   |      | ns   |
| t <sub>SD</sub>   | Data Set-Up to Write End             | 25                    |      | 25   |      | 25   |      | ns   |
| t <sub>HD</sub>   | Data Hold from Write End             | 0                     |      | 0    |      | 0    |      | ns   |
| t <sub>HZWE</sub> | WE LOW to High-Z <sup>[11, 13]</sup> |                       | 25   |      | 25   |      | 25   | ns   |
| t <sub>LZWE</sub> | WE HIGH to Low-Z <sup>[11, 13]</sup> | 5                     |      | 5    |      | 5    |      | ns   |

#### **Switching Waveforms**

Read Cycle 1 (Address Transition Controlled)<sup>[14, 15, 16]</sup>





#### Notes:

15. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ . 16. WE is HIGH for Read Cycle.



#### Switching Waveforms (continued)

Write Cycle 1 (WE Controlled)<sup>[12, 13, 17, 18, 19]</sup>



Write Cycle 2 (CE Controlled)<sup>[12, 13, 17, 18, 19]</sup>



#### Notes:

17. Data I/O is high-impedance if OE ≥ V<sub>IH</sub>.
18. If Chip Enable goes INACTIVE with WE = V<sub>IH</sub>, the output remains in a high-impedance state.
19. During this period in the DATA I/O waveform, the I/Os could be in the output state and input signals should not be applied.



# Switching Waveforms (continued)

Write Cycle 3 ( $\overline{\text{WE}}$  Controlled,  $\overline{\text{OE}}$  LOW)<sup>[18, 19]</sup>





# Truth Table [20]

| CE | WE | OE | BHE | BLE | Inputs/Outputs                                   | Mode                | Power                      |
|----|----|----|-----|-----|--------------------------------------------------|---------------------|----------------------------|
| Н  | Х  | Х  | Х   | Х   | High Z                                           | Deselect/Power-Down | Standby (I <sub>SB</sub> ) |
| Х  | Х  | Х  | Н   | Н   | High Z                                           | Deselect/Power-Down | Standby (I <sub>SB</sub> ) |
| L  | Н  | L  | L   | L   | Data Out (I/O0 – I/O15)                          | Read                | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | Н   | L   | Data Out (I/O0 – I/O7);<br>High Z (I/O8 – I/O15) | Read                | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | L   | Н   | High Z (I/O0 – I/O7);<br>Data Out (I/O8 – I/O15) | Read                | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | L   | Н   | High Z                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Н   | L   | High Z                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | L   | L   | High Z                                           | Output Disabled     | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | L   | L   | Data In (I/O0 – I/O15)                           | Write               | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | Н   | L   | Data In (I/O0 – I/O7);<br>High Z (I/O8 – I/O15)  | Write               | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | L   | Н   | High Z (I/O0 – I/O7);<br>Data In (I/O8 – I/O15)  | Write               | Active (I <sub>CC</sub> )  |

# **Ordering Information**

| Speed<br>(ns) | Ordering Code        | Package<br>Diagram | Package Type                                           | Operating<br>Range |
|---------------|----------------------|--------------------|--------------------------------------------------------|--------------------|
| 55            | CYK256K16MCCBU-55BVI | 51-85150           | 48-ball Fine Pitch BGA (6 mm × 8mm × 1.0 mm)           | Industrial         |
|               | CYK256K16MCBU-55BVXI |                    | 48-ball Fine Pitch BGA (6 mm × 8mm × 1.0 mm) (Pb-Free) |                    |
| 60            | CYK256K16MCCBU-60BVI | 51-85150           | 48-ball Fine Pitch BGA (6 mm x 8mm x 1.0 mm)           | Industrial         |
| 70            | CYK256K16MCCBU-70BVI | 51-85150           | 48-ball Fine Pitch BGA (6 mm × 8mm × 1.0 mm)           | Industrial         |
|               | CYK256K16MCBU-70BVXI | 1                  | 48-ball Fine Pitch BGA (6 mm x 8mm x 1.0 mm) (Pb-Free) |                    |

**Note:** 20. H = Logic HIGH, L = Logic LOW, X = Don't Care.



### Package Diagram



48-ball VFBGA (6 x 8 x 1 mm) (51-85150)

MoBL is a registered trademark, and More Battery Life and MoBL3 are trademarks, of Cypress Semiconductor Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders.

#### Document #: 38-05585 Rev. \*F

© Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.



# **Document History Page**

| REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                |
|------|---------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 223482  | See ECN    | REF                | New data sheet                                                                                                                                                                                                                                                                                                       |
| *A   | 234474  | See ECN    | SYT                | Changed ball E3 on package pinout from NC to DNU                                                                                                                                                                                                                                                                     |
| *В   | 260330  | See ECN    | PCI                | Changed from preliminary to final                                                                                                                                                                                                                                                                                    |
| *C   | 298651  | See ECN    | PCI                | Added 60-ns speed bin                                                                                                                                                                                                                                                                                                |
| *D   | 314013  | See ECN    | RKF                | Added Pb-Free parts to the Ordering information                                                                                                                                                                                                                                                                      |
| *E   | 397852  | See ECN    | SYT                | Changed address of Cypress Semiconductor Corporation on Page# 1 from<br>"3901 North First Street" to "198 Champion Court"<br>Changed typo in ordering code from CYK256K16MCCB to<br>CYK256K16MCCBU in the "Ordering Information" on Page#8<br>Updated the revision of package diagram of Spec 51-85150 from *B to *D |
| *F   | 522566  | See ECN    | NXR                | Changed VIL Max spec from 0.4 V to 0.6 V in DC Electrical Characteristics tabl                                                                                                                                                                                                                                       |